]>
Commit | Line | Data |
---|---|---|
5b1d7137 WD |
1 | /* |
2 | * (C) Copyright 2000, 2001, 2002 | |
3 | * Wolfgang Denk, DENX Software Engineering, [email protected]. | |
4 | * | |
5 | * See file CREDITS for list of people who contributed to this | |
6 | * project. | |
7 | * | |
8 | * This program is free software; you can redistribute it and/or | |
9 | * modify it under the terms of the GNU General Public License as | |
10 | * published by the Free Software Foundation; either version 2 of | |
11 | * the License, or (at your option) any later version. | |
12 | * | |
13 | * This program is distributed in the hope that it will be useful, | |
14 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
15 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
16 | * GNU General Public License for more details. | |
17 | * | |
18 | * You should have received a copy of the GNU General Public License | |
19 | * along with this program; if not, write to the Free Software | |
20 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, | |
21 | * MA 02111-1307 USA | |
22 | */ | |
23 | ||
24 | /* | |
25 | * board/config.h - configuration options, board specific | |
26 | */ | |
27 | ||
28 | /* Yoo. Jonghoon, IPone, [email protected] | |
29 | * U-Boot port on RPXlite board | |
30 | */ | |
31 | ||
32 | #ifndef __CONFIG_H | |
33 | #define __CONFIG_H | |
34 | ||
35 | #define RPXClassic_50MHz | |
36 | ||
37 | /* | |
38 | * High Level Configuration Options | |
39 | * (easy to change) | |
40 | */ | |
41 | ||
42 | #define CONFIG_MPC860 1 | |
43 | #define CONFIG_RPXCLASSIC 1 | |
44 | ||
45 | #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */ | |
46 | #undef CONFIG_8xx_CONS_SMC2 | |
47 | #undef CONFIG_8xx_CONS_NONE | |
48 | #define CONFIG_BAUDRATE 9600 /* console baudrate = 9600bps */ | |
49 | ||
5b1d7137 | 50 | /* Define CONFIG_FEC_ENET to use Fast ethernet instead of ethernet on SCC1 */ |
a6c7ad2f | 51 | #define CONFIG_FEC_ENET |
5b1d7137 WD |
52 | #ifdef CONFIG_FEC_ENET |
53 | #define CFG_DISCOVER_PHY 1 | |
a6c7ad2f | 54 | #define CONFIG_MII 1 |
5b1d7137 WD |
55 | #endif /* CONFIG_FEC_ENET */ |
56 | ||
a6c7ad2f WD |
57 | /* Video console (graphic: Epson SED13806 on ECCX board, no keyboard */ |
58 | #if 1 | |
59 | #define CONFIG_VIDEO_SED13806 | |
60 | #define CONFIG_NEC_NL6448BC20 | |
61 | #define CONFIG_VIDEO_SED13806_16BPP | |
62 | ||
63 | #define CONFIG_CFB_CONSOLE | |
64 | #define CONFIG_VIDEO_LOGO | |
65 | #define CONFIG_VIDEO_BMP_LOGO | |
66 | #define CONFIG_CONSOLE_EXTRA_INFO | |
67 | #define CONFIG_VGA_AS_SINGLE_DEVICE | |
68 | #define CONFIG_VIDEO_SW_CURSOR | |
69 | #endif | |
70 | ||
5b1d7137 WD |
71 | #if 0 |
72 | #define CONFIG_BOOTDELAY -1 /* autoboot disabled */ | |
73 | #else | |
74 | #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */ | |
75 | #endif | |
76 | ||
77 | #define CONFIG_ZERO_BOOTDELAY_CHECK 1 | |
78 | ||
79 | #undef CONFIG_BOOTARGS | |
80 | #define CONFIG_BOOTCOMMAND \ | |
53677ef1 WD |
81 | "tftpboot; " \ |
82 | "setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \ | |
83 | "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off; " \ | |
5b1d7137 WD |
84 | "bootm" |
85 | ||
86 | #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ | |
87 | #undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */ | |
88 | ||
89 | #undef CONFIG_WATCHDOG /* watchdog disabled */ | |
90 | ||
18225e8d JL |
91 | /* |
92 | * BOOTP options | |
93 | */ | |
94 | #define CONFIG_BOOTP_SUBNETMASK | |
95 | #define CONFIG_BOOTP_GATEWAY | |
96 | #define CONFIG_BOOTP_HOSTNAME | |
97 | #define CONFIG_BOOTP_BOOTPATH | |
98 | #define CONFIG_BOOTP_BOOTFILESIZE | |
99 | ||
5b1d7137 WD |
100 | |
101 | #define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */ | |
102 | ||
103 | ||
e9a0f8f1 JL |
104 | /* |
105 | * Command line configuration. | |
106 | */ | |
107 | #include <config_cmd_default.h> | |
108 | ||
109 | #define CONFIG_CMD_ELF | |
5b1d7137 | 110 | |
5b1d7137 WD |
111 | |
112 | /* | |
113 | * Miscellaneous configurable options | |
114 | */ | |
115 | #define CFG_RESET_ADDRESS 0x80000000 | |
116 | #define CFG_LONGHELP /* undef to save memory */ | |
117 | #define CFG_PROMPT "=> " /* Monitor Command Prompt */ | |
e9a0f8f1 | 118 | #if defined(CONFIG_CMD_KGDB) |
5b1d7137 WD |
119 | #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */ |
120 | #else | |
121 | #define CFG_CBSIZE 256 /* Console I/O Buffer Size */ | |
122 | #endif | |
123 | #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */ | |
124 | #define CFG_MAXARGS 16 /* max number of command args */ | |
125 | #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */ | |
126 | ||
127 | #define CFG_MEMTEST_START 0x0040000 /* memtest works on */ | |
128 | #define CFG_MEMTEST_END 0x00C0000 /* 4 ... 12 MB in DRAM */ | |
129 | ||
130 | #define CFG_LOAD_ADDR 0x100000 /* default load address */ | |
131 | ||
132 | #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */ | |
133 | ||
134 | #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 } | |
135 | ||
136 | /* | |
137 | * Low Level Configuration Settings | |
138 | * (address mappings, register initial values, etc.) | |
139 | * You should know what you are doing if you make changes here. | |
140 | */ | |
141 | /*----------------------------------------------------------------------- | |
142 | * Internal Memory Mapped Register | |
143 | */ | |
144 | #define CFG_IMMR 0xFA200000 | |
145 | ||
146 | /*----------------------------------------------------------------------------- | |
147 | * I2C Configuration | |
148 | *----------------------------------------------------------------------------- | |
149 | */ | |
150 | #define CONFIG_I2C 1 | |
151 | #define CFG_I2C_SPEED 50000 | |
152 | #define CFG_I2C_SLAVE 0x34 | |
153 | ||
154 | ||
155 | /* enable I2C and select the hardware/software driver */ | |
156 | #define CONFIG_HARD_I2C 1 /* I2C with hardware support */ | |
157 | #undef CONFIG_SOFT_I2C /* I2C bit-banged */ | |
158 | /* | |
159 | * Software (bit-bang) I2C driver configuration | |
160 | */ | |
161 | #define I2C_PORT 1 /* Port A=0, B=1, C=2, D=3 */ | |
162 | #define I2C_ACTIVE (iop->pdir |= 0x00000010) | |
163 | #define I2C_TRISTATE (iop->pdir &= ~0x00000010) | |
164 | #define I2C_READ ((iop->pdat & 0x00000010) != 0) | |
165 | #define I2C_SDA(bit) if(bit) iop->pdat |= 0x00000010; \ | |
166 | else iop->pdat &= ~0x00000010 | |
167 | #define I2C_SCL(bit) if(bit) iop->pdat |= 0x00000020; \ | |
168 | else iop->pdat &= ~0x00000020 | |
169 | #define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */ | |
170 | ||
171 | ||
172 | # define CFG_I2C_SPEED 50000 | |
173 | # define CFG_I2C_SLAVE 0x34 | |
174 | # define CFG_I2C_EEPROM_ADDR 0x50 /* EEPROM X24C16 */ | |
175 | # define CFG_I2C_EEPROM_ADDR_LEN 1 /* bytes of address */ | |
176 | /* mask of address bits that overflow into the "EEPROM chip address" */ | |
177 | #define CFG_I2C_EEPROM_ADDR_OVERFLOW 0x07 | |
178 | ||
179 | /*----------------------------------------------------------------------- | |
180 | * Definitions for initial stack pointer and data area (in DPRAM) | |
181 | */ | |
182 | #define CFG_INIT_RAM_ADDR CFG_IMMR | |
183 | #define CFG_INIT_RAM_END 0x3000 /* End of used area in DPRAM */ | |
184 | #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */ | |
185 | #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE) | |
186 | #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET | |
187 | ||
188 | /*----------------------------------------------------------------------- | |
189 | * Start addresses for the final memory configuration | |
190 | * (Set up by the startup code) | |
191 | * Please note that CFG_SDRAM_BASE _must_ start at 0 | |
192 | */ | |
193 | #define CFG_SDRAM_BASE 0x00000000 | |
194 | #define CFG_FLASH_BASE 0xFF000000 | |
195 | ||
e9a0f8f1 | 196 | #if defined(DEBUG) || defined (CONFIG_VIDEO_SED13806) || defined(CONFIG_CMD_IDE) |
5b1d7137 WD |
197 | #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */ |
198 | #else | |
199 | #define CFG_MONITOR_LEN (128 << 10) /* Reserve 128 kB for Monitor */ | |
200 | #endif | |
201 | #define CFG_MONITOR_BASE 0xFF000000 | |
202 | /*%%% #define CFG_MONITOR_BASE CFG_FLASH_BASE */ | |
203 | #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */ | |
204 | ||
205 | /* | |
206 | * For booting Linux, the board info and command line data | |
207 | * have to be in the first 8 MB of memory, since this is | |
208 | * the maximum mapped by the Linux kernel during initialization. | |
209 | */ | |
210 | #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ | |
211 | ||
212 | /*----------------------------------------------------------------------- | |
213 | * FLASH organization | |
214 | */ | |
215 | #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */ | |
216 | #define CFG_MAX_FLASH_SECT 71 /* max number of sectors on one chip */ | |
217 | ||
218 | #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */ | |
219 | #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */ | |
220 | ||
221 | #if 0 | |
5a1aceb0 | 222 | #define CONFIG_ENV_IS_IN_FLASH 1 |
0e8d1586 JCPV |
223 | #define CONFIG_ENV_OFFSET 0x20000 /* Offset of Environment Sector */ |
224 | #define CONFIG_ENV_SECT_SIZE 0x8000 | |
225 | #define CONFIG_ENV_SIZE 0x8000 /* Total Size of Environment Sector */ | |
5b1d7137 | 226 | #else |
9314cee6 | 227 | #define CONFIG_ENV_IS_IN_NVRAM 1 |
0e8d1586 JCPV |
228 | #define CONFIG_ENV_ADDR 0xfa000100 |
229 | #define CONFIG_ENV_SIZE 0x1000 | |
5b1d7137 WD |
230 | #endif |
231 | ||
232 | /*----------------------------------------------------------------------- | |
233 | * Cache Configuration | |
234 | */ | |
235 | #define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */ | |
e9a0f8f1 | 236 | #if defined(CONFIG_CMD_KGDB) |
5b1d7137 WD |
237 | #define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */ |
238 | #endif | |
239 | ||
240 | /*----------------------------------------------------------------------- | |
241 | * SYPCR - System Protection Control 11-9 | |
242 | * SYPCR can only be written once after reset! | |
243 | *----------------------------------------------------------------------- | |
244 | * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze | |
245 | */ | |
246 | #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \ | |
247 | SYPCR_SWP) | |
248 | ||
249 | /*----------------------------------------------------------------------- | |
250 | * SIUMCR - SIU Module Configuration 11-6 | |
251 | *----------------------------------------------------------------------- | |
252 | * PCMCIA config., multi-function pin tri-state | |
253 | */ | |
254 | #define CFG_SIUMCR (SIUMCR_MLRC10) | |
255 | ||
256 | /*----------------------------------------------------------------------- | |
257 | * TBSCR - Time Base Status and Control 11-26 | |
258 | *----------------------------------------------------------------------- | |
259 | * Clear Reference Interrupt Status, Timebase freezing enabled | |
260 | */ | |
261 | #define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF | TBSCR_TBE) | |
262 | ||
263 | /*----------------------------------------------------------------------- | |
264 | * RTCSC - Real-Time Clock Status and Control Register 11-27 | |
265 | *----------------------------------------------------------------------- | |
266 | */ | |
267 | /*%%%#define CFG_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE) */ | |
268 | #define CFG_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTE) | |
269 | ||
270 | /*----------------------------------------------------------------------- | |
271 | * PISCR - Periodic Interrupt Status and Control 11-31 | |
272 | *----------------------------------------------------------------------- | |
273 | * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled | |
274 | */ | |
275 | #define CFG_PISCR (PISCR_PS | PISCR_PITF | PISCR_PTE) | |
276 | ||
277 | /*----------------------------------------------------------------------- | |
278 | * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30 | |
279 | *----------------------------------------------------------------------- | |
280 | * Reset PLL lock status sticky bit, timer expired status bit and timer | |
281 | * interrupt status bit | |
282 | * | |
283 | * If this is a 80 MHz CPU, set PLL multiplication factor to 5 (5*16=80)! | |
284 | */ | |
285 | /* up to 50 MHz we use a 1:1 clock */ | |
286 | #define CFG_PLPRCR ( (4 << PLPRCR_MF_SHIFT) | PLPRCR_TEXPS | PLPRCR_SPLSS | PLPRCR_TMIST) | |
287 | ||
288 | /*----------------------------------------------------------------------- | |
289 | * SCCR - System Clock and reset Control Register 15-27 | |
290 | *----------------------------------------------------------------------- | |
291 | * Set clock output, timebase and RTC source and divider, | |
292 | * power management and some other internal clocks | |
293 | */ | |
294 | #define SCCR_MASK SCCR_EBDF00 | |
295 | /* up to 50 MHz we use a 1:1 clock */ | |
296 | #define CFG_SCCR (SCCR_COM00 | SCCR_TBS) | |
297 | ||
298 | /*----------------------------------------------------------------------- | |
299 | * PCMCIA stuff | |
300 | *----------------------------------------------------------------------- | |
301 | * | |
302 | */ | |
303 | #define CFG_PCMCIA_MEM_ADDR (0xE0000000) | |
304 | #define CFG_PCMCIA_MEM_SIZE ( 64 << 20 ) | |
305 | #define CFG_PCMCIA_DMA_ADDR (0xE4000000) | |
306 | #define CFG_PCMCIA_DMA_SIZE ( 64 << 20 ) | |
307 | #define CFG_PCMCIA_ATTRB_ADDR (0xE8000000) | |
308 | #define CFG_PCMCIA_ATTRB_SIZE ( 64 << 20 ) | |
309 | #define CFG_PCMCIA_IO_ADDR (0xEC000000) | |
310 | #define CFG_PCMCIA_IO_SIZE ( 64 << 20 ) | |
311 | ||
312 | /*----------------------------------------------------------------------- | |
313 | * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter) | |
314 | *----------------------------------------------------------------------- | |
315 | */ | |
316 | ||
317 | #define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */ | |
318 | ||
319 | #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */ | |
320 | #undef CONFIG_IDE_LED /* LED for ide not supported */ | |
321 | #undef CONFIG_IDE_RESET /* reset for ide not supported */ | |
322 | ||
323 | #define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */ | |
324 | #define CFG_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */ | |
325 | ||
326 | #define CFG_ATA_IDE0_OFFSET 0x0000 | |
327 | ||
328 | #define CFG_ATA_BASE_ADDR CFG_PCMCIA_MEM_ADDR | |
329 | ||
330 | /* Offset for data I/O */ | |
331 | #define CFG_ATA_DATA_OFFSET (CFG_PCMCIA_MEM_SIZE + 0x320) | |
332 | ||
333 | /* Offset for normal register accesses */ | |
334 | #define CFG_ATA_REG_OFFSET (2 * CFG_PCMCIA_MEM_SIZE + 0x320) | |
335 | ||
336 | /* Offset for alternate registers */ | |
337 | #define CFG_ATA_ALT_OFFSET 0x0100 | |
338 | ||
339 | /*----------------------------------------------------------------------- | |
340 | * | |
341 | *----------------------------------------------------------------------- | |
342 | * | |
343 | */ | |
344 | /* #define CFG_DER 0x2002000F */ | |
2535d602 | 345 | #define CFG_DER 0 |
5b1d7137 WD |
346 | |
347 | /* | |
348 | * Init Memory Controller: | |
349 | * | |
350 | * BR0 and OR0 (FLASH) | |
351 | */ | |
352 | ||
353 | #define FLASH_BASE_PRELIM 0xFE000000 /* FLASH base */ | |
354 | #define CFG_PRELIM_OR_AM 0xFE000000 /* OR addr mask */ | |
355 | ||
356 | /* FLASH timing: ACS = 0, TRLX = 0, CSNT = 0, SCY = 4, ETHR = 0, BIH = 1 */ | |
357 | #define CFG_OR_TIMING_FLASH (OR_SCY_4_CLK | OR_BI) | |
358 | ||
359 | #define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH) | |
360 | #define CFG_BR0_PRELIM ((FLASH_BASE_PRELIM & BR_BA_MSK) | BR_V) | |
361 | ||
362 | /* | |
363 | * BR1 and OR1 (SDRAM) | |
364 | * | |
365 | */ | |
366 | #define SDRAM_BASE_PRELIM 0x00000000 /* SDRAM base */ | |
367 | #define SDRAM_MAX_SIZE 0x01000000 /* max 16 MB */ | |
368 | ||
369 | /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */ | |
370 | #define CFG_OR_TIMING_SDRAM 0x00000E00 | |
371 | ||
372 | #define CFG_OR1_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_SDRAM ) | |
373 | #define CFG_BR1_PRELIM ((SDRAM_BASE_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V ) | |
374 | ||
375 | /* RPXLITE mem setting */ | |
376 | #define CFG_BR3_PRELIM 0xFA400001 /* BCSR */ | |
377 | #define CFG_OR3_PRELIM 0xff7f8970 | |
378 | #define CFG_BR4_PRELIM 0xFA000401 /* NVRAM&SRAM */ | |
379 | #define CFG_OR4_PRELIM 0xFFF80970 | |
380 | ||
a6c7ad2f WD |
381 | /* ECCX CS settings */ |
382 | #define SED13806_OR 0xFFC00108 /* - 4 Mo | |
8bde7f77 WD |
383 | - Burst inhibit |
384 | - external TA */ | |
a6c7ad2f WD |
385 | #define SED13806_REG_ADDR 0xa0000000 |
386 | #define SED13806_ACCES 0x801 /* 16 bit access */ | |
387 | ||
388 | ||
389 | /* Global definitions for the ECCX board */ | |
390 | #define ECCX_CSR_ADDR (0xfac00000) | |
391 | #define ECCX_CSR8_OFFSET (0x8) | |
392 | #define ECCX_CSR11_OFFSET (0xB) | |
393 | #define ECCX_CSR12_OFFSET (0xC) | |
394 | ||
395 | #define ECCX_CSR8 (volatile unsigned char *)(ECCX_CSR_ADDR + ECCX_CSR8_OFFSET) | |
396 | #define ECCX_CSR11 (volatile unsigned char *)(ECCX_CSR_ADDR + ECCX_CSR11_OFFSET) | |
397 | #define ECCX_CSR12 (volatile unsigned char *)(ECCX_CSR_ADDR + ECCX_CSR12_OFFSET) | |
398 | ||
399 | ||
400 | #define REG_GPIO_CTRL 0x008 | |
401 | ||
402 | /* Definitions for CSR8 */ | |
403 | #define ECCX_ENEPSON 0x80 /* Bit 0: | |
8bde7f77 WD |
404 | 0= disable and reset SED1386 |
405 | 1= enable SED1386 */ | |
a6c7ad2f WD |
406 | /* Bit 1: 0= SED1386 in Big Endian mode */ |
407 | /* 1= SED1386 in little endian mode */ | |
408 | #define ECCX_LE 0x40 | |
409 | #define ECCX_BE 0x00 | |
410 | ||
411 | /* Bit 2,3: Selection */ | |
412 | /* 00 = Disabled */ | |
413 | /* 01 = CS2 is used for the SED1386 */ | |
414 | /* 10 = CS5 is used for the SED1386 */ | |
415 | /* 11 = reserved */ | |
416 | #define ECCX_CS2 0x10 | |
417 | #define ECCX_CS5 0x20 | |
418 | ||
419 | /* Definitions for CSR12 */ | |
420 | #define ECCX_ID 0x02 | |
421 | #define ECCX_860 0x01 | |
422 | ||
5b1d7137 WD |
423 | /* |
424 | * Memory Periodic Timer Prescaler | |
425 | */ | |
426 | ||
427 | /* periodic timer for refresh */ | |
428 | #define CFG_MAMR_PTA 58 | |
429 | ||
430 | /* | |
431 | * Refresh clock Prescalar | |
432 | */ | |
433 | #define CFG_MPTPR MPTPR_PTP_DIV8 | |
434 | ||
435 | /* | |
436 | * MAMR settings for SDRAM | |
437 | */ | |
438 | ||
439 | /* 10 column SDRAM */ | |
440 | #define CFG_MAMR_10COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \ | |
441 | MAMR_AMA_TYPE_2 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A12 | \ | |
442 | MAMR_GPL_A4DIS | MAMR_RLFA_4X | MAMR_WLFA_3X | MAMR_TLFA_16X) | |
443 | ||
444 | /* | |
445 | * Internal Definitions | |
446 | * | |
447 | * Boot Flags | |
448 | */ | |
449 | #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ | |
450 | #define BOOTFLAG_WARM 0x02 /* Software reboot */ | |
451 | ||
452 | ||
453 | /*%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%% */ | |
454 | /* Configuration variable added by yooth. */ | |
455 | /*%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%% */ | |
456 | ||
457 | /* | |
458 | * BCSRx | |
459 | * | |
460 | * Board Status and Control Registers | |
461 | * | |
462 | */ | |
463 | ||
464 | #define BCSR0 0xFA400000 | |
465 | #define BCSR1 0xFA400001 | |
466 | #define BCSR2 0xFA400002 | |
467 | #define BCSR3 0xFA400003 | |
468 | ||
469 | #define BCSR0_ENMONXCVR 0x01 /* Monitor XVCR Control */ | |
53677ef1 | 470 | #define BCSR0_ENNVRAM 0x02 /* CS4# Control */ |
5b1d7137 WD |
471 | #define BCSR0_LED5 0x04 /* LED5 control 0='on' 1='off' */ |
472 | #define BCSR0_LED4 0x08 /* LED4 control 0='on' 1='off' */ | |
473 | #define BCSR0_FULLDPLX 0x10 /* Ethernet XCVR Control */ | |
474 | #define BCSR0_COLTEST 0x20 | |
475 | #define BCSR0_ETHLPBK 0x40 | |
476 | #define BCSR0_ETHEN 0x80 | |
477 | ||
478 | #define BCSR1_PCVCTL7 0x01 /* PC Slot B Control */ | |
479 | #define BCSR1_PCVCTL6 0x02 | |
480 | #define BCSR1_PCVCTL5 0x04 | |
481 | #define BCSR1_PCVCTL4 0x08 | |
482 | #define BCSR1_IPB5SEL 0x10 | |
483 | ||
484 | #define BCSR2_MIIRST 0x80 | |
485 | #define BCSR2_MIIPWRDWN 0x40 | |
486 | #define BCSR2_MIICTL 0x08 | |
487 | ||
488 | #define BCSR3_BWRTC 0x01 /* Real Time Clock Battery */ | |
489 | #define BCSR3_BWNVR 0x02 /* NVRAM Battery */ | |
490 | #define BCSR3_RDY_BSY 0x04 /* Flash Operation */ | |
491 | #define BCSR3_RPXL 0x08 /* Reserved (reads back '1') */ | |
492 | #define BCSR3_D27 0x10 /* Dip Switch settings */ | |
493 | #define BCSR3_D26 0x20 | |
494 | #define BCSR3_D25 0x40 | |
495 | #define BCSR3_D24 0x80 | |
496 | ||
497 | ||
498 | /* | |
499 | * Environment setting | |
500 | */ | |
501 | ||
502 | /* #define CONFIG_ETHADDR 00:10:EC:00:2C:A2 */ | |
503 | /* #define CONFIG_IPADDR 10.10.106.1 */ | |
504 | /* #define CONFIG_SERVERIP 10.10.104.11 */ | |
505 | ||
506 | #endif /* __CONFIG_H */ |