]>
Commit | Line | Data |
---|---|---|
652a10c0 WD |
1 | /* |
2 | * (C) Copyright 2001 | |
3 | * | |
3765b3e7 | 4 | * SPDX-License-Identifier: GPL-2.0+ |
652a10c0 WD |
5 | */ |
6 | ||
7 | /* | |
8 | * board/config.h - configuration options, board specific | |
9 | */ | |
10 | ||
11 | #ifndef __CONFIG_H | |
12 | #define __CONFIG_H | |
13 | ||
14 | /* | |
15 | * High Level Configuration Options | |
16 | * (easy to change) | |
17 | */ | |
18 | ||
19 | #define CONFIG_405GP 1 /* This is a PPC405 CPU */ | |
652a10c0 WD |
20 | #define CONFIG_SBC405 1 /* ...on a WR SBC405 board */ |
21 | ||
2ae18241 WD |
22 | #define CONFIG_SYS_TEXT_BASE 0xFFFC0000 |
23 | ||
652a10c0 WD |
24 | #define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */ |
25 | #define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */ | |
26 | ||
27 | #define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */ | |
28 | ||
29 | #define CONFIG_BAUDRATE 9600 | |
30 | ||
31 | #define CONFIG_PREBOOT "echo;echo Welcome to U-Boot for the sbc405;echo;echo Type \"? or help\" to get on-line help;echo" | |
32 | ||
33 | #define CONFIG_RAMBOOT \ | |
fe126d8b WD |
34 | "setenv bootargs root=/dev/ram rw nfsroot=${serverip}:${rootpath} " \ |
35 | "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off;" \ | |
652a10c0 WD |
36 | "bootm ffc00000 ffca0000" |
37 | #define CONFIG_NFSBOOT \ | |
fe126d8b WD |
38 | "setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \ |
39 | "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off;" \ | |
652a10c0 WD |
40 | "bootm ffc00000" |
41 | ||
42 | #undef CONFIG_BOOTARGS | |
fe126d8b | 43 | #define CONFIG_BOOTCOMMAND "version;echo;tftpboot ${loadaddr} ${loadfile};bootvx" /* autoboot command */ |
652a10c0 WD |
44 | |
45 | ||
96e21f86 | 46 | #define CONFIG_PPC4xx_EMAC |
652a10c0 WD |
47 | #define CONFIG_MII 1 /* MII PHY management */ |
48 | #define CONFIG_PHY_ADDR 0 /* PHY address */ | |
49 | #define CONFIG_PHY_RESET_DELAY 300 /* Intel LXT971A needs this */ | |
50 | ||
51 | #define CONFIG_EXTRA_ENV_SETTINGS \ | |
52 | "bootargs=emac(0,0)host:/T221ppc/target/config/sbc405/vxWorks.st " \ | |
53 | "e=192.168.193.102:ffffffe0 h=192.168.193.100 u=target pw=hello " \ | |
54 | "f=0x08 tn=sbc405 o=emac \0" \ | |
55 | "env_startaddr=FF000000\0" \ | |
56 | "env_endaddr=FF03FFFF\0" \ | |
57 | "loadfile=vxWorks.st\0" \ | |
58 | "loadaddr=0x01000000\0" \ | |
fe126d8b | 59 | "net_load=tftpboot ${loadaddr} ${loadfile}\0" \ |
652a10c0 WD |
60 | "uboot_startaddr=FFFC0000\0" \ |
61 | "uboot_endaddr=FFFFFFFF\0" \ | |
fe126d8b WD |
62 | "update=tftp ${loadaddr} u-boot.bin;" \ |
63 | "protect off ${uboot_startaddr} ${uboot_endaddr};" \ | |
64 | "era ${uboot_startaddr} ${uboot_endaddr};" \ | |
65 | "cp.b ${loadaddr} ${uboot_startaddr} ${filesize};" \ | |
66 | "protect on ${uboot_startaddr} ${uboot_endaddr}\0" \ | |
67 | "zapenv=protect off ${env_startaddr} ${env_endaddr};" \ | |
68 | "era ${env_startaddr} ${env_endaddr};" \ | |
69 | "protect on ${env_startaddr} ${env_endaddr}\0" | |
652a10c0 WD |
70 | |
71 | #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */ | |
72 | ||
d3b8c1a7 JL |
73 | /* |
74 | * BOOTP options | |
75 | */ | |
76 | #define CONFIG_BOOTP_SUBNETMASK | |
77 | #define CONFIG_BOOTP_GATEWAY | |
78 | #define CONFIG_BOOTP_HOSTNAME | |
79 | #define CONFIG_BOOTP_BOOTPATH | |
80 | #define CONFIG_BOOTP_BOOTFILESIZE | |
81 | ||
652a10c0 WD |
82 | |
83 | #define CONFIG_ENV_OVERWRITE | |
84 | ||
866e3089 JL |
85 | |
86 | /* | |
87 | * Command line configuration. | |
88 | */ | |
89 | #include <config_cmd_default.h> | |
90 | ||
91 | #define CONFIG_CMD_BSP | |
92 | #define CONFIG_CMD_ELF | |
93 | #define CONFIG_CMD_I2C | |
94 | #define CONFIG_CMD_IRQ | |
95 | #define CONFIG_CMD_MII | |
96 | #define CONFIG_CMD_PCI | |
97 | #define CONFIG_CMD_PING | |
98 | #define CONFIG_CMD_SDRAM | |
99 | ||
652a10c0 WD |
100 | |
101 | #undef CONFIG_WATCHDOG /* watchdog disabled */ | |
102 | ||
103 | #define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */ | |
104 | ||
105 | #define CONFIG_ETHADDR DE:AD:BE:EF:01:01 /* Ethernet address */ | |
106 | #define CONFIG_IPADDR 192.168.193.102 | |
107 | #define CONFIG_NETMASK 255.255.255.224 | |
108 | #define CONFIG_SERVERIP 192.168.193.119 | |
109 | #define CONFIG_GATEWAYIP 192.168.193.97 | |
110 | ||
111 | /* | |
112 | * Miscellaneous configurable options | |
113 | */ | |
6d0f6bcf | 114 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ |
652a10c0 | 115 | |
6d0f6bcf | 116 | #undef CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */ |
652a10c0 | 117 | |
866e3089 | 118 | #if defined(CONFIG_CMD_KGDB) |
6d0f6bcf | 119 | #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ |
652a10c0 | 120 | #else |
6d0f6bcf | 121 | #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ |
652a10c0 | 122 | #endif |
6d0f6bcf JCPV |
123 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ |
124 | #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ | |
125 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ | |
652a10c0 | 126 | |
6d0f6bcf JCPV |
127 | #define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */ |
128 | #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */ | |
652a10c0 | 129 | |
550650dd SR |
130 | #define CONFIG_CONS_INDEX 1 /* Use UART0 */ |
131 | #define CONFIG_SYS_NS16550 | |
132 | #define CONFIG_SYS_NS16550_SERIAL | |
133 | #define CONFIG_SYS_NS16550_REG_SIZE 1 | |
134 | #define CONFIG_SYS_NS16550_CLK get_serial_clock() | |
135 | ||
6d0f6bcf | 136 | #undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */ |
6d0f6bcf | 137 | #define CONFIG_SYS_BASE_BAUD 691200 |
652a10c0 WD |
138 | |
139 | /* The following table includes the supported baudrates */ | |
6d0f6bcf | 140 | #define CONFIG_SYS_BAUDRATE_TABLE \ |
652a10c0 WD |
141 | { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \ |
142 | 57600, 115200, 230400, 460800, 921600 } | |
143 | ||
6d0f6bcf JCPV |
144 | #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */ |
145 | #define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_info (bd_t) */ | |
652a10c0 | 146 | |
652a10c0 WD |
147 | #define CONFIG_VERSION_VARIABLE 1 /* include version env variable */ |
148 | ||
6d0f6bcf | 149 | #define CONFIG_SYS_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */ |
652a10c0 | 150 | |
880540de DE |
151 | #define CONFIG_SYS_I2C |
152 | #define CONFIG_SYS_I2C_PPC4XX | |
153 | #define CONFIG_SYS_I2C_PPC4XX_CH0 | |
154 | #define CONFIG_SYS_I2C_PPC4XX_SPEED_0 400000 | |
155 | #define CONFIG_SYS_I2C_PPC4XX_SLAVE_0 0x7F | |
652a10c0 WD |
156 | |
157 | /*----------------------------------------------------------------------- | |
158 | * PCI stuff | |
159 | *----------------------------------------------------------------------- | |
160 | */ | |
161 | #define PCI_HOST_ADAPTER 0 /* configure as pci adapter */ | |
162 | #define PCI_HOST_FORCE 1 /* configure as pci host */ | |
163 | #define PCI_HOST_AUTO 2 /* detected via arbiter enable */ | |
164 | ||
165 | #define CONFIG_PCI /* include pci support */ | |
842033e6 | 166 | #define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */ |
652a10c0 WD |
167 | #define CONFIG_PCI_HOST PCI_HOST_FORCE /* select pci host function */ |
168 | #define CONFIG_PCI_PNP /* do pci plug-and-play */ | |
169 | /* resource configuration */ | |
170 | ||
171 | #define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */ | |
172 | ||
6d0f6bcf JCPV |
173 | #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */ |
174 | #define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0408 /* PCI Device ID: PMC-405 */ | |
175 | #define CONFIG_SYS_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/ | |
176 | #define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */ | |
177 | #define CONFIG_SYS_PCI_PTM1MS 0xfc000001 /* 64MB, enable hard-wired to 1 */ | |
178 | #define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */ | |
179 | #define CONFIG_SYS_PCI_PTM2LA 0xffc00000 /* point to flash */ | |
180 | #define CONFIG_SYS_PCI_PTM2MS 0xffc00001 /* 4MB, enable */ | |
181 | #define CONFIG_SYS_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */ | |
652a10c0 WD |
182 | |
183 | /*----------------------------------------------------------------------- | |
184 | * Start addresses for the final memory configuration | |
185 | * (Set up by the startup code) | |
6d0f6bcf | 186 | * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0 |
652a10c0 | 187 | */ |
6d0f6bcf JCPV |
188 | #define CONFIG_SYS_SDRAM_BASE 0x00000000 |
189 | #define CONFIG_SYS_MONITOR_BASE 0xFFFC0000 | |
190 | #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */ | |
191 | #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserve 128 kB for malloc() */ | |
652a10c0 WD |
192 | |
193 | /* | |
194 | * For booting Linux, the board info and command line data | |
195 | * have to be in the first 8 MB of memory, since this is | |
196 | * the maximum mapped by the Linux kernel during initialization. | |
197 | */ | |
6d0f6bcf | 198 | #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ |
652a10c0 WD |
199 | |
200 | /*----------------------------------------------------------------------- | |
201 | * FLASH organization | |
202 | */ | |
6d0f6bcf JCPV |
203 | #define CONFIG_SYS_FLASH_BASE 0xFF000000 |
204 | #define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */ | |
205 | #define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */ | |
206 | #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Flash Erase Timeout (in ms) */ | |
207 | #define CONFIG_SYS_FLASH_INCREMENT 0x01000000 | |
208 | #undef CONFIG_SYS_FLASH_PROTECTION /* don't use hardware protection */ | |
209 | #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */ | |
210 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */ | |
211 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */ | |
212 | #define CONFIG_SYS_MAX_FLASH_SECT 128 /* max number of sectors on one chip */ | |
652a10c0 WD |
213 | |
214 | /*----------------------------------------------------------------------- | |
215 | * Environment Variable setup | |
216 | */ | |
6d0f6bcf | 217 | #define CONFIG_ENV_ADDR CONFIG_SYS_FLASH_BASE /* starting right at the beginning */ |
5a1aceb0 | 218 | #define CONFIG_ENV_IS_IN_FLASH 1 |
0e8d1586 JCPV |
219 | #define CONFIG_ENV_OFFSET 0 /* starting right at the beginning */ |
220 | #define CONFIG_ENV_SECT_SIZE 0x40000 /* see README - env sector total size */ | |
221 | #define CONFIG_ENV_SIZE 0x40000 /* Total Size of Environment Sector */ | |
652a10c0 | 222 | |
652a10c0 WD |
223 | /*----------------------------------------------------------------------- |
224 | * External Bus Controller (EBC) Setup | |
225 | */ | |
6d0f6bcf | 226 | #define FLASH0_BA CONFIG_SYS_FLASH_BASE /* FLASH 0 Base Address */ |
652a10c0 WD |
227 | |
228 | /* Memory Bank 0 (Flash Bank 0) initialization */ | |
6d0f6bcf JCPV |
229 | #define CONFIG_SYS_EBC_PB0AP 0x92015480 |
230 | #define CONFIG_SYS_EBC_PB0CR FLASH0_BA | 0x9C000 /* BAS=0xFF0,BS=16MB,BU=R/W,BW=32bit*/ | |
652a10c0 WD |
231 | |
232 | /*----------------------------------------------------------------------- | |
233 | * Definitions for initial stack pointer and data area (in data cache) | |
234 | */ | |
235 | ||
236 | /* use on chip memory ( OCM ) for temperary stack until sdram is tested */ | |
6d0f6bcf | 237 | #define CONFIG_SYS_TEMP_STACK_OCM 1 |
652a10c0 WD |
238 | |
239 | /* On Chip Memory location */ | |
6d0f6bcf JCPV |
240 | #define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000 |
241 | #define CONFIG_SYS_OCM_DATA_SIZE 0x1000 | |
242 | ||
243 | #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of SDRAM */ | |
553f0982 | 244 | #define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE /* Size of used area in RAM */ |
25ddd1fb | 245 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
6d0f6bcf | 246 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
652a10c0 WD |
247 | |
248 | /*----------------------------------------------------------------------- | |
249 | * Definitions for Serial Presence Detect EEPROM address | |
250 | * (to get SDRAM settings) | |
251 | */ | |
252 | #define SPD_EEPROM_ADDRESS 0x50 | |
253 | #define CONFIG_SPD_EEPROM 1 /* use SPD EEPROM for setup */ | |
254 | ||
652a10c0 | 255 | #endif /* __CONFIG_H */ |