2 * Tiny Code Generator for QEMU
4 * Copyright (c) 2008 Fabrice Bellard
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
29 #include "exec/memop.h"
30 #include "exec/memopidx.h"
31 #include "qemu/bitops.h"
32 #include "qemu/plugin.h"
33 #include "qemu/queue.h"
34 #include "tcg/tcg-mo.h"
35 #include "tcg-target.h"
36 #include "tcg/tcg-cond.h"
38 /* XXX: make safe guess about sizes */
39 #define MAX_OP_PER_INSTR 266
41 #define MAX_CALL_IARGS 7
43 #define CPU_TEMP_BUF_NLONGS 128
44 #define TCG_STATIC_FRAME_SIZE (CPU_TEMP_BUF_NLONGS * sizeof(long))
46 /* Default target word size to pointer size. */
47 #ifndef TCG_TARGET_REG_BITS
48 # if UINTPTR_MAX == UINT32_MAX
49 # define TCG_TARGET_REG_BITS 32
50 # elif UINTPTR_MAX == UINT64_MAX
51 # define TCG_TARGET_REG_BITS 64
53 # error Unknown pointer size for tcg target
57 #if TCG_TARGET_REG_BITS == 32
58 typedef int32_t tcg_target_long;
59 typedef uint32_t tcg_target_ulong;
60 #define TCG_PRIlx PRIx32
61 #define TCG_PRIld PRId32
62 #elif TCG_TARGET_REG_BITS == 64
63 typedef int64_t tcg_target_long;
64 typedef uint64_t tcg_target_ulong;
65 #define TCG_PRIlx PRIx64
66 #define TCG_PRIld PRId64
71 /* Oversized TCG guests make things like MTTCG hard
72 * as we can't use atomics for cputlb updates.
74 #if TARGET_LONG_BITS > TCG_TARGET_REG_BITS
75 #define TCG_OVERSIZED_GUEST 1
77 #define TCG_OVERSIZED_GUEST 0
80 #if TCG_TARGET_NB_REGS <= 32
81 typedef uint32_t TCGRegSet;
82 #elif TCG_TARGET_NB_REGS <= 64
83 typedef uint64_t TCGRegSet;
88 #if TCG_TARGET_REG_BITS == 32
89 /* Turn some undef macros into false macros. */
90 #define TCG_TARGET_HAS_extrl_i64_i32 0
91 #define TCG_TARGET_HAS_extrh_i64_i32 0
92 #define TCG_TARGET_HAS_div_i64 0
93 #define TCG_TARGET_HAS_rem_i64 0
94 #define TCG_TARGET_HAS_div2_i64 0
95 #define TCG_TARGET_HAS_rot_i64 0
96 #define TCG_TARGET_HAS_ext8s_i64 0
97 #define TCG_TARGET_HAS_ext16s_i64 0
98 #define TCG_TARGET_HAS_ext32s_i64 0
99 #define TCG_TARGET_HAS_ext8u_i64 0
100 #define TCG_TARGET_HAS_ext16u_i64 0
101 #define TCG_TARGET_HAS_ext32u_i64 0
102 #define TCG_TARGET_HAS_bswap16_i64 0
103 #define TCG_TARGET_HAS_bswap32_i64 0
104 #define TCG_TARGET_HAS_bswap64_i64 0
105 #define TCG_TARGET_HAS_neg_i64 0
106 #define TCG_TARGET_HAS_not_i64 0
107 #define TCG_TARGET_HAS_andc_i64 0
108 #define TCG_TARGET_HAS_orc_i64 0
109 #define TCG_TARGET_HAS_eqv_i64 0
110 #define TCG_TARGET_HAS_nand_i64 0
111 #define TCG_TARGET_HAS_nor_i64 0
112 #define TCG_TARGET_HAS_clz_i64 0
113 #define TCG_TARGET_HAS_ctz_i64 0
114 #define TCG_TARGET_HAS_ctpop_i64 0
115 #define TCG_TARGET_HAS_deposit_i64 0
116 #define TCG_TARGET_HAS_extract_i64 0
117 #define TCG_TARGET_HAS_sextract_i64 0
118 #define TCG_TARGET_HAS_extract2_i64 0
119 #define TCG_TARGET_HAS_movcond_i64 0
120 #define TCG_TARGET_HAS_add2_i64 0
121 #define TCG_TARGET_HAS_sub2_i64 0
122 #define TCG_TARGET_HAS_mulu2_i64 0
123 #define TCG_TARGET_HAS_muls2_i64 0
124 #define TCG_TARGET_HAS_muluh_i64 0
125 #define TCG_TARGET_HAS_mulsh_i64 0
126 /* Turn some undef macros into true macros. */
127 #define TCG_TARGET_HAS_add2_i32 1
128 #define TCG_TARGET_HAS_sub2_i32 1
131 #ifndef TCG_TARGET_deposit_i32_valid
132 #define TCG_TARGET_deposit_i32_valid(ofs, len) 1
134 #ifndef TCG_TARGET_deposit_i64_valid
135 #define TCG_TARGET_deposit_i64_valid(ofs, len) 1
137 #ifndef TCG_TARGET_extract_i32_valid
138 #define TCG_TARGET_extract_i32_valid(ofs, len) 1
140 #ifndef TCG_TARGET_extract_i64_valid
141 #define TCG_TARGET_extract_i64_valid(ofs, len) 1
144 /* Only one of DIV or DIV2 should be defined. */
145 #if defined(TCG_TARGET_HAS_div_i32)
146 #define TCG_TARGET_HAS_div2_i32 0
147 #elif defined(TCG_TARGET_HAS_div2_i32)
148 #define TCG_TARGET_HAS_div_i32 0
149 #define TCG_TARGET_HAS_rem_i32 0
151 #if defined(TCG_TARGET_HAS_div_i64)
152 #define TCG_TARGET_HAS_div2_i64 0
153 #elif defined(TCG_TARGET_HAS_div2_i64)
154 #define TCG_TARGET_HAS_div_i64 0
155 #define TCG_TARGET_HAS_rem_i64 0
158 /* For 32-bit targets, some sort of unsigned widening multiply is required. */
159 #if TCG_TARGET_REG_BITS == 32 \
160 && !(defined(TCG_TARGET_HAS_mulu2_i32) \
161 || defined(TCG_TARGET_HAS_muluh_i32))
162 # error "Missing unsigned widening multiply"
165 #if !defined(TCG_TARGET_HAS_v64) \
166 && !defined(TCG_TARGET_HAS_v128) \
167 && !defined(TCG_TARGET_HAS_v256)
168 #define TCG_TARGET_MAYBE_vec 0
169 #define TCG_TARGET_HAS_abs_vec 0
170 #define TCG_TARGET_HAS_neg_vec 0
171 #define TCG_TARGET_HAS_not_vec 0
172 #define TCG_TARGET_HAS_andc_vec 0
173 #define TCG_TARGET_HAS_orc_vec 0
174 #define TCG_TARGET_HAS_nand_vec 0
175 #define TCG_TARGET_HAS_nor_vec 0
176 #define TCG_TARGET_HAS_eqv_vec 0
177 #define TCG_TARGET_HAS_roti_vec 0
178 #define TCG_TARGET_HAS_rots_vec 0
179 #define TCG_TARGET_HAS_rotv_vec 0
180 #define TCG_TARGET_HAS_shi_vec 0
181 #define TCG_TARGET_HAS_shs_vec 0
182 #define TCG_TARGET_HAS_shv_vec 0
183 #define TCG_TARGET_HAS_mul_vec 0
184 #define TCG_TARGET_HAS_sat_vec 0
185 #define TCG_TARGET_HAS_minmax_vec 0
186 #define TCG_TARGET_HAS_bitsel_vec 0
187 #define TCG_TARGET_HAS_cmpsel_vec 0
189 #define TCG_TARGET_MAYBE_vec 1
191 #ifndef TCG_TARGET_HAS_v64
192 #define TCG_TARGET_HAS_v64 0
194 #ifndef TCG_TARGET_HAS_v128
195 #define TCG_TARGET_HAS_v128 0
197 #ifndef TCG_TARGET_HAS_v256
198 #define TCG_TARGET_HAS_v256 0
201 #ifndef TARGET_INSN_START_EXTRA_WORDS
202 # define TARGET_INSN_START_WORDS 1
204 # define TARGET_INSN_START_WORDS (1 + TARGET_INSN_START_EXTRA_WORDS)
207 typedef enum TCGOpcode {
208 #define DEF(name, oargs, iargs, cargs, flags) INDEX_op_ ## name,
209 #include "tcg/tcg-opc.h"
214 #define tcg_regset_set_reg(d, r) ((d) |= (TCGRegSet)1 << (r))
215 #define tcg_regset_reset_reg(d, r) ((d) &= ~((TCGRegSet)1 << (r)))
216 #define tcg_regset_test_reg(d, r) (((d) >> (r)) & 1)
218 #ifndef TCG_TARGET_INSN_UNIT_SIZE
219 # error "Missing TCG_TARGET_INSN_UNIT_SIZE"
220 #elif TCG_TARGET_INSN_UNIT_SIZE == 1
221 typedef uint8_t tcg_insn_unit;
222 #elif TCG_TARGET_INSN_UNIT_SIZE == 2
223 typedef uint16_t tcg_insn_unit;
224 #elif TCG_TARGET_INSN_UNIT_SIZE == 4
225 typedef uint32_t tcg_insn_unit;
226 #elif TCG_TARGET_INSN_UNIT_SIZE == 8
227 typedef uint64_t tcg_insn_unit;
229 /* The port better have done this. */
233 #if defined CONFIG_DEBUG_TCG || defined QEMU_STATIC_ANALYSIS
234 # define tcg_debug_assert(X) do { assert(X); } while (0)
236 # define tcg_debug_assert(X) \
237 do { if (!(X)) { __builtin_unreachable(); } } while (0)
240 typedef struct TCGRelocation TCGRelocation;
241 struct TCGRelocation {
242 QSIMPLEQ_ENTRY(TCGRelocation) next;
248 typedef struct TCGLabel TCGLabel;
250 unsigned present : 1;
251 unsigned has_value : 1;
256 const tcg_insn_unit *value_ptr;
258 QSIMPLEQ_HEAD(, TCGRelocation) relocs;
259 QSIMPLEQ_ENTRY(TCGLabel) next;
262 typedef struct TCGPool {
263 struct TCGPool *next;
265 uint8_t data[] __attribute__ ((aligned));
268 #define TCG_POOL_CHUNK_SIZE 32768
270 #define TCG_MAX_TEMPS 512
271 #define TCG_MAX_INSNS 512
273 /* when the size of the arguments of a called function is smaller than
274 this value, they are statically allocated in the TB stack frame */
275 #define TCG_STATIC_CALL_ARGS_SIZE 128
277 typedef enum TCGType {
285 /* Number of different types (integer not enum) */
286 #define TCG_TYPE_COUNT (TCG_TYPE_V256 + 1)
288 /* An alias for the size of the host register. */
289 #if TCG_TARGET_REG_BITS == 32
290 TCG_TYPE_REG = TCG_TYPE_I32,
292 TCG_TYPE_REG = TCG_TYPE_I64,
295 /* An alias for the size of the native pointer. */
296 #if UINTPTR_MAX == UINT32_MAX
297 TCG_TYPE_PTR = TCG_TYPE_I32,
299 TCG_TYPE_PTR = TCG_TYPE_I64,
302 /* An alias for the size of the target "long", aka register. */
303 #if TARGET_LONG_BITS == 64
304 TCG_TYPE_TL = TCG_TYPE_I64,
306 TCG_TYPE_TL = TCG_TYPE_I32,
314 * Return the size of the type in bytes.
316 static inline int tcg_type_size(TCGType t)
319 if (i >= TCG_TYPE_V64) {
320 tcg_debug_assert(i < TCG_TYPE_COUNT);
321 i -= TCG_TYPE_V64 - 1;
328 * @memop: MemOp value
330 * Extract the alignment size from the memop.
332 static inline unsigned get_alignment_bits(MemOp memop)
334 unsigned a = memop & MO_AMASK;
337 /* No alignment required. */
339 } else if (a == MO_ALIGN) {
340 /* A natural alignment requirement. */
343 /* A specific alignment requirement. */
346 #if defined(CONFIG_SOFTMMU)
347 /* The requested alignment cannot overlap the TLB flags. */
348 tcg_debug_assert((TLB_FLAGS_MASK & ((1 << a) - 1)) == 0);
353 typedef tcg_target_ulong TCGArg;
355 /* Define type and accessor macros for TCG variables.
357 TCG variables are the inputs and outputs of TCG ops, as described
358 in tcg/README. Target CPU front-end code uses these types to deal
359 with TCG variables as it emits TCG code via the tcg_gen_* functions.
360 They come in several flavours:
361 * TCGv_i32 : 32 bit integer type
362 * TCGv_i64 : 64 bit integer type
363 * TCGv_ptr : a host pointer type
364 * TCGv_vec : a host vector type; the exact size is not exposed
365 to the CPU front-end code.
366 * TCGv : an integer type the same size as target_ulong
367 (an alias for either TCGv_i32 or TCGv_i64)
368 The compiler's type checking will complain if you mix them
369 up and pass the wrong sized TCGv to a function.
371 Users of tcg_gen_* don't need to know about any of the internal
372 details of these, and should treat them as opaque types.
373 You won't be able to look inside them in a debugger either.
375 Internal implementation details follow:
377 Note that there is no definition of the structs TCGv_i32_d etc anywhere.
378 This is deliberate, because the values we store in variables of type
379 TCGv_i32 are not really pointers-to-structures. They're just small
380 integers, but keeping them in pointer types like this means that the
381 compiler will complain if you accidentally pass a TCGv_i32 to a
382 function which takes a TCGv_i64, and so on. Only the internals of
383 TCG need to care about the actual contents of the types. */
385 typedef struct TCGv_i32_d *TCGv_i32;
386 typedef struct TCGv_i64_d *TCGv_i64;
387 typedef struct TCGv_ptr_d *TCGv_ptr;
388 typedef struct TCGv_vec_d *TCGv_vec;
389 typedef TCGv_ptr TCGv_env;
390 #if TARGET_LONG_BITS == 32
391 #define TCGv TCGv_i32
392 #elif TARGET_LONG_BITS == 64
393 #define TCGv TCGv_i64
395 #error Unhandled TARGET_LONG_BITS value
399 /* Helper does not read globals (either directly or through an exception). It
400 implies TCG_CALL_NO_WRITE_GLOBALS. */
401 #define TCG_CALL_NO_READ_GLOBALS 0x0001
402 /* Helper does not write globals */
403 #define TCG_CALL_NO_WRITE_GLOBALS 0x0002
404 /* Helper can be safely suppressed if the return value is not used. */
405 #define TCG_CALL_NO_SIDE_EFFECTS 0x0004
406 /* Helper is G_NORETURN. */
407 #define TCG_CALL_NO_RETURN 0x0008
409 /* convenience version of most used call flags */
410 #define TCG_CALL_NO_RWG TCG_CALL_NO_READ_GLOBALS
411 #define TCG_CALL_NO_WG TCG_CALL_NO_WRITE_GLOBALS
412 #define TCG_CALL_NO_SE TCG_CALL_NO_SIDE_EFFECTS
413 #define TCG_CALL_NO_RWG_SE (TCG_CALL_NO_RWG | TCG_CALL_NO_SE)
414 #define TCG_CALL_NO_WG_SE (TCG_CALL_NO_WG | TCG_CALL_NO_SE)
417 * Flags for the bswap opcodes.
418 * If IZ, the input is zero-extended, otherwise unknown.
419 * If OZ or OS, the output is zero- or sign-extended respectively,
420 * otherwise the high bits are undefined.
428 typedef enum TCGTempVal {
435 typedef enum TCGTempKind {
436 /* Temp is dead at the end of all basic blocks. */
438 /* Temp is live across conditional branch, but dead otherwise. */
440 /* Temp is saved across basic blocks but dead at the end of TBs. */
442 /* Temp is saved across both basic blocks and translation blocks. */
444 /* Temp is in a fixed register. */
446 /* Temp is a fixed constant. */
450 typedef struct TCGTemp {
452 TCGTempVal val_type:8;
456 unsigned int indirect_reg:1;
457 unsigned int indirect_base:1;
458 unsigned int mem_coherent:1;
459 unsigned int mem_allocated:1;
460 unsigned int temp_allocated:1;
461 unsigned int temp_subindex:1;
464 struct TCGTemp *mem_base;
468 /* Pass-specific information that can be stored for a temporary.
469 One word worth of integer data, and one pointer to data
470 allocated separately. */
475 typedef struct TCGContext TCGContext;
477 typedef struct TCGTempSet {
478 unsigned long l[BITS_TO_LONGS(TCG_MAX_TEMPS)];
482 * With 1 128-bit output, a 32-bit host requires 4 output parameters,
483 * which leaves a maximum of 28 other slots. Which is enough for 7
486 #define DEAD_ARG (1 << 4)
487 #define SYNC_ARG (1 << 0)
488 typedef uint32_t TCGLifeData;
490 typedef struct TCGOp {
494 /* Parameters for this opcode. See below. */
498 /* Lifetime data of the operands. */
501 /* Next and previous opcodes. */
502 QTAILQ_ENTRY(TCGOp) link;
504 /* Register preferences for the output(s). */
505 TCGRegSet output_pref[2];
507 /* Arguments for the opcode. */
511 #define TCGOP_CALLI(X) (X)->param1
512 #define TCGOP_CALLO(X) (X)->param2
514 #define TCGOP_VECL(X) (X)->param1
515 #define TCGOP_VECE(X) (X)->param2
517 /* Make sure operands fit in the bitfields above. */
518 QEMU_BUILD_BUG_ON(NB_OPS > (1 << 8));
520 static inline TCGRegSet output_pref(const TCGOp *op, unsigned i)
522 return i < ARRAY_SIZE(op->output_pref) ? op->output_pref[i] : 0;
525 typedef struct TCGProfile {
526 int64_t cpu_exec_time;
529 int64_t op_count; /* total insn count */
530 int op_count_max; /* max insn per TB */
533 int64_t del_op_count;
535 int64_t code_out_len;
536 int64_t search_out_len;
541 int64_t restore_count;
542 int64_t restore_time;
543 int64_t table_op_count[NB_OPS];
547 uint8_t *pool_cur, *pool_end;
548 TCGPool *pool_first, *pool_current, *pool_first_large;
555 /* goto_tb support */
556 tcg_insn_unit *code_buf;
557 uint16_t *tb_jmp_reset_offset; /* tb->jmp_reset_offset */
558 uintptr_t *tb_jmp_insn_offset; /* tb->jmp_target_arg if direct_jump */
559 uintptr_t *tb_jmp_target_addr; /* tb->jmp_target_arg if !direct_jump */
561 TCGRegSet reserved_regs;
562 uint32_t tb_cflags; /* cflags of the current TB */
563 intptr_t current_frame_offset;
564 intptr_t frame_start;
568 tcg_insn_unit *code_ptr;
570 #ifdef CONFIG_PROFILER
574 #ifdef CONFIG_DEBUG_TCG
576 int goto_tb_issue_mask;
577 const TCGOpcode *vecop_list;
580 /* Code generation. Note that we specifically do not use tcg_insn_unit
581 here, because there's too much arithmetic throughout that relies
582 on addition and subtraction working on bytes. Rely on the GCC
583 extension that allows arithmetic on void*. */
584 void *code_gen_buffer;
585 size_t code_gen_buffer_size;
589 /* Threshold to flush the translated code buffer. */
590 void *code_gen_highwater;
592 /* Track which vCPU triggers events */
593 CPUState *cpu; /* *_trans */
595 /* These structures are private to tcg-target.c.inc. */
596 #ifdef TCG_TARGET_NEED_LDST_LABELS
597 QSIMPLEQ_HEAD(, TCGLabelQemuLdst) ldst_labels;
599 #ifdef TCG_TARGET_NEED_POOL_LABELS
600 struct TCGLabelPoolData *pool_labels;
603 TCGLabel *exitreq_label;
607 * We keep one plugin_tb struct per TCGContext. Note that on every TB
608 * translation we clear but do not free its contents; this way we
609 * avoid a lot of malloc/free churn, since after a few TB's it's
610 * unlikely that we'll need to allocate either more instructions or more
611 * space for instructions (for variable-instruction-length ISAs).
613 struct qemu_plugin_tb *plugin_tb;
615 /* descriptor of the instruction being translated */
616 struct qemu_plugin_insn *plugin_insn;
619 GHashTable *const_table[TCG_TYPE_COUNT];
620 TCGTempSet free_temps[TCG_TYPE_COUNT * 2];
621 TCGTemp temps[TCG_MAX_TEMPS]; /* globals first, temps after */
623 QTAILQ_HEAD(, TCGOp) ops, free_ops;
624 QSIMPLEQ_HEAD(, TCGLabel) labels;
626 /* Tells which temporary holds a given register.
627 It does not take into account fixed registers */
628 TCGTemp *reg_to_temp[TCG_TARGET_NB_REGS];
630 uint16_t gen_insn_end_off[TCG_MAX_INSNS];
631 target_ulong gen_insn_data[TCG_MAX_INSNS][TARGET_INSN_START_WORDS];
633 /* Exit to translator on overflow. */
634 sigjmp_buf jmp_trans;
637 static inline bool temp_readonly(TCGTemp *ts)
639 return ts->kind >= TEMP_FIXED;
642 extern __thread TCGContext *tcg_ctx;
643 extern const void *tcg_code_gen_epilogue;
644 extern uintptr_t tcg_splitwx_diff;
645 extern TCGv_env cpu_env;
647 bool in_code_gen_buffer(const void *p);
649 #ifdef CONFIG_DEBUG_TCG
650 const void *tcg_splitwx_to_rx(void *rw);
651 void *tcg_splitwx_to_rw(const void *rx);
653 static inline const void *tcg_splitwx_to_rx(void *rw)
655 return rw ? rw + tcg_splitwx_diff : NULL;
658 static inline void *tcg_splitwx_to_rw(const void *rx)
660 return rx ? (void *)rx - tcg_splitwx_diff : NULL;
664 static inline size_t temp_idx(TCGTemp *ts)
666 ptrdiff_t n = ts - tcg_ctx->temps;
667 tcg_debug_assert(n >= 0 && n < tcg_ctx->nb_temps);
671 static inline TCGArg temp_arg(TCGTemp *ts)
673 return (uintptr_t)ts;
676 static inline TCGTemp *arg_temp(TCGArg a)
678 return (TCGTemp *)(uintptr_t)a;
681 /* Using the offset of a temporary, relative to TCGContext, rather than
682 its index means that we don't use 0. That leaves offset 0 free for
683 a NULL representation without having to leave index 0 unused. */
684 static inline TCGTemp *tcgv_i32_temp(TCGv_i32 v)
686 uintptr_t o = (uintptr_t)v;
687 TCGTemp *t = (void *)tcg_ctx + o;
688 tcg_debug_assert(offsetof(TCGContext, temps[temp_idx(t)]) == o);
692 static inline TCGTemp *tcgv_i64_temp(TCGv_i64 v)
694 return tcgv_i32_temp((TCGv_i32)v);
697 static inline TCGTemp *tcgv_ptr_temp(TCGv_ptr v)
699 return tcgv_i32_temp((TCGv_i32)v);
702 static inline TCGTemp *tcgv_vec_temp(TCGv_vec v)
704 return tcgv_i32_temp((TCGv_i32)v);
707 static inline TCGArg tcgv_i32_arg(TCGv_i32 v)
709 return temp_arg(tcgv_i32_temp(v));
712 static inline TCGArg tcgv_i64_arg(TCGv_i64 v)
714 return temp_arg(tcgv_i64_temp(v));
717 static inline TCGArg tcgv_ptr_arg(TCGv_ptr v)
719 return temp_arg(tcgv_ptr_temp(v));
722 static inline TCGArg tcgv_vec_arg(TCGv_vec v)
724 return temp_arg(tcgv_vec_temp(v));
727 static inline TCGv_i32 temp_tcgv_i32(TCGTemp *t)
729 (void)temp_idx(t); /* trigger embedded assert */
730 return (TCGv_i32)((void *)t - (void *)tcg_ctx);
733 static inline TCGv_i64 temp_tcgv_i64(TCGTemp *t)
735 return (TCGv_i64)temp_tcgv_i32(t);
738 static inline TCGv_ptr temp_tcgv_ptr(TCGTemp *t)
740 return (TCGv_ptr)temp_tcgv_i32(t);
743 static inline TCGv_vec temp_tcgv_vec(TCGTemp *t)
745 return (TCGv_vec)temp_tcgv_i32(t);
748 static inline TCGArg tcg_get_insn_param(TCGOp *op, int arg)
750 return op->args[arg];
753 static inline void tcg_set_insn_param(TCGOp *op, int arg, TCGArg v)
758 static inline target_ulong tcg_get_insn_start_param(TCGOp *op, int arg)
760 #if TARGET_LONG_BITS <= TCG_TARGET_REG_BITS
761 return tcg_get_insn_param(op, arg);
763 return tcg_get_insn_param(op, arg * 2) |
764 ((uint64_t)tcg_get_insn_param(op, arg * 2 + 1) << 32);
768 static inline void tcg_set_insn_start_param(TCGOp *op, int arg, target_ulong v)
770 #if TARGET_LONG_BITS <= TCG_TARGET_REG_BITS
771 tcg_set_insn_param(op, arg, v);
773 tcg_set_insn_param(op, arg * 2, v);
774 tcg_set_insn_param(op, arg * 2 + 1, v >> 32);
778 /* The last op that was emitted. */
779 static inline TCGOp *tcg_last_op(void)
781 return QTAILQ_LAST(&tcg_ctx->ops);
784 /* Test for whether to terminate the TB for using too many opcodes. */
785 static inline bool tcg_op_buf_full(void)
787 /* This is not a hard limit, it merely stops translation when
788 * we have produced "enough" opcodes. We want to limit TB size
789 * such that a RISC host can reasonably use a 16-bit signed
790 * branch within the TB. We also need to be mindful of the
791 * 16-bit unsigned offsets, TranslationBlock.jmp_reset_offset[]
792 * and TCGContext.gen_insn_end_off[].
794 return tcg_ctx->nb_ops >= 4000;
797 /* pool based memory allocation */
799 /* user-mode: mmap_lock must be held for tcg_malloc_internal. */
800 void *tcg_malloc_internal(TCGContext *s, int size);
801 void tcg_pool_reset(TCGContext *s);
802 TranslationBlock *tcg_tb_alloc(TCGContext *s);
804 void tcg_region_reset_all(void);
806 size_t tcg_code_size(void);
807 size_t tcg_code_capacity(void);
809 void tcg_tb_insert(TranslationBlock *tb);
810 void tcg_tb_remove(TranslationBlock *tb);
811 TranslationBlock *tcg_tb_lookup(uintptr_t tc_ptr);
812 void tcg_tb_foreach(GTraverseFunc func, gpointer user_data);
813 size_t tcg_nb_tbs(void);
815 /* user-mode: Called with mmap_lock held. */
816 static inline void *tcg_malloc(int size)
818 TCGContext *s = tcg_ctx;
819 uint8_t *ptr, *ptr_end;
821 /* ??? This is a weak placeholder for minimum malloc alignment. */
822 size = QEMU_ALIGN_UP(size, 8);
825 ptr_end = ptr + size;
826 if (unlikely(ptr_end > s->pool_end)) {
827 return tcg_malloc_internal(tcg_ctx, size);
829 s->pool_cur = ptr_end;
834 void tcg_init(size_t tb_size, int splitwx, unsigned max_cpus);
835 void tcg_register_thread(void);
836 void tcg_prologue_init(TCGContext *s);
837 void tcg_func_start(TCGContext *s);
839 int tcg_gen_code(TCGContext *s, TranslationBlock *tb, target_ulong pc_start);
841 void tcg_set_frame(TCGContext *s, TCGReg reg, intptr_t start, intptr_t size);
843 TCGTemp *tcg_global_mem_new_internal(TCGType, TCGv_ptr,
844 intptr_t, const char *);
845 TCGTemp *tcg_temp_new_internal(TCGType, bool);
846 void tcg_temp_free_internal(TCGTemp *);
847 TCGv_vec tcg_temp_new_vec(TCGType type);
848 TCGv_vec tcg_temp_new_vec_matching(TCGv_vec match);
850 static inline void tcg_temp_free_i32(TCGv_i32 arg)
852 tcg_temp_free_internal(tcgv_i32_temp(arg));
855 static inline void tcg_temp_free_i64(TCGv_i64 arg)
857 tcg_temp_free_internal(tcgv_i64_temp(arg));
860 static inline void tcg_temp_free_ptr(TCGv_ptr arg)
862 tcg_temp_free_internal(tcgv_ptr_temp(arg));
865 static inline void tcg_temp_free_vec(TCGv_vec arg)
867 tcg_temp_free_internal(tcgv_vec_temp(arg));
870 static inline TCGv_i32 tcg_global_mem_new_i32(TCGv_ptr reg, intptr_t offset,
873 TCGTemp *t = tcg_global_mem_new_internal(TCG_TYPE_I32, reg, offset, name);
874 return temp_tcgv_i32(t);
877 static inline TCGv_i32 tcg_temp_new_i32(void)
879 TCGTemp *t = tcg_temp_new_internal(TCG_TYPE_I32, false);
880 return temp_tcgv_i32(t);
883 static inline TCGv_i32 tcg_temp_local_new_i32(void)
885 TCGTemp *t = tcg_temp_new_internal(TCG_TYPE_I32, true);
886 return temp_tcgv_i32(t);
889 static inline TCGv_i64 tcg_global_mem_new_i64(TCGv_ptr reg, intptr_t offset,
892 TCGTemp *t = tcg_global_mem_new_internal(TCG_TYPE_I64, reg, offset, name);
893 return temp_tcgv_i64(t);
896 static inline TCGv_i64 tcg_temp_new_i64(void)
898 TCGTemp *t = tcg_temp_new_internal(TCG_TYPE_I64, false);
899 return temp_tcgv_i64(t);
902 static inline TCGv_i64 tcg_temp_local_new_i64(void)
904 TCGTemp *t = tcg_temp_new_internal(TCG_TYPE_I64, true);
905 return temp_tcgv_i64(t);
908 static inline TCGv_ptr tcg_global_mem_new_ptr(TCGv_ptr reg, intptr_t offset,
911 TCGTemp *t = tcg_global_mem_new_internal(TCG_TYPE_PTR, reg, offset, name);
912 return temp_tcgv_ptr(t);
915 static inline TCGv_ptr tcg_temp_new_ptr(void)
917 TCGTemp *t = tcg_temp_new_internal(TCG_TYPE_PTR, false);
918 return temp_tcgv_ptr(t);
921 static inline TCGv_ptr tcg_temp_local_new_ptr(void)
923 TCGTemp *t = tcg_temp_new_internal(TCG_TYPE_PTR, true);
924 return temp_tcgv_ptr(t);
927 #if defined(CONFIG_DEBUG_TCG)
928 /* If you call tcg_clear_temp_count() at the start of a section of
929 * code which is not supposed to leak any TCG temporaries, then
930 * calling tcg_check_temp_count() at the end of the section will
931 * return 1 if the section did in fact leak a temporary.
933 void tcg_clear_temp_count(void);
934 int tcg_check_temp_count(void);
936 #define tcg_clear_temp_count() do { } while (0)
937 #define tcg_check_temp_count() 0
940 int64_t tcg_cpu_exec_time(void);
941 void tcg_dump_info(GString *buf);
942 void tcg_dump_op_count(GString *buf);
944 #define TCG_CT_CONST 1 /* any constant of register size */
946 typedef struct TCGArgConstraint {
948 unsigned alias_index : 4;
949 unsigned sort_index : 4;
950 unsigned pair_index : 4;
951 unsigned pair : 2; /* 0: none, 1: first, 2: second, 3: second alias */
958 #define TCG_MAX_OP_ARGS 16
960 /* Bits for TCGOpDef->flags, 8 bits available, all used. */
962 /* Instruction exits the translation block. */
963 TCG_OPF_BB_EXIT = 0x01,
964 /* Instruction defines the end of a basic block. */
965 TCG_OPF_BB_END = 0x02,
966 /* Instruction clobbers call registers and potentially update globals. */
967 TCG_OPF_CALL_CLOBBER = 0x04,
968 /* Instruction has side effects: it cannot be removed if its outputs
969 are not used, and might trigger exceptions. */
970 TCG_OPF_SIDE_EFFECTS = 0x08,
971 /* Instruction operands are 64-bits (otherwise 32-bits). */
972 TCG_OPF_64BIT = 0x10,
973 /* Instruction is optional and not implemented by the host, or insn
974 is generic and should not be implemened by the host. */
975 TCG_OPF_NOT_PRESENT = 0x20,
976 /* Instruction operands are vectors. */
977 TCG_OPF_VECTOR = 0x40,
978 /* Instruction is a conditional branch. */
979 TCG_OPF_COND_BRANCH = 0x80
982 typedef struct TCGOpDef {
984 uint8_t nb_oargs, nb_iargs, nb_cargs, nb_args;
986 TCGArgConstraint *args_ct;
989 extern TCGOpDef tcg_op_defs[];
990 extern const size_t tcg_op_defs_max;
992 typedef struct TCGTargetOpDef {
994 const char *args_ct_str[TCG_MAX_OP_ARGS];
997 #define tcg_abort() \
999 fprintf(stderr, "%s:%d: tcg fatal error\n", __FILE__, __LINE__);\
1003 bool tcg_op_supported(TCGOpcode op);
1005 void tcg_gen_callN(void *func, TCGTemp *ret, int nargs, TCGTemp **args);
1007 TCGOp *tcg_emit_op(TCGOpcode opc, unsigned nargs);
1008 void tcg_op_remove(TCGContext *s, TCGOp *op);
1009 TCGOp *tcg_op_insert_before(TCGContext *s, TCGOp *op,
1010 TCGOpcode opc, unsigned nargs);
1011 TCGOp *tcg_op_insert_after(TCGContext *s, TCGOp *op,
1012 TCGOpcode opc, unsigned nargs);
1015 * tcg_remove_ops_after:
1016 * @op: target operation
1018 * Discard any opcodes emitted since @op. Expected usage is to save
1019 * a starting point with tcg_last_op(), speculatively emit opcodes,
1020 * then decide whether or not to keep those opcodes after the fact.
1022 void tcg_remove_ops_after(TCGOp *op);
1024 void tcg_optimize(TCGContext *s);
1026 /* Allocate a new temporary and initialize it with a constant. */
1027 TCGv_i32 tcg_const_i32(int32_t val);
1028 TCGv_i64 tcg_const_i64(int64_t val);
1029 TCGv_i32 tcg_const_local_i32(int32_t val);
1030 TCGv_i64 tcg_const_local_i64(int64_t val);
1031 TCGv_vec tcg_const_zeros_vec(TCGType);
1032 TCGv_vec tcg_const_ones_vec(TCGType);
1033 TCGv_vec tcg_const_zeros_vec_matching(TCGv_vec);
1034 TCGv_vec tcg_const_ones_vec_matching(TCGv_vec);
1037 * Locate or create a read-only temporary that is a constant.
1038 * This kind of temporary need not be freed, but for convenience
1039 * will be silently ignored by tcg_temp_free_*.
1041 TCGTemp *tcg_constant_internal(TCGType type, int64_t val);
1043 static inline TCGv_i32 tcg_constant_i32(int32_t val)
1045 return temp_tcgv_i32(tcg_constant_internal(TCG_TYPE_I32, val));
1048 static inline TCGv_i64 tcg_constant_i64(int64_t val)
1050 return temp_tcgv_i64(tcg_constant_internal(TCG_TYPE_I64, val));
1053 TCGv_vec tcg_constant_vec(TCGType type, unsigned vece, int64_t val);
1054 TCGv_vec tcg_constant_vec_matching(TCGv_vec match, unsigned vece, int64_t val);
1056 #if UINTPTR_MAX == UINT32_MAX
1057 # define tcg_const_ptr(x) ((TCGv_ptr)tcg_const_i32((intptr_t)(x)))
1058 # define tcg_const_local_ptr(x) ((TCGv_ptr)tcg_const_local_i32((intptr_t)(x)))
1059 # define tcg_constant_ptr(x) ((TCGv_ptr)tcg_constant_i32((intptr_t)(x)))
1061 # define tcg_const_ptr(x) ((TCGv_ptr)tcg_const_i64((intptr_t)(x)))
1062 # define tcg_const_local_ptr(x) ((TCGv_ptr)tcg_const_local_i64((intptr_t)(x)))
1063 # define tcg_constant_ptr(x) ((TCGv_ptr)tcg_constant_i64((intptr_t)(x)))
1066 TCGLabel *gen_new_label(void);
1072 * Encode a label for storage in the TCG opcode stream.
1075 static inline TCGArg label_arg(TCGLabel *l)
1077 return (uintptr_t)l;
1084 * The opposite of label_arg. Retrieve a label from the
1085 * encoding of the TCG opcode stream.
1088 static inline TCGLabel *arg_label(TCGArg i)
1090 return (TCGLabel *)(uintptr_t)i;
1095 * @a, @b: addresses to be differenced
1097 * There are many places within the TCG backends where we need a byte
1098 * difference between two pointers. While this can be accomplished
1099 * with local casting, it's easy to get wrong -- especially if one is
1100 * concerned with the signedness of the result.
1102 * This version relies on GCC's void pointer arithmetic to get the
1106 static inline ptrdiff_t tcg_ptr_byte_diff(const void *a, const void *b)
1113 * @s: the tcg context
1114 * @target: address of the target
1116 * Produce a pc-relative difference, from the current code_ptr
1117 * to the destination address.
1120 static inline ptrdiff_t tcg_pcrel_diff(TCGContext *s, const void *target)
1122 return tcg_ptr_byte_diff(target, tcg_splitwx_to_rx(s->code_ptr));
1127 * @s: the tcg context
1128 * @target: address of the target
1130 * Produce a difference, from the beginning of the current TB code
1131 * to the destination address.
1133 static inline ptrdiff_t tcg_tbrel_diff(TCGContext *s, const void *target)
1135 return tcg_ptr_byte_diff(target, tcg_splitwx_to_rx(s->code_buf));
1139 * tcg_current_code_size
1140 * @s: the tcg context
1142 * Compute the current code size within the translation block.
1143 * This is used to fill in qemu's data structures for goto_tb.
1146 static inline size_t tcg_current_code_size(TCGContext *s)
1148 return tcg_ptr_byte_diff(s->code_ptr, s->code_buf);
1153 * @env: pointer to CPUArchState for the CPU
1154 * @tb_ptr: address of generated code for the TB to execute
1156 * Start executing code from a given translation block.
1157 * Where translation blocks have been linked, execution
1158 * may proceed from the given TB into successive ones.
1159 * Control eventually returns only when some action is needed
1160 * from the top-level loop: either control must pass to a TB
1161 * which has not yet been directly linked, or an asynchronous
1162 * event such as an interrupt needs handling.
1164 * Return: The return value is the value passed to the corresponding
1165 * tcg_gen_exit_tb() at translation time of the last TB attempted to execute.
1166 * The value is either zero or a 4-byte aligned pointer to that TB combined
1167 * with additional information in its two least significant bits. The
1168 * additional information is encoded as follows:
1169 * 0, 1: the link between this TB and the next is via the specified
1170 * TB index (0 or 1). That is, we left the TB via (the equivalent
1171 * of) "goto_tb <index>". The main loop uses this to determine
1172 * how to link the TB just executed to the next.
1173 * 2: we are using instruction counting code generation, and we
1174 * did not start executing this TB because the instruction counter
1175 * would hit zero midway through it. In this case the pointer
1176 * returned is the TB we were about to execute, and the caller must
1177 * arrange to execute the remaining count of instructions.
1178 * 3: we stopped because the CPU's exit_request flag was set
1179 * (usually meaning that there is an interrupt that needs to be
1180 * handled). The pointer returned is the TB we were about to execute
1181 * when we noticed the pending exit request.
1183 * If the bottom two bits indicate an exit-via-index then the CPU
1184 * state is correctly synchronised and ready for execution of the next
1185 * TB (and in particular the guest PC is the address to execute next).
1186 * Otherwise, we gave up on execution of this TB before it started, and
1187 * the caller must fix up the CPU state by calling the CPU's
1188 * synchronize_from_tb() method with the TB pointer we return (falling
1189 * back to calling the CPU's set_pc method with tb->pb if no
1190 * synchronize_from_tb() method exists).
1192 * Note that TCG targets may use a different definition of tcg_qemu_tb_exec
1193 * to this default (which just calls the prologue.code emitted by
1194 * tcg_target_qemu_prologue()).
1196 #define TB_EXIT_MASK 3
1197 #define TB_EXIT_IDX0 0
1198 #define TB_EXIT_IDX1 1
1199 #define TB_EXIT_IDXMAX 1
1200 #define TB_EXIT_REQUESTED 3
1202 #ifdef CONFIG_TCG_INTERPRETER
1203 uintptr_t tcg_qemu_tb_exec(CPUArchState *env, const void *tb_ptr);
1205 typedef uintptr_t tcg_prologue_fn(CPUArchState *env, const void *tb_ptr);
1206 extern tcg_prologue_fn *tcg_qemu_tb_exec;
1209 void tcg_register_jit(const void *buf, size_t buf_size);
1211 #if TCG_TARGET_MAYBE_vec
1212 /* Return zero if the tuple (opc, type, vece) is unsupportable;
1213 return > 0 if it is directly supportable;
1214 return < 0 if we must call tcg_expand_vec_op. */
1215 int tcg_can_emit_vec_op(TCGOpcode, TCGType, unsigned);
1217 static inline int tcg_can_emit_vec_op(TCGOpcode o, TCGType t, unsigned ve)
1223 /* Expand the tuple (opc, type, vece) on the given arguments. */
1224 void tcg_expand_vec_op(TCGOpcode, TCGType, unsigned, TCGArg, ...);
1226 /* Replicate a constant C accoring to the log2 of the element size. */
1227 uint64_t dup_const(unsigned vece, uint64_t c);
1229 #define dup_const(VECE, C) \
1230 (__builtin_constant_p(VECE) \
1231 ? ( (VECE) == MO_8 ? 0x0101010101010101ull * (uint8_t)(C) \
1232 : (VECE) == MO_16 ? 0x0001000100010001ull * (uint16_t)(C) \
1233 : (VECE) == MO_32 ? 0x0000000100000001ull * (uint32_t)(C) \
1234 : (VECE) == MO_64 ? (uint64_t)(C) \
1235 : (qemu_build_not_reached_always(), 0)) \
1236 : dup_const(VECE, C))
1238 #if TARGET_LONG_BITS == 64
1239 # define dup_const_tl dup_const
1241 # define dup_const_tl(VECE, C) \
1242 (__builtin_constant_p(VECE) \
1243 ? ( (VECE) == MO_8 ? 0x01010101ul * (uint8_t)(C) \
1244 : (VECE) == MO_16 ? 0x00010001ul * (uint16_t)(C) \
1245 : (VECE) == MO_32 ? 0x00000001ul * (uint32_t)(C) \
1246 : (qemu_build_not_reached_always(), 0)) \
1247 : (target_long)dup_const(VECE, C))
1250 #ifdef CONFIG_DEBUG_TCG
1251 void tcg_assert_listed_vecop(TCGOpcode);
1253 static inline void tcg_assert_listed_vecop(TCGOpcode op) { }
1256 static inline const TCGOpcode *tcg_swap_vecop_list(const TCGOpcode *n)
1258 #ifdef CONFIG_DEBUG_TCG
1259 const TCGOpcode *o = tcg_ctx->vecop_list;
1260 tcg_ctx->vecop_list = n;
1267 bool tcg_can_emit_vecop_list(const TCGOpcode *, TCGType, unsigned);