6 //#define DEBUG_MIPSNET_SEND
7 //#define DEBUG_MIPSNET_RECEIVE
8 //#define DEBUG_MIPSNET_DATA
9 //#define DEBUG_MIPSNET_IRQ
11 /* MIPSnet register offsets */
13 #define MIPSNET_DEV_ID 0x00
14 #define MIPSNET_BUSY 0x08
15 #define MIPSNET_RX_DATA_COUNT 0x0c
16 #define MIPSNET_TX_DATA_COUNT 0x10
17 #define MIPSNET_INT_CTL 0x14
18 # define MIPSNET_INTCTL_TXDONE 0x00000001
19 # define MIPSNET_INTCTL_RXDONE 0x00000002
20 # define MIPSNET_INTCTL_TESTBIT 0x80000000
21 #define MIPSNET_INTERRUPT_INFO 0x18
22 #define MIPSNET_RX_DATA_BUFFER 0x1c
23 #define MIPSNET_TX_DATA_BUFFER 0x20
25 #define MAX_ETH_FRAME_SIZE 1514
27 typedef struct MIPSnetState {
34 uint8_t rx_buffer[MAX_ETH_FRAME_SIZE];
35 uint8_t tx_buffer[MAX_ETH_FRAME_SIZE];
41 static void mipsnet_reset(MIPSnetState *s)
49 memset(s->rx_buffer, 0, MAX_ETH_FRAME_SIZE);
50 memset(s->tx_buffer, 0, MAX_ETH_FRAME_SIZE);
53 static void mipsnet_update_irq(MIPSnetState *s)
55 int isr = !!s->intctl;
56 #ifdef DEBUG_MIPSNET_IRQ
57 printf("mipsnet: Set IRQ to %d (%02x)\n", isr, s->intctl);
59 qemu_set_irq(s->irq, isr);
62 static int mipsnet_buffer_full(MIPSnetState *s)
64 if (s->rx_count >= MAX_ETH_FRAME_SIZE)
69 static int mipsnet_can_receive(VLANClientState *vc)
71 MIPSnetState *s = vc->opaque;
75 return !mipsnet_buffer_full(s);
78 static ssize_t mipsnet_receive(VLANClientState *vc, const uint8_t *buf, size_t size)
80 MIPSnetState *s = vc->opaque;
82 #ifdef DEBUG_MIPSNET_RECEIVE
83 printf("mipsnet: receiving len=%d\n", size);
85 if (!mipsnet_can_receive(vc))
90 /* Just accept everything. */
92 /* Write packet data. */
93 memcpy(s->rx_buffer, buf, size);
98 /* Now we can signal we have received something. */
99 s->intctl |= MIPSNET_INTCTL_RXDONE;
100 mipsnet_update_irq(s);
105 static uint32_t mipsnet_ioport_read(void *opaque, uint32_t addr)
107 MIPSnetState *s = opaque;
113 ret = be32_to_cpu(0x4d495053); /* MIPS */
115 case MIPSNET_DEV_ID + 4:
116 ret = be32_to_cpu(0x4e455430); /* NET0 */
121 case MIPSNET_RX_DATA_COUNT:
124 case MIPSNET_TX_DATA_COUNT:
127 case MIPSNET_INT_CTL:
129 s->intctl &= ~MIPSNET_INTCTL_TESTBIT;
131 case MIPSNET_INTERRUPT_INFO:
132 /* XXX: This seems to be a per-VPE interrupt number. */
135 case MIPSNET_RX_DATA_BUFFER:
138 ret = s->rx_buffer[s->rx_read++];
142 case MIPSNET_TX_DATA_BUFFER:
146 #ifdef DEBUG_MIPSNET_DATA
147 printf("mipsnet: read addr=0x%02x val=0x%02x\n", addr, ret);
152 static void mipsnet_ioport_write(void *opaque, uint32_t addr, uint32_t val)
154 MIPSnetState *s = opaque;
157 #ifdef DEBUG_MIPSNET_DATA
158 printf("mipsnet: write addr=0x%02x val=0x%02x\n", addr, val);
161 case MIPSNET_TX_DATA_COUNT:
162 s->tx_count = (val <= MAX_ETH_FRAME_SIZE) ? val : 0;
165 case MIPSNET_INT_CTL:
166 if (val & MIPSNET_INTCTL_TXDONE) {
167 s->intctl &= ~MIPSNET_INTCTL_TXDONE;
168 } else if (val & MIPSNET_INTCTL_RXDONE) {
169 s->intctl &= ~MIPSNET_INTCTL_RXDONE;
170 } else if (val & MIPSNET_INTCTL_TESTBIT) {
172 s->intctl |= MIPSNET_INTCTL_TESTBIT;
174 /* ACK testbit interrupt, flag was cleared on read. */
176 s->busy = !!s->intctl;
177 mipsnet_update_irq(s);
179 case MIPSNET_TX_DATA_BUFFER:
180 s->tx_buffer[s->tx_written++] = val;
181 if (s->tx_written == s->tx_count) {
183 #ifdef DEBUG_MIPSNET_SEND
184 printf("mipsnet: sending len=%d\n", s->tx_count);
186 qemu_send_packet(s->vc, s->tx_buffer, s->tx_count);
187 s->tx_count = s->tx_written = 0;
188 s->intctl |= MIPSNET_INTCTL_TXDONE;
190 mipsnet_update_irq(s);
193 /* Read-only registers */
196 case MIPSNET_RX_DATA_COUNT:
197 case MIPSNET_INTERRUPT_INFO:
198 case MIPSNET_RX_DATA_BUFFER:
204 static void mipsnet_save(QEMUFile *f, void *opaque)
206 MIPSnetState *s = opaque;
208 qemu_put_be32s(f, &s->busy);
209 qemu_put_be32s(f, &s->rx_count);
210 qemu_put_be32s(f, &s->rx_read);
211 qemu_put_be32s(f, &s->tx_count);
212 qemu_put_be32s(f, &s->tx_written);
213 qemu_put_be32s(f, &s->intctl);
214 qemu_put_buffer(f, s->rx_buffer, MAX_ETH_FRAME_SIZE);
215 qemu_put_buffer(f, s->tx_buffer, MAX_ETH_FRAME_SIZE);
218 static int mipsnet_load(QEMUFile *f, void *opaque, int version_id)
220 MIPSnetState *s = opaque;
225 qemu_get_be32s(f, &s->busy);
226 qemu_get_be32s(f, &s->rx_count);
227 qemu_get_be32s(f, &s->rx_read);
228 qemu_get_be32s(f, &s->tx_count);
229 qemu_get_be32s(f, &s->tx_written);
230 qemu_get_be32s(f, &s->intctl);
231 qemu_get_buffer(f, s->rx_buffer, MAX_ETH_FRAME_SIZE);
232 qemu_get_buffer(f, s->tx_buffer, MAX_ETH_FRAME_SIZE);
237 static void mipsnet_cleanup(VLANClientState *vc)
239 MIPSnetState *s = vc->opaque;
241 unregister_savevm("mipsnet", s);
243 isa_unassign_ioport(s->io_base, 36);
248 void mipsnet_init (int base, qemu_irq irq, NICInfo *nd)
252 qemu_check_nic_model(nd, "mipsnet");
254 s = qemu_mallocz(sizeof(MIPSnetState));
256 register_ioport_write(base, 36, 1, mipsnet_ioport_write, s);
257 register_ioport_read(base, 36, 1, mipsnet_ioport_read, s);
258 register_ioport_write(base, 36, 2, mipsnet_ioport_write, s);
259 register_ioport_read(base, 36, 2, mipsnet_ioport_read, s);
260 register_ioport_write(base, 36, 4, mipsnet_ioport_write, s);
261 register_ioport_read(base, 36, 4, mipsnet_ioport_read, s);
266 s->vc = nd->vc = qemu_new_vlan_client(NET_CLIENT_TYPE_NIC,
267 nd->vlan, nd->netdev,
269 mipsnet_can_receive, mipsnet_receive,
270 NULL, NULL, mipsnet_cleanup, s);
275 qemu_format_nic_info_str(s->vc, nd->macaddr);
278 register_savevm("mipsnet", 0, 0, mipsnet_save, mipsnet_load, s);