2 * Arm PrimeCell PL061 General Purpose IO with additional
3 * Luminary Micro Stellaris bits.
5 * Copyright (c) 2007 CodeSourcery.
6 * Written by Paul Brook
8 * This code is licensed under the GPL.
13 //#define DEBUG_PL061 1
16 #define DPRINTF(fmt, ...) \
17 do { printf("pl061: " fmt , ## __VA_ARGS__); } while (0)
18 #define BADF(fmt, ...) \
19 do { fprintf(stderr, "pl061: error: " fmt , ## __VA_ARGS__); exit(1);} while (0)
21 #define DPRINTF(fmt, ...) do {} while(0)
22 #define BADF(fmt, ...) \
23 do { fprintf(stderr, "pl061: error: " fmt , ## __VA_ARGS__);} while (0)
26 static const uint8_t pl061_id[12] =
27 { 0x00, 0x00, 0x00, 0x00, 0x61, 0x10, 0x04, 0x00, 0x0d, 0xf0, 0x05, 0xb1 };
28 static const uint8_t pl061_id_luminary[12] =
29 { 0x00, 0x00, 0x00, 0x00, 0x61, 0x00, 0x18, 0x01, 0x0d, 0xf0, 0x05, 0xb1 };
55 const unsigned char *id;
58 static void pl061_update(pl061_state *s)
65 /* Outputs float high. */
66 /* FIXME: This is board dependent. */
67 out = (s->data & s->dir) | ~s->dir;
68 changed = s->old_data ^ out;
73 for (i = 0; i < 8; i++) {
75 if ((changed & mask) && s->out) {
76 DPRINTF("Set output %d = %d\n", i, (out & mask) != 0);
77 qemu_set_irq(s->out[i], (out & mask) != 0);
81 /* FIXME: Implement input interrupts. */
84 static uint32_t pl061_read(void *opaque, target_phys_addr_t offset)
86 pl061_state *s = (pl061_state *)opaque;
88 if (offset >= 0xfd0 && offset < 0x1000) {
89 return s->id[(offset - 0xfd0) >> 2];
92 return s->data & (offset >> 2);
95 case 0x400: /* Direction */
97 case 0x404: /* Interrupt sense */
99 case 0x408: /* Interrupt both edges */
101 case 0x40c: /* Interrupt event */
103 case 0x410: /* Interrupt mask */
105 case 0x414: /* Raw interrupt status */
107 case 0x418: /* Masked interrupt status */
108 return s->istate | s->im;
109 case 0x420: /* Alternate function select */
111 case 0x500: /* 2mA drive */
113 case 0x504: /* 4mA drive */
115 case 0x508: /* 8mA drive */
117 case 0x50c: /* Open drain */
119 case 0x510: /* Pull-up */
121 case 0x514: /* Pull-down */
123 case 0x518: /* Slew rate control */
125 case 0x51c: /* Digital enable */
127 case 0x520: /* Lock */
129 case 0x524: /* Commit */
132 hw_error("pl061_read: Bad offset %x\n", (int)offset);
137 static void pl061_write(void *opaque, target_phys_addr_t offset,
140 pl061_state *s = (pl061_state *)opaque;
143 if (offset < 0x400) {
144 mask = (offset >> 2) & s->dir;
145 s->data = (s->data & ~mask) | (value & mask);
150 case 0x400: /* Direction */
153 case 0x404: /* Interrupt sense */
156 case 0x408: /* Interrupt both edges */
159 case 0x40c: /* Interrupt event */
162 case 0x410: /* Interrupt mask */
165 case 0x41c: /* Interrupt clear */
168 case 0x420: /* Alternate function select */
170 s->afsel = (s->afsel & ~mask) | (value & mask);
172 case 0x500: /* 2mA drive */
175 case 0x504: /* 4mA drive */
178 case 0x508: /* 8mA drive */
181 case 0x50c: /* Open drain */
184 case 0x510: /* Pull-up */
187 case 0x514: /* Pull-down */
190 case 0x518: /* Slew rate control */
193 case 0x51c: /* Digital enable */
196 case 0x520: /* Lock */
197 s->locked = (value != 0xacce551);
199 case 0x524: /* Commit */
204 hw_error("pl061_write: Bad offset %x\n", (int)offset);
209 static void pl061_reset(pl061_state *s)
215 static void pl061_set_irq(void * opaque, int irq, int level)
217 pl061_state *s = (pl061_state *)opaque;
221 if ((s->dir & mask) == 0) {
229 static CPUReadMemoryFunc * const pl061_readfn[] = {
235 static CPUWriteMemoryFunc * const pl061_writefn[] = {
241 static void pl061_save(QEMUFile *f, void *opaque)
243 pl061_state *s = (pl061_state *)opaque;
245 qemu_put_be32(f, s->locked);
246 qemu_put_be32(f, s->data);
247 qemu_put_be32(f, s->old_data);
248 qemu_put_be32(f, s->dir);
249 qemu_put_be32(f, s->isense);
250 qemu_put_be32(f, s->ibe);
251 qemu_put_be32(f, s->iev);
252 qemu_put_be32(f, s->im);
253 qemu_put_be32(f, s->istate);
254 qemu_put_be32(f, s->afsel);
255 qemu_put_be32(f, s->dr2r);
256 qemu_put_be32(f, s->dr4r);
257 qemu_put_be32(f, s->dr8r);
258 qemu_put_be32(f, s->odr);
259 qemu_put_be32(f, s->pur);
260 qemu_put_be32(f, s->pdr);
261 qemu_put_be32(f, s->slr);
262 qemu_put_be32(f, s->den);
263 qemu_put_be32(f, s->cr);
264 qemu_put_be32(f, s->float_high);
267 static int pl061_load(QEMUFile *f, void *opaque, int version_id)
269 pl061_state *s = (pl061_state *)opaque;
273 s->locked = qemu_get_be32(f);
274 s->data = qemu_get_be32(f);
275 s->old_data = qemu_get_be32(f);
276 s->dir = qemu_get_be32(f);
277 s->isense = qemu_get_be32(f);
278 s->ibe = qemu_get_be32(f);
279 s->iev = qemu_get_be32(f);
280 s->im = qemu_get_be32(f);
281 s->istate = qemu_get_be32(f);
282 s->afsel = qemu_get_be32(f);
283 s->dr2r = qemu_get_be32(f);
284 s->dr4r = qemu_get_be32(f);
285 s->dr8r = qemu_get_be32(f);
286 s->odr = qemu_get_be32(f);
287 s->pur = qemu_get_be32(f);
288 s->pdr = qemu_get_be32(f);
289 s->slr = qemu_get_be32(f);
290 s->den = qemu_get_be32(f);
291 s->cr = qemu_get_be32(f);
292 s->float_high = qemu_get_be32(f);
297 static int pl061_init(SysBusDevice *dev, const unsigned char *id)
300 pl061_state *s = FROM_SYSBUS(pl061_state, dev);
302 iomemtype = cpu_register_io_memory(pl061_readfn,
304 DEVICE_NATIVE_ENDIAN);
305 sysbus_init_mmio(dev, 0x1000, iomemtype);
306 sysbus_init_irq(dev, &s->irq);
307 qdev_init_gpio_in(&dev->qdev, pl061_set_irq, 8);
308 qdev_init_gpio_out(&dev->qdev, s->out, 8);
310 register_savevm(&dev->qdev, "pl061_gpio", -1, 1, pl061_save, pl061_load, s);
314 static int pl061_init_luminary(SysBusDevice *dev)
316 return pl061_init(dev, pl061_id_luminary);
319 static int pl061_init_arm(SysBusDevice *dev)
321 return pl061_init(dev, pl061_id);
324 static void pl061_register_devices(void)
326 sysbus_register_dev("pl061", sizeof(pl061_state),
328 sysbus_register_dev("pl061_luminary", sizeof(pl061_state),
329 pl061_init_luminary);
332 device_init(pl061_register_devices)