]>
Commit | Line | Data |
---|---|---|
1 | /* | |
2 | * ARM Versatile Platform/Application Baseboard System emulation. | |
3 | * | |
4 | * Copyright (c) 2005-2007 CodeSourcery. | |
5 | * Written by Paul Brook | |
6 | * | |
7 | * This code is licenced under the GPL. | |
8 | */ | |
9 | ||
10 | #include "sysbus.h" | |
11 | #include "arm-misc.h" | |
12 | #include "primecell.h" | |
13 | #include "devices.h" | |
14 | #include "net.h" | |
15 | #include "sysemu.h" | |
16 | #include "pci.h" | |
17 | #include "boards.h" | |
18 | ||
19 | /* Primary interrupt controller. */ | |
20 | ||
21 | typedef struct vpb_sic_state | |
22 | { | |
23 | SysBusDevice busdev; | |
24 | uint32_t level; | |
25 | uint32_t mask; | |
26 | uint32_t pic_enable; | |
27 | qemu_irq parent[32]; | |
28 | int irq; | |
29 | } vpb_sic_state; | |
30 | ||
31 | static void vpb_sic_update(vpb_sic_state *s) | |
32 | { | |
33 | uint32_t flags; | |
34 | ||
35 | flags = s->level & s->mask; | |
36 | qemu_set_irq(s->parent[s->irq], flags != 0); | |
37 | } | |
38 | ||
39 | static void vpb_sic_update_pic(vpb_sic_state *s) | |
40 | { | |
41 | int i; | |
42 | uint32_t mask; | |
43 | ||
44 | for (i = 21; i <= 30; i++) { | |
45 | mask = 1u << i; | |
46 | if (!(s->pic_enable & mask)) | |
47 | continue; | |
48 | qemu_set_irq(s->parent[i], (s->level & mask) != 0); | |
49 | } | |
50 | } | |
51 | ||
52 | static void vpb_sic_set_irq(void *opaque, int irq, int level) | |
53 | { | |
54 | vpb_sic_state *s = (vpb_sic_state *)opaque; | |
55 | if (level) | |
56 | s->level |= 1u << irq; | |
57 | else | |
58 | s->level &= ~(1u << irq); | |
59 | if (s->pic_enable & (1u << irq)) | |
60 | qemu_set_irq(s->parent[irq], level); | |
61 | vpb_sic_update(s); | |
62 | } | |
63 | ||
64 | static uint32_t vpb_sic_read(void *opaque, target_phys_addr_t offset) | |
65 | { | |
66 | vpb_sic_state *s = (vpb_sic_state *)opaque; | |
67 | ||
68 | switch (offset >> 2) { | |
69 | case 0: /* STATUS */ | |
70 | return s->level & s->mask; | |
71 | case 1: /* RAWSTAT */ | |
72 | return s->level; | |
73 | case 2: /* ENABLE */ | |
74 | return s->mask; | |
75 | case 4: /* SOFTINT */ | |
76 | return s->level & 1; | |
77 | case 8: /* PICENABLE */ | |
78 | return s->pic_enable; | |
79 | default: | |
80 | printf ("vpb_sic_read: Bad register offset 0x%x\n", (int)offset); | |
81 | return 0; | |
82 | } | |
83 | } | |
84 | ||
85 | static void vpb_sic_write(void *opaque, target_phys_addr_t offset, | |
86 | uint32_t value) | |
87 | { | |
88 | vpb_sic_state *s = (vpb_sic_state *)opaque; | |
89 | ||
90 | switch (offset >> 2) { | |
91 | case 2: /* ENSET */ | |
92 | s->mask |= value; | |
93 | break; | |
94 | case 3: /* ENCLR */ | |
95 | s->mask &= ~value; | |
96 | break; | |
97 | case 4: /* SOFTINTSET */ | |
98 | if (value) | |
99 | s->mask |= 1; | |
100 | break; | |
101 | case 5: /* SOFTINTCLR */ | |
102 | if (value) | |
103 | s->mask &= ~1u; | |
104 | break; | |
105 | case 8: /* PICENSET */ | |
106 | s->pic_enable |= (value & 0x7fe00000); | |
107 | vpb_sic_update_pic(s); | |
108 | break; | |
109 | case 9: /* PICENCLR */ | |
110 | s->pic_enable &= ~value; | |
111 | vpb_sic_update_pic(s); | |
112 | break; | |
113 | default: | |
114 | printf ("vpb_sic_write: Bad register offset 0x%x\n", (int)offset); | |
115 | return; | |
116 | } | |
117 | vpb_sic_update(s); | |
118 | } | |
119 | ||
120 | static CPUReadMemoryFunc * const vpb_sic_readfn[] = { | |
121 | vpb_sic_read, | |
122 | vpb_sic_read, | |
123 | vpb_sic_read | |
124 | }; | |
125 | ||
126 | static CPUWriteMemoryFunc * const vpb_sic_writefn[] = { | |
127 | vpb_sic_write, | |
128 | vpb_sic_write, | |
129 | vpb_sic_write | |
130 | }; | |
131 | ||
132 | static int vpb_sic_init(SysBusDevice *dev) | |
133 | { | |
134 | vpb_sic_state *s = FROM_SYSBUS(vpb_sic_state, dev); | |
135 | int iomemtype; | |
136 | int i; | |
137 | ||
138 | qdev_init_gpio_in(&dev->qdev, vpb_sic_set_irq, 32); | |
139 | for (i = 0; i < 32; i++) { | |
140 | sysbus_init_irq(dev, &s->parent[i]); | |
141 | } | |
142 | s->irq = 31; | |
143 | iomemtype = cpu_register_io_memory(vpb_sic_readfn, | |
144 | vpb_sic_writefn, s); | |
145 | sysbus_init_mmio(dev, 0x1000, iomemtype); | |
146 | /* ??? Save/restore. */ | |
147 | return 0; | |
148 | } | |
149 | ||
150 | /* Board init. */ | |
151 | ||
152 | /* The AB and PB boards both use the same core, just with different | |
153 | peripherans and expansion busses. For now we emulate a subset of the | |
154 | PB peripherals and just change the board ID. */ | |
155 | ||
156 | static struct arm_boot_info versatile_binfo; | |
157 | ||
158 | static void versatile_init(ram_addr_t ram_size, | |
159 | const char *boot_device, | |
160 | const char *kernel_filename, const char *kernel_cmdline, | |
161 | const char *initrd_filename, const char *cpu_model, | |
162 | int board_id) | |
163 | { | |
164 | CPUState *env; | |
165 | ram_addr_t ram_offset; | |
166 | qemu_irq *cpu_pic; | |
167 | qemu_irq pic[32]; | |
168 | qemu_irq sic[32]; | |
169 | DeviceState *dev; | |
170 | PCIBus *pci_bus; | |
171 | NICInfo *nd; | |
172 | int n; | |
173 | int done_smc = 0; | |
174 | ||
175 | if (!cpu_model) | |
176 | cpu_model = "arm926"; | |
177 | env = cpu_init(cpu_model); | |
178 | if (!env) { | |
179 | fprintf(stderr, "Unable to find CPU definition\n"); | |
180 | exit(1); | |
181 | } | |
182 | ram_offset = qemu_ram_alloc(ram_size); | |
183 | /* ??? RAM should repeat to fill physical memory space. */ | |
184 | /* SDRAM at address zero. */ | |
185 | cpu_register_physical_memory(0, ram_size, ram_offset | IO_MEM_RAM); | |
186 | ||
187 | arm_sysctl_init(0x10000000, 0x41007004); | |
188 | cpu_pic = arm_pic_init_cpu(env); | |
189 | dev = sysbus_create_varargs("pl190", 0x10140000, | |
190 | cpu_pic[0], cpu_pic[1], NULL); | |
191 | for (n = 0; n < 32; n++) { | |
192 | pic[n] = qdev_get_gpio_in(dev, n); | |
193 | } | |
194 | dev = sysbus_create_simple("versatilepb_sic", 0x10003000, NULL); | |
195 | for (n = 0; n < 32; n++) { | |
196 | sysbus_connect_irq(sysbus_from_qdev(dev), n, pic[n]); | |
197 | sic[n] = qdev_get_gpio_in(dev, n); | |
198 | } | |
199 | ||
200 | sysbus_create_simple("pl050_keyboard", 0x10006000, sic[3]); | |
201 | sysbus_create_simple("pl050_mouse", 0x10007000, sic[4]); | |
202 | ||
203 | dev = sysbus_create_varargs("versatile_pci", 0x40000000, | |
204 | sic[27], sic[28], sic[29], sic[30], NULL); | |
205 | pci_bus = (PCIBus *)qdev_get_child_bus(dev, "pci"); | |
206 | ||
207 | /* The Versatile PCI bridge does not provide access to PCI IO space, | |
208 | so many of the qemu PCI devices are not useable. */ | |
209 | for(n = 0; n < nb_nics; n++) { | |
210 | nd = &nd_table[n]; | |
211 | ||
212 | if ((!nd->model && !done_smc) || strcmp(nd->model, "smc91c111") == 0) { | |
213 | smc91c111_init(nd, 0x10010000, sic[25]); | |
214 | done_smc = 1; | |
215 | } else { | |
216 | pci_nic_init_nofail(nd, "rtl8139", NULL); | |
217 | } | |
218 | } | |
219 | if (usb_enabled) { | |
220 | usb_ohci_init_pci(pci_bus, -1); | |
221 | } | |
222 | n = drive_get_max_bus(IF_SCSI); | |
223 | while (n >= 0) { | |
224 | pci_create_simple(pci_bus, -1, "lsi53c895a"); | |
225 | n--; | |
226 | } | |
227 | ||
228 | sysbus_create_simple("pl011", 0x101f1000, pic[12]); | |
229 | sysbus_create_simple("pl011", 0x101f2000, pic[13]); | |
230 | sysbus_create_simple("pl011", 0x101f3000, pic[14]); | |
231 | sysbus_create_simple("pl011", 0x10009000, sic[6]); | |
232 | ||
233 | sysbus_create_simple("pl080", 0x10130000, pic[17]); | |
234 | sysbus_create_simple("sp804", 0x101e2000, pic[4]); | |
235 | sysbus_create_simple("sp804", 0x101e3000, pic[5]); | |
236 | ||
237 | /* The versatile/PB actually has a modified Color LCD controller | |
238 | that includes hardware cursor support from the PL111. */ | |
239 | sysbus_create_simple("pl110_versatile", 0x10120000, pic[16]); | |
240 | ||
241 | sysbus_create_varargs("pl181", 0x10005000, sic[22], sic[1], NULL); | |
242 | sysbus_create_varargs("pl181", 0x1000b000, sic[23], sic[2], NULL); | |
243 | ||
244 | /* Add PL031 Real Time Clock. */ | |
245 | sysbus_create_simple("pl031", 0x101e8000, pic[10]); | |
246 | ||
247 | /* Memory map for Versatile/PB: */ | |
248 | /* 0x10000000 System registers. */ | |
249 | /* 0x10001000 PCI controller config registers. */ | |
250 | /* 0x10002000 Serial bus interface. */ | |
251 | /* 0x10003000 Secondary interrupt controller. */ | |
252 | /* 0x10004000 AACI (audio). */ | |
253 | /* 0x10005000 MMCI0. */ | |
254 | /* 0x10006000 KMI0 (keyboard). */ | |
255 | /* 0x10007000 KMI1 (mouse). */ | |
256 | /* 0x10008000 Character LCD Interface. */ | |
257 | /* 0x10009000 UART3. */ | |
258 | /* 0x1000a000 Smart card 1. */ | |
259 | /* 0x1000b000 MMCI1. */ | |
260 | /* 0x10010000 Ethernet. */ | |
261 | /* 0x10020000 USB. */ | |
262 | /* 0x10100000 SSMC. */ | |
263 | /* 0x10110000 MPMC. */ | |
264 | /* 0x10120000 CLCD Controller. */ | |
265 | /* 0x10130000 DMA Controller. */ | |
266 | /* 0x10140000 Vectored interrupt controller. */ | |
267 | /* 0x101d0000 AHB Monitor Interface. */ | |
268 | /* 0x101e0000 System Controller. */ | |
269 | /* 0x101e1000 Watchdog Interface. */ | |
270 | /* 0x101e2000 Timer 0/1. */ | |
271 | /* 0x101e3000 Timer 2/3. */ | |
272 | /* 0x101e4000 GPIO port 0. */ | |
273 | /* 0x101e5000 GPIO port 1. */ | |
274 | /* 0x101e6000 GPIO port 2. */ | |
275 | /* 0x101e7000 GPIO port 3. */ | |
276 | /* 0x101e8000 RTC. */ | |
277 | /* 0x101f0000 Smart card 0. */ | |
278 | /* 0x101f1000 UART0. */ | |
279 | /* 0x101f2000 UART1. */ | |
280 | /* 0x101f3000 UART2. */ | |
281 | /* 0x101f4000 SSPI. */ | |
282 | ||
283 | versatile_binfo.ram_size = ram_size; | |
284 | versatile_binfo.kernel_filename = kernel_filename; | |
285 | versatile_binfo.kernel_cmdline = kernel_cmdline; | |
286 | versatile_binfo.initrd_filename = initrd_filename; | |
287 | versatile_binfo.board_id = board_id; | |
288 | arm_load_kernel(env, &versatile_binfo); | |
289 | } | |
290 | ||
291 | static void vpb_init(ram_addr_t ram_size, | |
292 | const char *boot_device, | |
293 | const char *kernel_filename, const char *kernel_cmdline, | |
294 | const char *initrd_filename, const char *cpu_model) | |
295 | { | |
296 | versatile_init(ram_size, | |
297 | boot_device, | |
298 | kernel_filename, kernel_cmdline, | |
299 | initrd_filename, cpu_model, 0x183); | |
300 | } | |
301 | ||
302 | static void vab_init(ram_addr_t ram_size, | |
303 | const char *boot_device, | |
304 | const char *kernel_filename, const char *kernel_cmdline, | |
305 | const char *initrd_filename, const char *cpu_model) | |
306 | { | |
307 | versatile_init(ram_size, | |
308 | boot_device, | |
309 | kernel_filename, kernel_cmdline, | |
310 | initrd_filename, cpu_model, 0x25e); | |
311 | } | |
312 | ||
313 | static QEMUMachine versatilepb_machine = { | |
314 | .name = "versatilepb", | |
315 | .desc = "ARM Versatile/PB (ARM926EJ-S)", | |
316 | .init = vpb_init, | |
317 | .use_scsi = 1, | |
318 | }; | |
319 | ||
320 | static QEMUMachine versatileab_machine = { | |
321 | .name = "versatileab", | |
322 | .desc = "ARM Versatile/AB (ARM926EJ-S)", | |
323 | .init = vab_init, | |
324 | .use_scsi = 1, | |
325 | }; | |
326 | ||
327 | static void versatile_machine_init(void) | |
328 | { | |
329 | qemu_register_machine(&versatilepb_machine); | |
330 | qemu_register_machine(&versatileab_machine); | |
331 | } | |
332 | ||
333 | machine_init(versatile_machine_init); | |
334 | ||
335 | static void versatilepb_register_devices(void) | |
336 | { | |
337 | sysbus_register_dev("versatilepb_sic", sizeof(vpb_sic_state), | |
338 | vpb_sic_init); | |
339 | } | |
340 | ||
341 | device_init(versatilepb_register_devices) |