]>
Commit | Line | Data |
---|---|---|
1 | /* | |
2 | * ARM RealView Baseboard System emulation. | |
3 | * | |
4 | * Copyright (c) 2006-2007 CodeSourcery. | |
5 | * Written by Paul Brook | |
6 | * | |
7 | * This code is licenced under the GPL. | |
8 | */ | |
9 | ||
10 | #include "sysbus.h" | |
11 | #include "arm-misc.h" | |
12 | #include "primecell.h" | |
13 | #include "devices.h" | |
14 | #include "pci.h" | |
15 | #include "usb-ohci.h" | |
16 | #include "net.h" | |
17 | #include "sysemu.h" | |
18 | #include "boards.h" | |
19 | #include "bitbang_i2c.h" | |
20 | #include "sysbus.h" | |
21 | ||
22 | #define SMP_BOOT_ADDR 0xe0000000 | |
23 | ||
24 | typedef struct { | |
25 | SysBusDevice busdev; | |
26 | bitbang_i2c_interface *bitbang; | |
27 | int out; | |
28 | int in; | |
29 | } RealViewI2CState; | |
30 | ||
31 | static uint32_t realview_i2c_read(void *opaque, target_phys_addr_t offset) | |
32 | { | |
33 | RealViewI2CState *s = (RealViewI2CState *)opaque; | |
34 | ||
35 | if (offset == 0) { | |
36 | return (s->out & 1) | (s->in << 1); | |
37 | } else { | |
38 | hw_error("realview_i2c_read: Bad offset 0x%x\n", (int)offset); | |
39 | return -1; | |
40 | } | |
41 | } | |
42 | ||
43 | static void realview_i2c_write(void *opaque, target_phys_addr_t offset, | |
44 | uint32_t value) | |
45 | { | |
46 | RealViewI2CState *s = (RealViewI2CState *)opaque; | |
47 | ||
48 | switch (offset) { | |
49 | case 0: | |
50 | s->out |= value & 3; | |
51 | break; | |
52 | case 4: | |
53 | s->out &= ~value; | |
54 | break; | |
55 | default: | |
56 | hw_error("realview_i2c_write: Bad offset 0x%x\n", (int)offset); | |
57 | } | |
58 | bitbang_i2c_set(s->bitbang, BITBANG_I2C_SCL, (s->out & 1) != 0); | |
59 | s->in = bitbang_i2c_set(s->bitbang, BITBANG_I2C_SDA, (s->out & 2) != 0); | |
60 | } | |
61 | ||
62 | static CPUReadMemoryFunc * const realview_i2c_readfn[] = { | |
63 | realview_i2c_read, | |
64 | realview_i2c_read, | |
65 | realview_i2c_read | |
66 | }; | |
67 | ||
68 | static CPUWriteMemoryFunc * const realview_i2c_writefn[] = { | |
69 | realview_i2c_write, | |
70 | realview_i2c_write, | |
71 | realview_i2c_write | |
72 | }; | |
73 | ||
74 | static int realview_i2c_init(SysBusDevice *dev) | |
75 | { | |
76 | RealViewI2CState *s = FROM_SYSBUS(RealViewI2CState, dev); | |
77 | i2c_bus *bus; | |
78 | int iomemtype; | |
79 | ||
80 | bus = i2c_init_bus(&dev->qdev, "i2c"); | |
81 | s->bitbang = bitbang_i2c_init(bus); | |
82 | iomemtype = cpu_register_io_memory(realview_i2c_readfn, | |
83 | realview_i2c_writefn, s); | |
84 | sysbus_init_mmio(dev, 0x1000, iomemtype); | |
85 | return 0; | |
86 | } | |
87 | ||
88 | static SysBusDeviceInfo realview_i2c_info = { | |
89 | .init = realview_i2c_init, | |
90 | .qdev.name = "realview_i2c", | |
91 | .qdev.size = sizeof(RealViewI2CState), | |
92 | }; | |
93 | ||
94 | static void realview_register_devices(void) | |
95 | { | |
96 | sysbus_register_withprop(&realview_i2c_info); | |
97 | } | |
98 | ||
99 | /* Board init. */ | |
100 | ||
101 | static struct arm_boot_info realview_binfo = { | |
102 | .smp_loader_start = SMP_BOOT_ADDR, | |
103 | }; | |
104 | ||
105 | static void secondary_cpu_reset(void *opaque) | |
106 | { | |
107 | CPUState *env = opaque; | |
108 | ||
109 | cpu_reset(env); | |
110 | /* Set entry point for secondary CPUs. This assumes we're using | |
111 | the init code from arm_boot.c. Real hardware resets all CPUs | |
112 | the same. */ | |
113 | env->regs[15] = SMP_BOOT_ADDR; | |
114 | } | |
115 | ||
116 | /* The following two lists must be consistent. */ | |
117 | enum realview_board_type { | |
118 | BOARD_EB, | |
119 | BOARD_EB_MPCORE, | |
120 | BOARD_PB_A8, | |
121 | BOARD_PBX_A9, | |
122 | }; | |
123 | ||
124 | static const int realview_board_id[] = { | |
125 | 0x33b, | |
126 | 0x33b, | |
127 | 0x769, | |
128 | 0x76d | |
129 | }; | |
130 | ||
131 | static void realview_init(ram_addr_t ram_size, | |
132 | const char *boot_device, | |
133 | const char *kernel_filename, const char *kernel_cmdline, | |
134 | const char *initrd_filename, const char *cpu_model, | |
135 | enum realview_board_type board_type) | |
136 | { | |
137 | CPUState *env = NULL; | |
138 | ram_addr_t ram_offset; | |
139 | DeviceState *dev; | |
140 | SysBusDevice *busdev; | |
141 | qemu_irq *irqp; | |
142 | qemu_irq pic[64]; | |
143 | PCIBus *pci_bus; | |
144 | NICInfo *nd; | |
145 | i2c_bus *i2c; | |
146 | int n; | |
147 | int done_nic = 0; | |
148 | qemu_irq cpu_irq[4]; | |
149 | int is_mpcore = 0; | |
150 | int is_pb = 0; | |
151 | uint32_t proc_id = 0; | |
152 | uint32_t sys_id; | |
153 | ram_addr_t low_ram_size; | |
154 | ||
155 | switch (board_type) { | |
156 | case BOARD_EB: | |
157 | break; | |
158 | case BOARD_EB_MPCORE: | |
159 | is_mpcore = 1; | |
160 | break; | |
161 | case BOARD_PB_A8: | |
162 | is_pb = 1; | |
163 | break; | |
164 | case BOARD_PBX_A9: | |
165 | is_mpcore = 1; | |
166 | is_pb = 1; | |
167 | break; | |
168 | } | |
169 | for (n = 0; n < smp_cpus; n++) { | |
170 | env = cpu_init(cpu_model); | |
171 | if (!env) { | |
172 | fprintf(stderr, "Unable to find CPU definition\n"); | |
173 | exit(1); | |
174 | } | |
175 | irqp = arm_pic_init_cpu(env); | |
176 | cpu_irq[n] = irqp[ARM_PIC_CPU_IRQ]; | |
177 | if (n > 0) { | |
178 | qemu_register_reset(secondary_cpu_reset, env); | |
179 | } | |
180 | } | |
181 | if (arm_feature(env, ARM_FEATURE_V7)) { | |
182 | if (is_mpcore) { | |
183 | proc_id = 0x0c000000; | |
184 | } else { | |
185 | proc_id = 0x0e000000; | |
186 | } | |
187 | } else if (arm_feature(env, ARM_FEATURE_V6K)) { | |
188 | proc_id = 0x06000000; | |
189 | } else if (arm_feature(env, ARM_FEATURE_V6)) { | |
190 | proc_id = 0x04000000; | |
191 | } else { | |
192 | proc_id = 0x02000000; | |
193 | } | |
194 | ||
195 | if (is_pb && ram_size > 0x20000000) { | |
196 | /* Core tile RAM. */ | |
197 | low_ram_size = ram_size - 0x20000000; | |
198 | ram_size = 0x20000000; | |
199 | ram_offset = qemu_ram_alloc(low_ram_size); | |
200 | cpu_register_physical_memory(0x20000000, low_ram_size, | |
201 | ram_offset | IO_MEM_RAM); | |
202 | } | |
203 | ||
204 | ram_offset = qemu_ram_alloc(ram_size); | |
205 | low_ram_size = ram_size; | |
206 | if (low_ram_size > 0x10000000) | |
207 | low_ram_size = 0x10000000; | |
208 | /* SDRAM at address zero. */ | |
209 | cpu_register_physical_memory(0, low_ram_size, ram_offset | IO_MEM_RAM); | |
210 | if (is_pb) { | |
211 | /* And again at a high address. */ | |
212 | cpu_register_physical_memory(0x70000000, ram_size, | |
213 | ram_offset | IO_MEM_RAM); | |
214 | } else { | |
215 | ram_size = low_ram_size; | |
216 | } | |
217 | ||
218 | sys_id = is_pb ? 0x01780500 : 0xc1400400; | |
219 | arm_sysctl_init(0x10000000, sys_id, proc_id); | |
220 | ||
221 | if (is_mpcore) { | |
222 | dev = qdev_create(NULL, is_pb ? "a9mpcore_priv": "realview_mpcore"); | |
223 | qdev_prop_set_uint32(dev, "num-cpu", smp_cpus); | |
224 | qdev_init_nofail(dev); | |
225 | busdev = sysbus_from_qdev(dev); | |
226 | if (is_pb) { | |
227 | realview_binfo.smp_priv_base = 0x1f000000; | |
228 | } else { | |
229 | realview_binfo.smp_priv_base = 0x10100000; | |
230 | } | |
231 | sysbus_mmio_map(busdev, 0, realview_binfo.smp_priv_base); | |
232 | for (n = 0; n < smp_cpus; n++) { | |
233 | sysbus_connect_irq(busdev, n, cpu_irq[n]); | |
234 | } | |
235 | } else { | |
236 | uint32_t gic_addr = is_pb ? 0x1e000000 : 0x10040000; | |
237 | /* For now just create the nIRQ GIC, and ignore the others. */ | |
238 | dev = sysbus_create_simple("realview_gic", gic_addr, cpu_irq[0]); | |
239 | } | |
240 | for (n = 0; n < 64; n++) { | |
241 | pic[n] = qdev_get_gpio_in(dev, n); | |
242 | } | |
243 | ||
244 | sysbus_create_simple("pl050_keyboard", 0x10006000, pic[20]); | |
245 | sysbus_create_simple("pl050_mouse", 0x10007000, pic[21]); | |
246 | ||
247 | sysbus_create_simple("pl011", 0x10009000, pic[12]); | |
248 | sysbus_create_simple("pl011", 0x1000a000, pic[13]); | |
249 | sysbus_create_simple("pl011", 0x1000b000, pic[14]); | |
250 | sysbus_create_simple("pl011", 0x1000c000, pic[15]); | |
251 | ||
252 | /* DMA controller is optional, apparently. */ | |
253 | sysbus_create_simple("pl081", 0x10030000, pic[24]); | |
254 | ||
255 | sysbus_create_simple("sp804", 0x10011000, pic[4]); | |
256 | sysbus_create_simple("sp804", 0x10012000, pic[5]); | |
257 | ||
258 | sysbus_create_simple("pl110_versatile", 0x10020000, pic[23]); | |
259 | ||
260 | sysbus_create_varargs("pl181", 0x10005000, pic[17], pic[18], NULL); | |
261 | ||
262 | sysbus_create_simple("pl031", 0x10017000, pic[10]); | |
263 | ||
264 | if (!is_pb) { | |
265 | dev = sysbus_create_varargs("realview_pci", 0x60000000, | |
266 | pic[48], pic[49], pic[50], pic[51], NULL); | |
267 | pci_bus = (PCIBus *)qdev_get_child_bus(dev, "pci"); | |
268 | if (usb_enabled) { | |
269 | usb_ohci_init_pci(pci_bus, -1); | |
270 | } | |
271 | n = drive_get_max_bus(IF_SCSI); | |
272 | while (n >= 0) { | |
273 | pci_create_simple(pci_bus, -1, "lsi53c895a"); | |
274 | n--; | |
275 | } | |
276 | } | |
277 | for(n = 0; n < nb_nics; n++) { | |
278 | nd = &nd_table[n]; | |
279 | ||
280 | if ((!nd->model && !done_nic) | |
281 | || strcmp(nd->model, is_pb ? "lan9118" : "smc91c111") == 0) { | |
282 | if (is_pb) { | |
283 | lan9118_init(nd, 0x4e000000, pic[28]); | |
284 | } else { | |
285 | smc91c111_init(nd, 0x4e000000, pic[28]); | |
286 | } | |
287 | done_nic = 1; | |
288 | } else { | |
289 | pci_nic_init_nofail(nd, "rtl8139", NULL); | |
290 | } | |
291 | } | |
292 | ||
293 | dev = sysbus_create_simple("realview_i2c", 0x10002000, NULL); | |
294 | i2c = (i2c_bus *)qdev_get_child_bus(dev, "i2c"); | |
295 | i2c_create_slave(i2c, "ds1338", 0x68); | |
296 | ||
297 | /* Memory map for RealView Emulation Baseboard: */ | |
298 | /* 0x10000000 System registers. */ | |
299 | /* 0x10001000 System controller. */ | |
300 | /* 0x10002000 Two-Wire Serial Bus. */ | |
301 | /* 0x10003000 Reserved. */ | |
302 | /* 0x10004000 AACI. */ | |
303 | /* 0x10005000 MCI. */ | |
304 | /* 0x10006000 KMI0. */ | |
305 | /* 0x10007000 KMI1. */ | |
306 | /* 0x10008000 Character LCD. (EB) */ | |
307 | /* 0x10009000 UART0. */ | |
308 | /* 0x1000a000 UART1. */ | |
309 | /* 0x1000b000 UART2. */ | |
310 | /* 0x1000c000 UART3. */ | |
311 | /* 0x1000d000 SSPI. */ | |
312 | /* 0x1000e000 SCI. */ | |
313 | /* 0x1000f000 Reserved. */ | |
314 | /* 0x10010000 Watchdog. */ | |
315 | /* 0x10011000 Timer 0+1. */ | |
316 | /* 0x10012000 Timer 2+3. */ | |
317 | /* 0x10013000 GPIO 0. */ | |
318 | /* 0x10014000 GPIO 1. */ | |
319 | /* 0x10015000 GPIO 2. */ | |
320 | /* 0x10002000 Two-Wire Serial Bus - DVI. (PB) */ | |
321 | /* 0x10017000 RTC. */ | |
322 | /* 0x10018000 DMC. */ | |
323 | /* 0x10019000 PCI controller config. */ | |
324 | /* 0x10020000 CLCD. */ | |
325 | /* 0x10030000 DMA Controller. */ | |
326 | /* 0x10040000 GIC1. (EB) */ | |
327 | /* 0x10050000 GIC2. (EB) */ | |
328 | /* 0x10060000 GIC3. (EB) */ | |
329 | /* 0x10070000 GIC4. (EB) */ | |
330 | /* 0x10080000 SMC. */ | |
331 | /* 0x1e000000 GIC1. (PB) */ | |
332 | /* 0x1e001000 GIC2. (PB) */ | |
333 | /* 0x1e002000 GIC3. (PB) */ | |
334 | /* 0x1e003000 GIC4. (PB) */ | |
335 | /* 0x40000000 NOR flash. */ | |
336 | /* 0x44000000 DoC flash. */ | |
337 | /* 0x48000000 SRAM. */ | |
338 | /* 0x4c000000 Configuration flash. */ | |
339 | /* 0x4e000000 Ethernet. */ | |
340 | /* 0x4f000000 USB. */ | |
341 | /* 0x50000000 PISMO. */ | |
342 | /* 0x54000000 PISMO. */ | |
343 | /* 0x58000000 PISMO. */ | |
344 | /* 0x5c000000 PISMO. */ | |
345 | /* 0x60000000 PCI. */ | |
346 | /* 0x61000000 PCI Self Config. */ | |
347 | /* 0x62000000 PCI Config. */ | |
348 | /* 0x63000000 PCI IO. */ | |
349 | /* 0x64000000 PCI mem 0. */ | |
350 | /* 0x68000000 PCI mem 1. */ | |
351 | /* 0x6c000000 PCI mem 2. */ | |
352 | ||
353 | /* ??? Hack to map an additional page of ram for the secondary CPU | |
354 | startup code. I guess this works on real hardware because the | |
355 | BootROM happens to be in ROM/flash or in memory that isn't clobbered | |
356 | until after Linux boots the secondary CPUs. */ | |
357 | ram_offset = qemu_ram_alloc(0x1000); | |
358 | cpu_register_physical_memory(SMP_BOOT_ADDR, 0x1000, | |
359 | ram_offset | IO_MEM_RAM); | |
360 | ||
361 | realview_binfo.ram_size = ram_size; | |
362 | realview_binfo.kernel_filename = kernel_filename; | |
363 | realview_binfo.kernel_cmdline = kernel_cmdline; | |
364 | realview_binfo.initrd_filename = initrd_filename; | |
365 | realview_binfo.nb_cpus = smp_cpus; | |
366 | realview_binfo.board_id = realview_board_id[board_type]; | |
367 | realview_binfo.loader_start = (board_type == BOARD_PB_A8 ? 0x70000000 : 0); | |
368 | arm_load_kernel(first_cpu, &realview_binfo); | |
369 | } | |
370 | ||
371 | static void realview_eb_init(ram_addr_t ram_size, | |
372 | const char *boot_device, | |
373 | const char *kernel_filename, const char *kernel_cmdline, | |
374 | const char *initrd_filename, const char *cpu_model) | |
375 | { | |
376 | if (!cpu_model) { | |
377 | cpu_model = "arm926"; | |
378 | } | |
379 | realview_init(ram_size, boot_device, kernel_filename, kernel_cmdline, | |
380 | initrd_filename, cpu_model, BOARD_EB); | |
381 | } | |
382 | ||
383 | static void realview_eb_mpcore_init(ram_addr_t ram_size, | |
384 | const char *boot_device, | |
385 | const char *kernel_filename, const char *kernel_cmdline, | |
386 | const char *initrd_filename, const char *cpu_model) | |
387 | { | |
388 | if (!cpu_model) { | |
389 | cpu_model = "arm11mpcore"; | |
390 | } | |
391 | realview_init(ram_size, boot_device, kernel_filename, kernel_cmdline, | |
392 | initrd_filename, cpu_model, BOARD_EB_MPCORE); | |
393 | } | |
394 | ||
395 | static void realview_pb_a8_init(ram_addr_t ram_size, | |
396 | const char *boot_device, | |
397 | const char *kernel_filename, const char *kernel_cmdline, | |
398 | const char *initrd_filename, const char *cpu_model) | |
399 | { | |
400 | if (!cpu_model) { | |
401 | cpu_model = "cortex-a8"; | |
402 | } | |
403 | realview_init(ram_size, boot_device, kernel_filename, kernel_cmdline, | |
404 | initrd_filename, cpu_model, BOARD_PB_A8); | |
405 | } | |
406 | ||
407 | static void realview_pbx_a9_init(ram_addr_t ram_size, | |
408 | const char *boot_device, | |
409 | const char *kernel_filename, const char *kernel_cmdline, | |
410 | const char *initrd_filename, const char *cpu_model) | |
411 | { | |
412 | if (!cpu_model) { | |
413 | cpu_model = "cortex-a9"; | |
414 | } | |
415 | realview_init(ram_size, boot_device, kernel_filename, kernel_cmdline, | |
416 | initrd_filename, cpu_model, BOARD_PBX_A9); | |
417 | } | |
418 | ||
419 | static QEMUMachine realview_eb_machine = { | |
420 | .name = "realview-eb", | |
421 | .desc = "ARM RealView Emulation Baseboard (ARM926EJ-S)", | |
422 | .init = realview_eb_init, | |
423 | .use_scsi = 1, | |
424 | }; | |
425 | ||
426 | static QEMUMachine realview_eb_mpcore_machine = { | |
427 | .name = "realview-eb-mpcore", | |
428 | .desc = "ARM RealView Emulation Baseboard (ARM11MPCore)", | |
429 | .init = realview_eb_mpcore_init, | |
430 | .use_scsi = 1, | |
431 | .max_cpus = 4, | |
432 | }; | |
433 | ||
434 | static QEMUMachine realview_pb_a8_machine = { | |
435 | .name = "realview-pb-a8", | |
436 | .desc = "ARM RealView Platform Baseboard for Cortex-A8", | |
437 | .init = realview_pb_a8_init, | |
438 | }; | |
439 | ||
440 | static QEMUMachine realview_pbx_a9_machine = { | |
441 | .name = "realview-pbx-a9", | |
442 | .desc = "ARM RealView Platform Baseboard Explore for Cortex-A9", | |
443 | .init = realview_pbx_a9_init, | |
444 | .use_scsi = 1, | |
445 | .max_cpus = 4, | |
446 | }; | |
447 | ||
448 | static void realview_machine_init(void) | |
449 | { | |
450 | qemu_register_machine(&realview_eb_machine); | |
451 | qemu_register_machine(&realview_eb_mpcore_machine); | |
452 | qemu_register_machine(&realview_pb_a8_machine); | |
453 | qemu_register_machine(&realview_pbx_a9_machine); | |
454 | } | |
455 | ||
456 | machine_init(realview_machine_init); | |
457 | device_init(realview_register_devices) |