]>
Commit | Line | Data |
---|---|---|
574bbf7b FB |
1 | /* |
2 | * APIC support | |
5fafdf24 | 3 | * |
574bbf7b FB |
4 | * Copyright (c) 2004-2005 Fabrice Bellard |
5 | * | |
6 | * This library is free software; you can redistribute it and/or | |
7 | * modify it under the terms of the GNU Lesser General Public | |
8 | * License as published by the Free Software Foundation; either | |
61f3c91a | 9 | * version 2.1 of the License, or (at your option) any later version. |
574bbf7b FB |
10 | * |
11 | * This library is distributed in the hope that it will be useful, | |
12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU | |
14 | * Lesser General Public License for more details. | |
15 | * | |
16 | * You should have received a copy of the GNU Lesser General Public | |
8167ee88 | 17 | * License along with this library; if not, see <http://www.gnu.org/licenses/> |
574bbf7b | 18 | */ |
b6a0aa05 | 19 | #include "qemu/osdep.h" |
1de7afc9 | 20 | #include "qemu/thread.h" |
0d09e41a PB |
21 | #include "hw/i386/apic_internal.h" |
22 | #include "hw/i386/apic.h" | |
23 | #include "hw/i386/ioapic.h" | |
852c27e2 | 24 | #include "hw/intc/i8259.h" |
83c9f4ca | 25 | #include "hw/pci/msi.h" |
1de7afc9 | 26 | #include "qemu/host-utils.h" |
2c933ac6 | 27 | #include "sysemu/kvm.h" |
d8023f31 | 28 | #include "trace.h" |
0d09e41a | 29 | #include "hw/i386/apic-msidef.h" |
889211b1 | 30 | #include "qapi/error.h" |
db1015e9 | 31 | #include "qom/object.h" |
574bbf7b | 32 | |
889211b1 | 33 | #define MAX_APICS 255 |
d3e9db93 FB |
34 | #define MAX_APIC_WORDS 8 |
35 | ||
e5ad936b JK |
36 | #define SYNC_FROM_VAPIC 0x1 |
37 | #define SYNC_TO_VAPIC 0x2 | |
38 | #define SYNC_ISR_IRR_TO_VAPIC 0x4 | |
39 | ||
dae01685 | 40 | static APICCommonState *local_apics[MAX_APICS + 1]; |
73822ec8 | 41 | |
927d5a1d | 42 | #define TYPE_APIC "apic" |
fa34a3c5 EH |
43 | /*This is reusing the APICCommonState typedef from APIC_COMMON */ |
44 | DECLARE_INSTANCE_CHECKER(APICCommonState, APIC, | |
45 | TYPE_APIC) | |
927d5a1d | 46 | |
dae01685 JK |
47 | static void apic_set_irq(APICCommonState *s, int vector_num, int trigger_mode); |
48 | static void apic_update_irq(APICCommonState *s); | |
610626af AL |
49 | static void apic_get_delivery_bitmask(uint32_t *deliver_bitmask, |
50 | uint8_t dest, uint8_t dest_mode); | |
d592d303 | 51 | |
3b63c04e | 52 | /* Find first bit starting from msb */ |
edf9735e | 53 | static int apic_fls_bit(uint32_t value) |
3b63c04e AJ |
54 | { |
55 | return 31 - clz32(value); | |
56 | } | |
57 | ||
e95f5491 | 58 | /* Find first bit starting from lsb */ |
edf9735e | 59 | static int apic_ffs_bit(uint32_t value) |
d3e9db93 | 60 | { |
bb7e7293 | 61 | return ctz32(value); |
d3e9db93 FB |
62 | } |
63 | ||
edf9735e | 64 | static inline void apic_reset_bit(uint32_t *tab, int index) |
d3e9db93 FB |
65 | { |
66 | int i, mask; | |
67 | i = index >> 5; | |
68 | mask = 1 << (index & 0x1f); | |
69 | tab[i] &= ~mask; | |
70 | } | |
71 | ||
e5ad936b JK |
72 | /* return -1 if no bit is set */ |
73 | static int get_highest_priority_int(uint32_t *tab) | |
74 | { | |
75 | int i; | |
76 | for (i = 7; i >= 0; i--) { | |
77 | if (tab[i] != 0) { | |
edf9735e | 78 | return i * 32 + apic_fls_bit(tab[i]); |
e5ad936b JK |
79 | } |
80 | } | |
81 | return -1; | |
82 | } | |
83 | ||
84 | static void apic_sync_vapic(APICCommonState *s, int sync_type) | |
85 | { | |
86 | VAPICState vapic_state; | |
87 | size_t length; | |
88 | off_t start; | |
89 | int vector; | |
90 | ||
91 | if (!s->vapic_paddr) { | |
92 | return; | |
93 | } | |
94 | if (sync_type & SYNC_FROM_VAPIC) { | |
eb6282f2 SW |
95 | cpu_physical_memory_read(s->vapic_paddr, &vapic_state, |
96 | sizeof(vapic_state)); | |
e5ad936b JK |
97 | s->tpr = vapic_state.tpr; |
98 | } | |
99 | if (sync_type & (SYNC_TO_VAPIC | SYNC_ISR_IRR_TO_VAPIC)) { | |
100 | start = offsetof(VAPICState, isr); | |
101 | length = offsetof(VAPICState, enabled) - offsetof(VAPICState, isr); | |
102 | ||
103 | if (sync_type & SYNC_TO_VAPIC) { | |
60e82579 | 104 | assert(qemu_cpu_is_self(CPU(s->cpu))); |
e5ad936b JK |
105 | |
106 | vapic_state.tpr = s->tpr; | |
107 | vapic_state.enabled = 1; | |
108 | start = 0; | |
109 | length = sizeof(VAPICState); | |
110 | } | |
111 | ||
112 | vector = get_highest_priority_int(s->isr); | |
113 | if (vector < 0) { | |
114 | vector = 0; | |
115 | } | |
116 | vapic_state.isr = vector & 0xf0; | |
117 | ||
118 | vapic_state.zero = 0; | |
119 | ||
120 | vector = get_highest_priority_int(s->irr); | |
121 | if (vector < 0) { | |
122 | vector = 0; | |
123 | } | |
124 | vapic_state.irr = vector & 0xff; | |
125 | ||
3c8133f9 PM |
126 | address_space_write_rom(&address_space_memory, |
127 | s->vapic_paddr + start, | |
128 | MEMTXATTRS_UNSPECIFIED, | |
129 | ((void *)&vapic_state) + start, length); | |
e5ad936b JK |
130 | } |
131 | } | |
132 | ||
133 | static void apic_vapic_base_update(APICCommonState *s) | |
134 | { | |
135 | apic_sync_vapic(s, SYNC_TO_VAPIC); | |
136 | } | |
137 | ||
dae01685 | 138 | static void apic_local_deliver(APICCommonState *s, int vector) |
a5b38b51 | 139 | { |
a5b38b51 AJ |
140 | uint32_t lvt = s->lvt[vector]; |
141 | int trigger_mode; | |
142 | ||
d8023f31 BS |
143 | trace_apic_local_deliver(vector, (lvt >> 8) & 7); |
144 | ||
a5b38b51 AJ |
145 | if (lvt & APIC_LVT_MASKED) |
146 | return; | |
147 | ||
148 | switch ((lvt >> 8) & 7) { | |
149 | case APIC_DM_SMI: | |
c3affe56 | 150 | cpu_interrupt(CPU(s->cpu), CPU_INTERRUPT_SMI); |
a5b38b51 AJ |
151 | break; |
152 | ||
153 | case APIC_DM_NMI: | |
c3affe56 | 154 | cpu_interrupt(CPU(s->cpu), CPU_INTERRUPT_NMI); |
a5b38b51 AJ |
155 | break; |
156 | ||
157 | case APIC_DM_EXTINT: | |
c3affe56 | 158 | cpu_interrupt(CPU(s->cpu), CPU_INTERRUPT_HARD); |
a5b38b51 AJ |
159 | break; |
160 | ||
161 | case APIC_DM_FIXED: | |
162 | trigger_mode = APIC_TRIGGER_EDGE; | |
163 | if ((vector == APIC_LVT_LINT0 || vector == APIC_LVT_LINT1) && | |
164 | (lvt & APIC_LVT_LEVEL_TRIGGER)) | |
165 | trigger_mode = APIC_TRIGGER_LEVEL; | |
166 | apic_set_irq(s, lvt & 0xff, trigger_mode); | |
167 | } | |
168 | } | |
169 | ||
d3b0c9e9 | 170 | void apic_deliver_pic_intr(DeviceState *dev, int level) |
1a7de94a | 171 | { |
927d5a1d | 172 | APICCommonState *s = APIC(dev); |
92a16d7a | 173 | |
cf6d64bf BS |
174 | if (level) { |
175 | apic_local_deliver(s, APIC_LVT_LINT0); | |
176 | } else { | |
1a7de94a AJ |
177 | uint32_t lvt = s->lvt[APIC_LVT_LINT0]; |
178 | ||
179 | switch ((lvt >> 8) & 7) { | |
180 | case APIC_DM_FIXED: | |
181 | if (!(lvt & APIC_LVT_LEVEL_TRIGGER)) | |
182 | break; | |
edf9735e | 183 | apic_reset_bit(s->irr, lvt & 0xff); |
1a7de94a AJ |
184 | /* fall through */ |
185 | case APIC_DM_EXTINT: | |
8092cb71 | 186 | apic_update_irq(s); |
1a7de94a AJ |
187 | break; |
188 | } | |
189 | } | |
190 | } | |
191 | ||
dae01685 | 192 | static void apic_external_nmi(APICCommonState *s) |
02c09195 | 193 | { |
02c09195 JK |
194 | apic_local_deliver(s, APIC_LVT_LINT1); |
195 | } | |
196 | ||
d3e9db93 FB |
197 | #define foreach_apic(apic, deliver_bitmask, code) \ |
198 | {\ | |
6d55574a | 199 | int __i, __j;\ |
d3e9db93 | 200 | for(__i = 0; __i < MAX_APIC_WORDS; __i++) {\ |
6d55574a | 201 | uint32_t __mask = deliver_bitmask[__i];\ |
d3e9db93 FB |
202 | if (__mask) {\ |
203 | for(__j = 0; __j < 32; __j++) {\ | |
6d55574a | 204 | if (__mask & (1U << __j)) {\ |
d3e9db93 FB |
205 | apic = local_apics[__i * 32 + __j];\ |
206 | if (apic) {\ | |
207 | code;\ | |
208 | }\ | |
209 | }\ | |
210 | }\ | |
211 | }\ | |
212 | }\ | |
213 | } | |
214 | ||
5fafdf24 | 215 | static void apic_bus_deliver(const uint32_t *deliver_bitmask, |
1f6f408c | 216 | uint8_t delivery_mode, uint8_t vector_num, |
d592d303 FB |
217 | uint8_t trigger_mode) |
218 | { | |
dae01685 | 219 | APICCommonState *apic_iter; |
d592d303 FB |
220 | |
221 | switch (delivery_mode) { | |
222 | case APIC_DM_LOWPRI: | |
8dd69b8f | 223 | /* XXX: search for focus processor, arbitration */ |
d3e9db93 FB |
224 | { |
225 | int i, d; | |
226 | d = -1; | |
227 | for(i = 0; i < MAX_APIC_WORDS; i++) { | |
228 | if (deliver_bitmask[i]) { | |
edf9735e | 229 | d = i * 32 + apic_ffs_bit(deliver_bitmask[i]); |
d3e9db93 FB |
230 | break; |
231 | } | |
232 | } | |
233 | if (d >= 0) { | |
234 | apic_iter = local_apics[d]; | |
235 | if (apic_iter) { | |
236 | apic_set_irq(apic_iter, vector_num, trigger_mode); | |
237 | } | |
238 | } | |
8dd69b8f | 239 | } |
d3e9db93 | 240 | return; |
8dd69b8f | 241 | |
d592d303 | 242 | case APIC_DM_FIXED: |
d592d303 FB |
243 | break; |
244 | ||
245 | case APIC_DM_SMI: | |
e2eb9d3e | 246 | foreach_apic(apic_iter, deliver_bitmask, |
c3affe56 | 247 | cpu_interrupt(CPU(apic_iter->cpu), CPU_INTERRUPT_SMI) |
60671e58 | 248 | ); |
e2eb9d3e AJ |
249 | return; |
250 | ||
d592d303 | 251 | case APIC_DM_NMI: |
e2eb9d3e | 252 | foreach_apic(apic_iter, deliver_bitmask, |
c3affe56 | 253 | cpu_interrupt(CPU(apic_iter->cpu), CPU_INTERRUPT_NMI) |
60671e58 | 254 | ); |
e2eb9d3e | 255 | return; |
d592d303 FB |
256 | |
257 | case APIC_DM_INIT: | |
258 | /* normal INIT IPI sent to processors */ | |
5fafdf24 | 259 | foreach_apic(apic_iter, deliver_bitmask, |
c3affe56 | 260 | cpu_interrupt(CPU(apic_iter->cpu), |
60671e58 AF |
261 | CPU_INTERRUPT_INIT) |
262 | ); | |
d592d303 | 263 | return; |
3b46e624 | 264 | |
d592d303 | 265 | case APIC_DM_EXTINT: |
b1fc0348 | 266 | /* handled in I/O APIC code */ |
d592d303 FB |
267 | break; |
268 | ||
269 | default: | |
270 | return; | |
271 | } | |
272 | ||
5fafdf24 | 273 | foreach_apic(apic_iter, deliver_bitmask, |
d3e9db93 | 274 | apic_set_irq(apic_iter, vector_num, trigger_mode) ); |
d592d303 | 275 | } |
574bbf7b | 276 | |
1f6f408c JK |
277 | void apic_deliver_irq(uint8_t dest, uint8_t dest_mode, uint8_t delivery_mode, |
278 | uint8_t vector_num, uint8_t trigger_mode) | |
610626af AL |
279 | { |
280 | uint32_t deliver_bitmask[MAX_APIC_WORDS]; | |
281 | ||
d8023f31 | 282 | trace_apic_deliver_irq(dest, dest_mode, delivery_mode, vector_num, |
1f6f408c | 283 | trigger_mode); |
d8023f31 | 284 | |
610626af | 285 | apic_get_delivery_bitmask(deliver_bitmask, dest, dest_mode); |
1f6f408c | 286 | apic_bus_deliver(deliver_bitmask, delivery_mode, vector_num, trigger_mode); |
610626af AL |
287 | } |
288 | ||
dae01685 | 289 | static void apic_set_base(APICCommonState *s, uint64_t val) |
574bbf7b | 290 | { |
5fafdf24 | 291 | s->apicbase = (val & 0xfffff000) | |
574bbf7b FB |
292 | (s->apicbase & (MSR_IA32_APICBASE_BSP | MSR_IA32_APICBASE_ENABLE)); |
293 | /* if disabled, cannot be enabled again */ | |
294 | if (!(val & MSR_IA32_APICBASE_ENABLE)) { | |
295 | s->apicbase &= ~MSR_IA32_APICBASE_ENABLE; | |
60671e58 | 296 | cpu_clear_apic_feature(&s->cpu->env); |
574bbf7b FB |
297 | s->spurious_vec &= ~APIC_SV_ENABLE; |
298 | } | |
299 | } | |
300 | ||
dae01685 | 301 | static void apic_set_tpr(APICCommonState *s, uint8_t val) |
574bbf7b | 302 | { |
e5ad936b JK |
303 | /* Updates from cr8 are ignored while the VAPIC is active */ |
304 | if (!s->vapic_paddr) { | |
305 | s->tpr = val << 4; | |
306 | apic_update_irq(s); | |
307 | } | |
9230e66e FB |
308 | } |
309 | ||
2cb9f06e SAGDR |
310 | int apic_get_highest_priority_irr(DeviceState *dev) |
311 | { | |
312 | APICCommonState *s; | |
313 | ||
314 | if (!dev) { | |
315 | /* no interrupts */ | |
316 | return -1; | |
317 | } | |
318 | s = APIC_COMMON(dev); | |
319 | return get_highest_priority_int(s->irr); | |
320 | } | |
321 | ||
e5ad936b | 322 | static uint8_t apic_get_tpr(APICCommonState *s) |
d592d303 | 323 | { |
e5ad936b JK |
324 | apic_sync_vapic(s, SYNC_FROM_VAPIC); |
325 | return s->tpr >> 4; | |
d592d303 FB |
326 | } |
327 | ||
82a5e042 | 328 | int apic_get_ppr(APICCommonState *s) |
574bbf7b FB |
329 | { |
330 | int tpr, isrv, ppr; | |
331 | ||
332 | tpr = (s->tpr >> 4); | |
333 | isrv = get_highest_priority_int(s->isr); | |
334 | if (isrv < 0) | |
335 | isrv = 0; | |
336 | isrv >>= 4; | |
337 | if (tpr >= isrv) | |
338 | ppr = s->tpr; | |
339 | else | |
340 | ppr = isrv << 4; | |
341 | return ppr; | |
342 | } | |
343 | ||
dae01685 | 344 | static int apic_get_arb_pri(APICCommonState *s) |
d592d303 FB |
345 | { |
346 | /* XXX: arbitration */ | |
347 | return 0; | |
348 | } | |
349 | ||
0fbfbb59 GN |
350 | |
351 | /* | |
352 | * <0 - low prio interrupt, | |
353 | * 0 - no interrupt, | |
354 | * >0 - interrupt number | |
355 | */ | |
dae01685 | 356 | static int apic_irq_pending(APICCommonState *s) |
574bbf7b | 357 | { |
d592d303 | 358 | int irrv, ppr; |
60e68042 PB |
359 | |
360 | if (!(s->spurious_vec & APIC_SV_ENABLE)) { | |
361 | return 0; | |
362 | } | |
363 | ||
574bbf7b | 364 | irrv = get_highest_priority_int(s->irr); |
0fbfbb59 GN |
365 | if (irrv < 0) { |
366 | return 0; | |
367 | } | |
d592d303 | 368 | ppr = apic_get_ppr(s); |
0fbfbb59 GN |
369 | if (ppr && (irrv & 0xf0) <= (ppr & 0xf0)) { |
370 | return -1; | |
371 | } | |
372 | ||
373 | return irrv; | |
374 | } | |
375 | ||
376 | /* signal the CPU if an irq is pending */ | |
dae01685 | 377 | static void apic_update_irq(APICCommonState *s) |
0fbfbb59 | 378 | { |
c3affe56 | 379 | CPUState *cpu; |
be9f8a08 | 380 | DeviceState *dev = (DeviceState *)s; |
60e82579 | 381 | |
c3affe56 | 382 | cpu = CPU(s->cpu); |
60e82579 | 383 | if (!qemu_cpu_is_self(cpu)) { |
c3affe56 | 384 | cpu_interrupt(cpu, CPU_INTERRUPT_POLL); |
5d62c43a | 385 | } else if (apic_irq_pending(s) > 0) { |
c3affe56 | 386 | cpu_interrupt(cpu, CPU_INTERRUPT_HARD); |
be9f8a08 | 387 | } else if (!apic_accept_pic_intr(dev) || !pic_get_output(isa_pic)) { |
8092cb71 | 388 | cpu_reset_interrupt(cpu, CPU_INTERRUPT_HARD); |
0fbfbb59 | 389 | } |
574bbf7b FB |
390 | } |
391 | ||
d3b0c9e9 | 392 | void apic_poll_irq(DeviceState *dev) |
e5ad936b | 393 | { |
927d5a1d | 394 | APICCommonState *s = APIC(dev); |
e5ad936b JK |
395 | |
396 | apic_sync_vapic(s, SYNC_FROM_VAPIC); | |
397 | apic_update_irq(s); | |
398 | } | |
399 | ||
dae01685 | 400 | static void apic_set_irq(APICCommonState *s, int vector_num, int trigger_mode) |
574bbf7b | 401 | { |
edf9735e | 402 | apic_report_irq_delivered(!apic_get_bit(s->irr, vector_num)); |
73822ec8 | 403 | |
edf9735e | 404 | apic_set_bit(s->irr, vector_num); |
574bbf7b | 405 | if (trigger_mode) |
edf9735e | 406 | apic_set_bit(s->tmr, vector_num); |
574bbf7b | 407 | else |
edf9735e | 408 | apic_reset_bit(s->tmr, vector_num); |
e5ad936b JK |
409 | if (s->vapic_paddr) { |
410 | apic_sync_vapic(s, SYNC_ISR_IRR_TO_VAPIC); | |
411 | /* | |
412 | * The vcpu thread needs to see the new IRR before we pull its current | |
413 | * TPR value. That way, if we miss a lowering of the TRP, the guest | |
414 | * has the chance to notice the new IRR and poll for IRQs on its own. | |
415 | */ | |
416 | smp_wmb(); | |
417 | apic_sync_vapic(s, SYNC_FROM_VAPIC); | |
418 | } | |
574bbf7b FB |
419 | apic_update_irq(s); |
420 | } | |
421 | ||
dae01685 | 422 | static void apic_eoi(APICCommonState *s) |
574bbf7b FB |
423 | { |
424 | int isrv; | |
425 | isrv = get_highest_priority_int(s->isr); | |
426 | if (isrv < 0) | |
427 | return; | |
edf9735e MT |
428 | apic_reset_bit(s->isr, isrv); |
429 | if (!(s->spurious_vec & APIC_SV_DIRECTED_IO) && apic_get_bit(s->tmr, isrv)) { | |
0280b571 JK |
430 | ioapic_eoi_broadcast(isrv); |
431 | } | |
e5ad936b | 432 | apic_sync_vapic(s, SYNC_FROM_VAPIC | SYNC_TO_VAPIC); |
574bbf7b FB |
433 | apic_update_irq(s); |
434 | } | |
435 | ||
678e12cc GN |
436 | static int apic_find_dest(uint8_t dest) |
437 | { | |
dae01685 | 438 | APICCommonState *apic = local_apics[dest]; |
678e12cc GN |
439 | int i; |
440 | ||
441 | if (apic && apic->id == dest) | |
1dfe3282 | 442 | return dest; /* shortcut in case apic->id == local_apics[dest]->id */ |
678e12cc GN |
443 | |
444 | for (i = 0; i < MAX_APICS; i++) { | |
445 | apic = local_apics[i]; | |
7d37435b | 446 | if (apic && apic->id == dest) |
678e12cc | 447 | return i; |
b538e53e AW |
448 | if (!apic) |
449 | break; | |
678e12cc GN |
450 | } |
451 | ||
452 | return -1; | |
453 | } | |
454 | ||
d3e9db93 FB |
455 | static void apic_get_delivery_bitmask(uint32_t *deliver_bitmask, |
456 | uint8_t dest, uint8_t dest_mode) | |
d592d303 | 457 | { |
dae01685 | 458 | APICCommonState *apic_iter; |
d3e9db93 | 459 | int i; |
d592d303 FB |
460 | |
461 | if (dest_mode == 0) { | |
d3e9db93 FB |
462 | if (dest == 0xff) { |
463 | memset(deliver_bitmask, 0xff, MAX_APIC_WORDS * sizeof(uint32_t)); | |
464 | } else { | |
678e12cc | 465 | int idx = apic_find_dest(dest); |
d3e9db93 | 466 | memset(deliver_bitmask, 0x00, MAX_APIC_WORDS * sizeof(uint32_t)); |
678e12cc | 467 | if (idx >= 0) |
edf9735e | 468 | apic_set_bit(deliver_bitmask, idx); |
d3e9db93 | 469 | } |
d592d303 FB |
470 | } else { |
471 | /* XXX: cluster mode */ | |
d3e9db93 FB |
472 | memset(deliver_bitmask, 0x00, MAX_APIC_WORDS * sizeof(uint32_t)); |
473 | for(i = 0; i < MAX_APICS; i++) { | |
474 | apic_iter = local_apics[i]; | |
475 | if (apic_iter) { | |
476 | if (apic_iter->dest_mode == 0xf) { | |
477 | if (dest & apic_iter->log_dest) | |
edf9735e | 478 | apic_set_bit(deliver_bitmask, i); |
d3e9db93 FB |
479 | } else if (apic_iter->dest_mode == 0x0) { |
480 | if ((dest & 0xf0) == (apic_iter->log_dest & 0xf0) && | |
481 | (dest & apic_iter->log_dest & 0x0f)) { | |
edf9735e | 482 | apic_set_bit(deliver_bitmask, i); |
d3e9db93 FB |
483 | } |
484 | } | |
b538e53e AW |
485 | } else { |
486 | break; | |
d3e9db93 | 487 | } |
d592d303 FB |
488 | } |
489 | } | |
d592d303 FB |
490 | } |
491 | ||
dae01685 | 492 | static void apic_startup(APICCommonState *s, int vector_num) |
e0fd8781 | 493 | { |
b09ea7d5 | 494 | s->sipi_vector = vector_num; |
c3affe56 | 495 | cpu_interrupt(CPU(s->cpu), CPU_INTERRUPT_SIPI); |
b09ea7d5 GN |
496 | } |
497 | ||
d3b0c9e9 | 498 | void apic_sipi(DeviceState *dev) |
b09ea7d5 | 499 | { |
927d5a1d | 500 | APICCommonState *s = APIC(dev); |
92a16d7a | 501 | |
d8ed887b | 502 | cpu_reset_interrupt(CPU(s->cpu), CPU_INTERRUPT_SIPI); |
b09ea7d5 GN |
503 | |
504 | if (!s->wait_for_sipi) | |
e0fd8781 | 505 | return; |
e9f9d6b1 | 506 | cpu_x86_load_seg_cache_sipi(s->cpu, s->sipi_vector); |
b09ea7d5 | 507 | s->wait_for_sipi = 0; |
e0fd8781 FB |
508 | } |
509 | ||
d3b0c9e9 | 510 | static void apic_deliver(DeviceState *dev, uint8_t dest, uint8_t dest_mode, |
d592d303 | 511 | uint8_t delivery_mode, uint8_t vector_num, |
1f6f408c | 512 | uint8_t trigger_mode) |
d592d303 | 513 | { |
927d5a1d | 514 | APICCommonState *s = APIC(dev); |
d3e9db93 | 515 | uint32_t deliver_bitmask[MAX_APIC_WORDS]; |
d592d303 | 516 | int dest_shorthand = (s->icr[0] >> 18) & 3; |
dae01685 | 517 | APICCommonState *apic_iter; |
d592d303 | 518 | |
e0fd8781 | 519 | switch (dest_shorthand) { |
d3e9db93 FB |
520 | case 0: |
521 | apic_get_delivery_bitmask(deliver_bitmask, dest, dest_mode); | |
522 | break; | |
523 | case 1: | |
524 | memset(deliver_bitmask, 0x00, sizeof(deliver_bitmask)); | |
1dfe3282 | 525 | apic_set_bit(deliver_bitmask, s->id); |
d3e9db93 FB |
526 | break; |
527 | case 2: | |
528 | memset(deliver_bitmask, 0xff, sizeof(deliver_bitmask)); | |
529 | break; | |
530 | case 3: | |
531 | memset(deliver_bitmask, 0xff, sizeof(deliver_bitmask)); | |
1dfe3282 | 532 | apic_reset_bit(deliver_bitmask, s->id); |
d3e9db93 | 533 | break; |
e0fd8781 FB |
534 | } |
535 | ||
d592d303 | 536 | switch (delivery_mode) { |
d592d303 FB |
537 | case APIC_DM_INIT: |
538 | { | |
539 | int trig_mode = (s->icr[0] >> 15) & 1; | |
540 | int level = (s->icr[0] >> 14) & 1; | |
541 | if (level == 0 && trig_mode == 1) { | |
5fafdf24 | 542 | foreach_apic(apic_iter, deliver_bitmask, |
d3e9db93 | 543 | apic_iter->arb_id = apic_iter->id ); |
d592d303 FB |
544 | return; |
545 | } | |
546 | } | |
547 | break; | |
548 | ||
549 | case APIC_DM_SIPI: | |
5fafdf24 | 550 | foreach_apic(apic_iter, deliver_bitmask, |
d3e9db93 | 551 | apic_startup(apic_iter, vector_num) ); |
d592d303 FB |
552 | return; |
553 | } | |
554 | ||
1f6f408c | 555 | apic_bus_deliver(deliver_bitmask, delivery_mode, vector_num, trigger_mode); |
d592d303 FB |
556 | } |
557 | ||
a94820dd JK |
558 | static bool apic_check_pic(APICCommonState *s) |
559 | { | |
be9f8a08 ZG |
560 | DeviceState *dev = (DeviceState *)s; |
561 | ||
562 | if (!apic_accept_pic_intr(dev) || !pic_get_output(isa_pic)) { | |
a94820dd JK |
563 | return false; |
564 | } | |
be9f8a08 | 565 | apic_deliver_pic_intr(dev, 1); |
a94820dd JK |
566 | return true; |
567 | } | |
568 | ||
d3b0c9e9 | 569 | int apic_get_interrupt(DeviceState *dev) |
574bbf7b | 570 | { |
927d5a1d | 571 | APICCommonState *s = APIC(dev); |
574bbf7b FB |
572 | int intno; |
573 | ||
574 | /* if the APIC is installed or enabled, we let the 8259 handle the | |
575 | IRQs */ | |
576 | if (!s) | |
577 | return -1; | |
578 | if (!(s->spurious_vec & APIC_SV_ENABLE)) | |
579 | return -1; | |
3b46e624 | 580 | |
e5ad936b | 581 | apic_sync_vapic(s, SYNC_FROM_VAPIC); |
0fbfbb59 GN |
582 | intno = apic_irq_pending(s); |
583 | ||
5224c88d PB |
584 | /* if there is an interrupt from the 8259, let the caller handle |
585 | * that first since ExtINT interrupts ignore the priority. | |
586 | */ | |
587 | if (intno == 0 || apic_check_pic(s)) { | |
e5ad936b | 588 | apic_sync_vapic(s, SYNC_TO_VAPIC); |
574bbf7b | 589 | return -1; |
0fbfbb59 | 590 | } else if (intno < 0) { |
e5ad936b | 591 | apic_sync_vapic(s, SYNC_TO_VAPIC); |
d592d303 | 592 | return s->spurious_vec & 0xff; |
0fbfbb59 | 593 | } |
edf9735e MT |
594 | apic_reset_bit(s->irr, intno); |
595 | apic_set_bit(s->isr, intno); | |
e5ad936b | 596 | apic_sync_vapic(s, SYNC_TO_VAPIC); |
3db3659b | 597 | |
574bbf7b | 598 | apic_update_irq(s); |
3db3659b | 599 | |
574bbf7b FB |
600 | return intno; |
601 | } | |
602 | ||
d3b0c9e9 | 603 | int apic_accept_pic_intr(DeviceState *dev) |
0e21e12b | 604 | { |
927d5a1d | 605 | APICCommonState *s = APIC(dev); |
0e21e12b TS |
606 | uint32_t lvt0; |
607 | ||
608 | if (!s) | |
609 | return -1; | |
610 | ||
611 | lvt0 = s->lvt[APIC_LVT_LINT0]; | |
612 | ||
a5b38b51 AJ |
613 | if ((s->apicbase & MSR_IA32_APICBASE_ENABLE) == 0 || |
614 | (lvt0 & APIC_LVT_MASKED) == 0) | |
78cafff8 | 615 | return isa_pic != NULL; |
0e21e12b TS |
616 | |
617 | return 0; | |
618 | } | |
619 | ||
dae01685 | 620 | static void apic_timer_update(APICCommonState *s, int64_t current_time) |
574bbf7b | 621 | { |
7a380ca3 | 622 | if (apic_next_timer(s, current_time)) { |
bc72ad67 | 623 | timer_mod(s->timer, s->next_time); |
574bbf7b | 624 | } else { |
bc72ad67 | 625 | timer_del(s->timer); |
574bbf7b FB |
626 | } |
627 | } | |
628 | ||
629 | static void apic_timer(void *opaque) | |
630 | { | |
dae01685 | 631 | APICCommonState *s = opaque; |
574bbf7b | 632 | |
cf6d64bf | 633 | apic_local_deliver(s, APIC_LVT_TIMER); |
574bbf7b FB |
634 | apic_timer_update(s, s->next_time); |
635 | } | |
636 | ||
21f80e8f | 637 | static uint64_t apic_mem_read(void *opaque, hwaddr addr, unsigned size) |
574bbf7b | 638 | { |
d3b0c9e9 | 639 | DeviceState *dev; |
dae01685 | 640 | APICCommonState *s; |
574bbf7b FB |
641 | uint32_t val; |
642 | int index; | |
643 | ||
21f80e8f PM |
644 | if (size < 4) { |
645 | return 0; | |
646 | } | |
647 | ||
d3b0c9e9 XZ |
648 | dev = cpu_get_current_apic(); |
649 | if (!dev) { | |
574bbf7b | 650 | return 0; |
0e26b7b8 | 651 | } |
927d5a1d | 652 | s = APIC(dev); |
574bbf7b FB |
653 | |
654 | index = (addr >> 4) & 0xff; | |
655 | switch(index) { | |
656 | case 0x02: /* id */ | |
657 | val = s->id << 24; | |
658 | break; | |
659 | case 0x03: /* version */ | |
aa93200b | 660 | val = s->version | ((APIC_LVT_NB - 1) << 16); |
574bbf7b FB |
661 | break; |
662 | case 0x08: | |
e5ad936b JK |
663 | apic_sync_vapic(s, SYNC_FROM_VAPIC); |
664 | if (apic_report_tpr_access) { | |
60671e58 | 665 | cpu_report_tpr_access(&s->cpu->env, TPR_ACCESS_READ); |
e5ad936b | 666 | } |
574bbf7b FB |
667 | val = s->tpr; |
668 | break; | |
d592d303 FB |
669 | case 0x09: |
670 | val = apic_get_arb_pri(s); | |
671 | break; | |
574bbf7b FB |
672 | case 0x0a: |
673 | /* ppr */ | |
674 | val = apic_get_ppr(s); | |
675 | break; | |
b237db36 AJ |
676 | case 0x0b: |
677 | val = 0; | |
678 | break; | |
d592d303 FB |
679 | case 0x0d: |
680 | val = s->log_dest << 24; | |
681 | break; | |
682 | case 0x0e: | |
d6c140a7 | 683 | val = (s->dest_mode << 28) | 0xfffffff; |
d592d303 | 684 | break; |
574bbf7b FB |
685 | case 0x0f: |
686 | val = s->spurious_vec; | |
687 | break; | |
688 | case 0x10 ... 0x17: | |
689 | val = s->isr[index & 7]; | |
690 | break; | |
691 | case 0x18 ... 0x1f: | |
692 | val = s->tmr[index & 7]; | |
693 | break; | |
694 | case 0x20 ... 0x27: | |
695 | val = s->irr[index & 7]; | |
696 | break; | |
697 | case 0x28: | |
698 | val = s->esr; | |
699 | break; | |
574bbf7b FB |
700 | case 0x30: |
701 | case 0x31: | |
702 | val = s->icr[index & 1]; | |
703 | break; | |
e0fd8781 FB |
704 | case 0x32 ... 0x37: |
705 | val = s->lvt[index - 0x32]; | |
706 | break; | |
574bbf7b FB |
707 | case 0x38: |
708 | val = s->initial_count; | |
709 | break; | |
710 | case 0x39: | |
711 | val = apic_get_current_count(s); | |
712 | break; | |
713 | case 0x3e: | |
714 | val = s->divide_conf; | |
715 | break; | |
716 | default: | |
a22bf99c | 717 | s->esr |= APIC_ESR_ILLEGAL_ADDRESS; |
574bbf7b FB |
718 | val = 0; |
719 | break; | |
720 | } | |
d8023f31 | 721 | trace_apic_mem_readl(addr, val); |
574bbf7b FB |
722 | return val; |
723 | } | |
724 | ||
267ee357 | 725 | static void apic_send_msi(MSIMessage *msi) |
54c96da7 | 726 | { |
267ee357 RK |
727 | uint64_t addr = msi->address; |
728 | uint32_t data = msi->data; | |
54c96da7 MT |
729 | uint8_t dest = (addr & MSI_ADDR_DEST_ID_MASK) >> MSI_ADDR_DEST_ID_SHIFT; |
730 | uint8_t vector = (data & MSI_DATA_VECTOR_MASK) >> MSI_DATA_VECTOR_SHIFT; | |
731 | uint8_t dest_mode = (addr >> MSI_ADDR_DEST_MODE_SHIFT) & 0x1; | |
732 | uint8_t trigger_mode = (data >> MSI_DATA_TRIGGER_SHIFT) & 0x1; | |
733 | uint8_t delivery = (data >> MSI_DATA_DELIVERY_MODE_SHIFT) & 0x7; | |
734 | /* XXX: Ignore redirection hint. */ | |
1f6f408c | 735 | apic_deliver_irq(dest, dest_mode, delivery, vector, trigger_mode); |
54c96da7 MT |
736 | } |
737 | ||
21f80e8f PM |
738 | static void apic_mem_write(void *opaque, hwaddr addr, uint64_t val, |
739 | unsigned size) | |
574bbf7b | 740 | { |
d3b0c9e9 | 741 | DeviceState *dev; |
dae01685 | 742 | APICCommonState *s; |
54c96da7 | 743 | int index = (addr >> 4) & 0xff; |
21f80e8f PM |
744 | |
745 | if (size < 4) { | |
746 | return; | |
747 | } | |
748 | ||
54c96da7 MT |
749 | if (addr > 0xfff || !index) { |
750 | /* MSI and MMIO APIC are at the same memory location, | |
751 | * but actually not on the global bus: MSI is on PCI bus | |
752 | * APIC is connected directly to the CPU. | |
753 | * Mapping them on the global bus happens to work because | |
754 | * MSI registers are reserved in APIC MMIO and vice versa. */ | |
267ee357 RK |
755 | MSIMessage msi = { .address = addr, .data = val }; |
756 | apic_send_msi(&msi); | |
54c96da7 MT |
757 | return; |
758 | } | |
574bbf7b | 759 | |
d3b0c9e9 XZ |
760 | dev = cpu_get_current_apic(); |
761 | if (!dev) { | |
574bbf7b | 762 | return; |
0e26b7b8 | 763 | } |
927d5a1d | 764 | s = APIC(dev); |
574bbf7b | 765 | |
d8023f31 | 766 | trace_apic_mem_writel(addr, val); |
574bbf7b | 767 | |
574bbf7b FB |
768 | switch(index) { |
769 | case 0x02: | |
770 | s->id = (val >> 24); | |
771 | break; | |
e0fd8781 FB |
772 | case 0x03: |
773 | break; | |
574bbf7b | 774 | case 0x08: |
e5ad936b | 775 | if (apic_report_tpr_access) { |
60671e58 | 776 | cpu_report_tpr_access(&s->cpu->env, TPR_ACCESS_WRITE); |
e5ad936b | 777 | } |
574bbf7b | 778 | s->tpr = val; |
e5ad936b | 779 | apic_sync_vapic(s, SYNC_TO_VAPIC); |
d592d303 | 780 | apic_update_irq(s); |
574bbf7b | 781 | break; |
e0fd8781 FB |
782 | case 0x09: |
783 | case 0x0a: | |
784 | break; | |
574bbf7b FB |
785 | case 0x0b: /* EOI */ |
786 | apic_eoi(s); | |
787 | break; | |
d592d303 FB |
788 | case 0x0d: |
789 | s->log_dest = val >> 24; | |
790 | break; | |
791 | case 0x0e: | |
792 | s->dest_mode = val >> 28; | |
793 | break; | |
574bbf7b FB |
794 | case 0x0f: |
795 | s->spurious_vec = val & 0x1ff; | |
d592d303 | 796 | apic_update_irq(s); |
574bbf7b | 797 | break; |
e0fd8781 FB |
798 | case 0x10 ... 0x17: |
799 | case 0x18 ... 0x1f: | |
800 | case 0x20 ... 0x27: | |
801 | case 0x28: | |
802 | break; | |
574bbf7b | 803 | case 0x30: |
d592d303 | 804 | s->icr[0] = val; |
d3b0c9e9 | 805 | apic_deliver(dev, (s->icr[1] >> 24) & 0xff, (s->icr[0] >> 11) & 1, |
d592d303 | 806 | (s->icr[0] >> 8) & 7, (s->icr[0] & 0xff), |
1f6f408c | 807 | (s->icr[0] >> 15) & 1); |
d592d303 | 808 | break; |
574bbf7b | 809 | case 0x31: |
d592d303 | 810 | s->icr[1] = val; |
574bbf7b FB |
811 | break; |
812 | case 0x32 ... 0x37: | |
813 | { | |
814 | int n = index - 0x32; | |
815 | s->lvt[n] = val; | |
a94820dd | 816 | if (n == APIC_LVT_TIMER) { |
bc72ad67 | 817 | apic_timer_update(s, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL)); |
a94820dd JK |
818 | } else if (n == APIC_LVT_LINT0 && apic_check_pic(s)) { |
819 | apic_update_irq(s); | |
820 | } | |
574bbf7b FB |
821 | } |
822 | break; | |
823 | case 0x38: | |
824 | s->initial_count = val; | |
bc72ad67 | 825 | s->initial_count_load_time = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); |
574bbf7b FB |
826 | apic_timer_update(s, s->initial_count_load_time); |
827 | break; | |
e0fd8781 FB |
828 | case 0x39: |
829 | break; | |
574bbf7b FB |
830 | case 0x3e: |
831 | { | |
832 | int v; | |
833 | s->divide_conf = val & 0xb; | |
834 | v = (s->divide_conf & 3) | ((s->divide_conf >> 1) & 4); | |
835 | s->count_shift = (v + 1) & 7; | |
836 | } | |
837 | break; | |
838 | default: | |
a22bf99c | 839 | s->esr |= APIC_ESR_ILLEGAL_ADDRESS; |
574bbf7b FB |
840 | break; |
841 | } | |
842 | } | |
843 | ||
e5ad936b JK |
844 | static void apic_pre_save(APICCommonState *s) |
845 | { | |
846 | apic_sync_vapic(s, SYNC_FROM_VAPIC); | |
847 | } | |
848 | ||
7a380ca3 JK |
849 | static void apic_post_load(APICCommonState *s) |
850 | { | |
851 | if (s->timer_expiry != -1) { | |
bc72ad67 | 852 | timer_mod(s->timer, s->timer_expiry); |
7a380ca3 | 853 | } else { |
bc72ad67 | 854 | timer_del(s->timer); |
7a380ca3 JK |
855 | } |
856 | } | |
857 | ||
312b4234 | 858 | static const MemoryRegionOps apic_io_ops = { |
21f80e8f PM |
859 | .read = apic_mem_read, |
860 | .write = apic_mem_write, | |
861 | .impl.min_access_size = 1, | |
862 | .impl.max_access_size = 4, | |
863 | .valid.min_access_size = 1, | |
864 | .valid.max_access_size = 4, | |
312b4234 | 865 | .endianness = DEVICE_NATIVE_ENDIAN, |
574bbf7b FB |
866 | }; |
867 | ||
ff6986ce | 868 | static void apic_realize(DeviceState *dev, Error **errp) |
8546b099 | 869 | { |
927d5a1d | 870 | APICCommonState *s = APIC(dev); |
889211b1 | 871 | |
1dfe3282 IM |
872 | if (s->id >= MAX_APICS) { |
873 | error_setg(errp, "%s initialization failed. APIC ID %d is invalid", | |
874 | object_get_typename(OBJECT(dev)), s->id); | |
889211b1 IM |
875 | return; |
876 | } | |
ff6986ce | 877 | |
2c933ac6 PB |
878 | if (kvm_enabled()) { |
879 | warn_report("Userspace local APIC is deprecated for KVM."); | |
880 | warn_report("Do not use kernel-irqchip except for the -M isapc machine type."); | |
881 | } | |
882 | ||
1437c94b | 883 | memory_region_init_io(&s->io_memory, OBJECT(s), &apic_io_ops, s, "apic-msi", |
baaeda08 | 884 | APIC_SPACE_SIZE); |
8546b099 | 885 | |
bc72ad67 | 886 | s->timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, apic_timer, s); |
1dfe3282 | 887 | local_apics[s->id] = s; |
08a82ac0 | 888 | |
226419d6 | 889 | msi_nonbroken = true; |
8546b099 BS |
890 | } |
891 | ||
b69c3c21 | 892 | static void apic_unrealize(DeviceState *dev) |
9c156f9d | 893 | { |
927d5a1d | 894 | APICCommonState *s = APIC(dev); |
9c156f9d | 895 | |
9c156f9d IM |
896 | timer_free(s->timer); |
897 | local_apics[s->id] = NULL; | |
898 | } | |
899 | ||
999e12bb AL |
900 | static void apic_class_init(ObjectClass *klass, void *data) |
901 | { | |
902 | APICCommonClass *k = APIC_COMMON_CLASS(klass); | |
903 | ||
ff6986ce | 904 | k->realize = apic_realize; |
9c156f9d | 905 | k->unrealize = apic_unrealize; |
999e12bb AL |
906 | k->set_base = apic_set_base; |
907 | k->set_tpr = apic_set_tpr; | |
e5ad936b JK |
908 | k->get_tpr = apic_get_tpr; |
909 | k->vapic_base_update = apic_vapic_base_update; | |
999e12bb | 910 | k->external_nmi = apic_external_nmi; |
e5ad936b | 911 | k->pre_save = apic_pre_save; |
999e12bb | 912 | k->post_load = apic_post_load; |
267ee357 | 913 | k->send_msi = apic_send_msi; |
999e12bb AL |
914 | } |
915 | ||
8c43a6f0 | 916 | static const TypeInfo apic_info = { |
927d5a1d | 917 | .name = TYPE_APIC, |
39bffca2 AL |
918 | .instance_size = sizeof(APICCommonState), |
919 | .parent = TYPE_APIC_COMMON, | |
920 | .class_init = apic_class_init, | |
8546b099 BS |
921 | }; |
922 | ||
83f7d43a | 923 | static void apic_register_types(void) |
8546b099 | 924 | { |
39bffca2 | 925 | type_register_static(&apic_info); |
8546b099 BS |
926 | } |
927 | ||
83f7d43a | 928 | type_init(apic_register_types) |