]>
Commit | Line | Data |
---|---|---|
997641a8 AZ |
1 | /* omap_sx1.c Support for the Siemens SX1 smartphone emulation. |
2 | * | |
3 | * Copyright (C) 2008 | |
4 | * Jean-Christophe PLAGNIOL-VILLARD <[email protected]> | |
5 | * Copyright (C) 2007 Vladimir Ananiev <[email protected]> | |
6 | * | |
7 | * based on PalmOne's (TM) PDAs support (palm.c) | |
8 | */ | |
9 | ||
10 | /* | |
11 | * PalmOne's (TM) PDAs. | |
12 | * | |
13 | * Copyright (C) 2006-2007 Andrzej Zaborowski <[email protected]> | |
14 | * | |
15 | * This program is free software; you can redistribute it and/or | |
16 | * modify it under the terms of the GNU General Public License as | |
17 | * published by the Free Software Foundation; either version 2 of | |
18 | * the License, or (at your option) any later version. | |
19 | * | |
20 | * This program is distributed in the hope that it will be useful, | |
21 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
22 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
23 | * GNU General Public License for more details. | |
24 | * | |
fad6cb1a | 25 | * You should have received a copy of the GNU General Public License along |
8167ee88 | 26 | * with this program; if not, see <http://www.gnu.org/licenses/>. |
997641a8 | 27 | */ |
83c9f4ca | 28 | #include "hw/hw.h" |
28ecbaee | 29 | #include "ui/console.h" |
0d09e41a | 30 | #include "hw/arm/omap.h" |
83c9f4ca | 31 | #include "hw/boards.h" |
bd2be150 | 32 | #include "hw/arm/arm.h" |
0d09e41a | 33 | #include "hw/block/flash.h" |
9c17d615 | 34 | #include "sysemu/blockdev.h" |
db3fd069 | 35 | #include "sysemu/qtest.h" |
022c62cb | 36 | #include "exec/address-spaces.h" |
997641a8 AZ |
37 | |
38 | /*****************************************************************************/ | |
39 | /* Siemens SX1 Cellphone V1 */ | |
40 | /* - ARM OMAP310 processor | |
41 | * - SRAM 192 kB | |
42 | * - SDRAM 32 MB at 0x10000000 | |
43 | * - Boot flash 16 MB at 0x00000000 | |
44 | * - Application flash 8 MB at 0x04000000 | |
45 | * - 3 serial ports | |
46 | * - 1 SecureDigital | |
47 | * - 1 LCD display | |
48 | * - 1 RTC | |
49 | */ | |
50 | ||
51 | /*****************************************************************************/ | |
52 | /* Siemens SX1 Cellphone V2 */ | |
53 | /* - ARM OMAP310 processor | |
54 | * - SRAM 192 kB | |
55 | * - SDRAM 32 MB at 0x10000000 | |
56 | * - Boot flash 32 MB at 0x00000000 | |
57 | * - 3 serial ports | |
58 | * - 1 SecureDigital | |
59 | * - 1 LCD display | |
60 | * - 1 RTC | |
61 | */ | |
62 | ||
a8170e5e | 63 | static uint64_t static_read(void *opaque, hwaddr offset, |
ba158029 | 64 | unsigned size) |
997641a8 AZ |
65 | { |
66 | uint32_t *val = (uint32_t *) opaque; | |
ba158029 | 67 | uint32_t mask = (4 / size) - 1; |
997641a8 | 68 | |
ba158029 | 69 | return *val >> ((offset & mask) << 3); |
997641a8 AZ |
70 | } |
71 | ||
a8170e5e | 72 | static void static_write(void *opaque, hwaddr offset, |
ba158029 | 73 | uint64_t value, unsigned size) |
997641a8 AZ |
74 | { |
75 | #ifdef SPY | |
ba158029 BC |
76 | printf("%s: value %" PRIx64 " %u bytes written at 0x%x\n", |
77 | __func__, value, size, (int)offset); | |
997641a8 AZ |
78 | #endif |
79 | } | |
80 | ||
ba158029 BC |
81 | static const MemoryRegionOps static_ops = { |
82 | .read = static_read, | |
83 | .write = static_write, | |
84 | .endianness = DEVICE_NATIVE_ENDIAN, | |
997641a8 AZ |
85 | }; |
86 | ||
87 | #define sdram_size 0x02000000 | |
88 | #define sector_size (128 * 1024) | |
89 | #define flash0_size (16 * 1024 * 1024) | |
90 | #define flash1_size ( 8 * 1024 * 1024) | |
91 | #define flash2_size (32 * 1024 * 1024) | |
92 | #define total_ram_v1 (sdram_size + flash0_size + flash1_size + OMAP15XX_SRAM_SIZE) | |
93 | #define total_ram_v2 (sdram_size + flash2_size + OMAP15XX_SRAM_SIZE) | |
94 | ||
95 | static struct arm_boot_info sx1_binfo = { | |
96 | .loader_start = OMAP_EMIFF_BASE, | |
97 | .ram_size = sdram_size, | |
98 | .board_id = 0x265, | |
99 | }; | |
100 | ||
3ef96221 | 101 | static void sx1_init(MachineState *machine, const int version) |
997641a8 | 102 | { |
59b91996 | 103 | struct omap_mpu_state_s *mpu; |
4b3fedf3 | 104 | MemoryRegion *address_space = get_system_memory(); |
ba158029 BC |
105 | MemoryRegion *flash = g_new(MemoryRegion, 1); |
106 | MemoryRegion *flash_1 = g_new(MemoryRegion, 1); | |
107 | MemoryRegion *cs = g_new(MemoryRegion, 4); | |
997641a8 AZ |
108 | static uint32_t cs0val = 0x00213090; |
109 | static uint32_t cs1val = 0x00215070; | |
110 | static uint32_t cs2val = 0x00001139; | |
111 | static uint32_t cs3val = 0x00001139; | |
751c6a17 | 112 | DriveInfo *dinfo; |
997641a8 AZ |
113 | int fl_idx; |
114 | uint32_t flash_size = flash0_size; | |
01e0451a | 115 | int be; |
997641a8 AZ |
116 | |
117 | if (version == 2) { | |
118 | flash_size = flash2_size; | |
119 | } | |
120 | ||
3ef96221 MA |
121 | mpu = omap310_mpu_init(address_space, sx1_binfo.ram_size, |
122 | machine->cpu_model); | |
997641a8 AZ |
123 | |
124 | /* External Flash (EMIFS) */ | |
2c9b15ca | 125 | memory_region_init_ram(flash, NULL, "omap_sx1.flash0-0", flash_size); |
c5705a77 | 126 | vmstate_register_ram_global(flash); |
ba158029 BC |
127 | memory_region_set_readonly(flash, true); |
128 | memory_region_add_subregion(address_space, OMAP_CS0_BASE, flash); | |
129 | ||
2c9b15ca | 130 | memory_region_init_io(&cs[0], NULL, &static_ops, &cs0val, |
ba158029 BC |
131 | "sx1.cs0", OMAP_CS0_SIZE - flash_size); |
132 | memory_region_add_subregion(address_space, | |
133 | OMAP_CS0_BASE + flash_size, &cs[0]); | |
134 | ||
135 | ||
2c9b15ca | 136 | memory_region_init_io(&cs[2], NULL, &static_ops, &cs2val, |
ba158029 BC |
137 | "sx1.cs2", OMAP_CS2_SIZE); |
138 | memory_region_add_subregion(address_space, | |
139 | OMAP_CS2_BASE, &cs[2]); | |
140 | ||
2c9b15ca | 141 | memory_region_init_io(&cs[3], NULL, &static_ops, &cs3val, |
ba158029 BC |
142 | "sx1.cs3", OMAP_CS3_SIZE); |
143 | memory_region_add_subregion(address_space, | |
144 | OMAP_CS2_BASE, &cs[3]); | |
997641a8 AZ |
145 | |
146 | fl_idx = 0; | |
3d08ff69 | 147 | #ifdef TARGET_WORDS_BIGENDIAN |
01e0451a | 148 | be = 1; |
3d08ff69 | 149 | #else |
01e0451a | 150 | be = 0; |
3d08ff69 | 151 | #endif |
997641a8 | 152 | |
751c6a17 | 153 | if ((dinfo = drive_get(IF_PFLASH, 0, fl_idx)) != NULL) { |
cfe5f011 AK |
154 | if (!pflash_cfi01_register(OMAP_CS0_BASE, NULL, |
155 | "omap_sx1.flash0-1", flash_size, | |
3d08ff69 BS |
156 | dinfo->bdrv, sector_size, |
157 | flash_size / sector_size, | |
01e0451a | 158 | 4, 0, 0, 0, 0, be)) { |
997641a8 AZ |
159 | fprintf(stderr, "qemu: Error registering flash memory %d.\n", |
160 | fl_idx); | |
161 | } | |
162 | fl_idx++; | |
163 | } | |
164 | ||
165 | if ((version == 1) && | |
751c6a17 | 166 | (dinfo = drive_get(IF_PFLASH, 0, fl_idx)) != NULL) { |
2c9b15ca | 167 | memory_region_init_ram(flash_1, NULL, "omap_sx1.flash1-0", flash1_size); |
c5705a77 | 168 | vmstate_register_ram_global(flash_1); |
ba158029 BC |
169 | memory_region_set_readonly(flash_1, true); |
170 | memory_region_add_subregion(address_space, OMAP_CS1_BASE, flash_1); | |
171 | ||
2c9b15ca | 172 | memory_region_init_io(&cs[1], NULL, &static_ops, &cs1val, |
ba158029 BC |
173 | "sx1.cs1", OMAP_CS1_SIZE - flash1_size); |
174 | memory_region_add_subregion(address_space, | |
175 | OMAP_CS1_BASE + flash1_size, &cs[1]); | |
997641a8 | 176 | |
cfe5f011 AK |
177 | if (!pflash_cfi01_register(OMAP_CS1_BASE, NULL, |
178 | "omap_sx1.flash1-1", flash1_size, | |
3d08ff69 BS |
179 | dinfo->bdrv, sector_size, |
180 | flash1_size / sector_size, | |
01e0451a | 181 | 4, 0, 0, 0, 0, be)) { |
997641a8 AZ |
182 | fprintf(stderr, "qemu: Error registering flash memory %d.\n", |
183 | fl_idx); | |
184 | } | |
185 | fl_idx++; | |
186 | } else { | |
2c9b15ca | 187 | memory_region_init_io(&cs[1], NULL, &static_ops, &cs1val, |
ba158029 BC |
188 | "sx1.cs1", OMAP_CS1_SIZE); |
189 | memory_region_add_subregion(address_space, | |
190 | OMAP_CS1_BASE, &cs[1]); | |
997641a8 AZ |
191 | } |
192 | ||
3ef96221 | 193 | if (!machine->kernel_filename && !fl_idx && !qtest_enabled()) { |
997641a8 AZ |
194 | fprintf(stderr, "Kernel or Flash image must be specified\n"); |
195 | exit(1); | |
196 | } | |
197 | ||
198 | /* Load the kernel. */ | |
3ef96221 MA |
199 | sx1_binfo.kernel_filename = machine->kernel_filename; |
200 | sx1_binfo.kernel_cmdline = machine->kernel_cmdline; | |
201 | sx1_binfo.initrd_filename = machine->initrd_filename; | |
dacecf54 | 202 | arm_load_kernel(mpu->cpu, &sx1_binfo); |
997641a8 | 203 | |
5f70aab1 AJ |
204 | /* TODO: fix next line */ |
205 | //~ qemu_console_resize(ds, 640, 480); | |
997641a8 AZ |
206 | } |
207 | ||
3ef96221 | 208 | static void sx1_init_v1(MachineState *machine) |
997641a8 | 209 | { |
3ef96221 | 210 | sx1_init(machine, 1); |
997641a8 AZ |
211 | } |
212 | ||
3ef96221 | 213 | static void sx1_init_v2(MachineState *machine) |
997641a8 | 214 | { |
3ef96221 | 215 | sx1_init(machine, 2); |
997641a8 AZ |
216 | } |
217 | ||
f80f9ec9 | 218 | static QEMUMachine sx1_machine_v2 = { |
997641a8 AZ |
219 | .name = "sx1", |
220 | .desc = "Siemens SX1 (OMAP310) V2", | |
221 | .init = sx1_init_v2, | |
997641a8 AZ |
222 | }; |
223 | ||
f80f9ec9 | 224 | static QEMUMachine sx1_machine_v1 = { |
997641a8 AZ |
225 | .name = "sx1-v1", |
226 | .desc = "Siemens SX1 (OMAP310) V1", | |
227 | .init = sx1_init_v1, | |
997641a8 | 228 | }; |
f80f9ec9 AL |
229 | |
230 | static void sx1_machine_init(void) | |
231 | { | |
232 | qemu_register_machine(&sx1_machine_v2); | |
233 | qemu_register_machine(&sx1_machine_v1); | |
234 | } | |
235 | ||
236 | machine_init(sx1_machine_init); |