]>
Commit | Line | Data |
---|---|---|
f5d8c8cd SZ |
1 | /* Support for generating ACPI tables and passing them to Guests |
2 | * | |
3 | * ARM virt ACPI generation | |
4 | * | |
5 | * Copyright (C) 2008-2010 Kevin O'Connor <[email protected]> | |
6 | * Copyright (C) 2006 Fabrice Bellard | |
7 | * Copyright (C) 2013 Red Hat Inc | |
8 | * | |
9 | * Author: Michael S. Tsirkin <[email protected]> | |
10 | * | |
11 | * Copyright (c) 2015 HUAWEI TECHNOLOGIES CO.,LTD. | |
12 | * | |
13 | * Author: Shannon Zhao <[email protected]> | |
14 | * | |
15 | * This program is free software; you can redistribute it and/or modify | |
16 | * it under the terms of the GNU General Public License as published by | |
17 | * the Free Software Foundation; either version 2 of the License, or | |
18 | * (at your option) any later version. | |
19 | ||
20 | * This program is distributed in the hope that it will be useful, | |
21 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
22 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
23 | * GNU General Public License for more details. | |
24 | ||
25 | * You should have received a copy of the GNU General Public License along | |
26 | * with this program; if not, see <http://www.gnu.org/licenses/>. | |
27 | */ | |
28 | ||
12b16722 | 29 | #include "qemu/osdep.h" |
da34e65c | 30 | #include "qapi/error.h" |
f5d8c8cd SZ |
31 | #include "qemu-common.h" |
32 | #include "hw/arm/virt-acpi-build.h" | |
33 | #include "qemu/bitmap.h" | |
34 | #include "trace.h" | |
35 | #include "qom/cpu.h" | |
36 | #include "target-arm/cpu.h" | |
37 | #include "hw/acpi/acpi-defs.h" | |
38 | #include "hw/acpi/acpi.h" | |
39 | #include "hw/nvram/fw_cfg.h" | |
40 | #include "hw/acpi/bios-linker-loader.h" | |
41 | #include "hw/loader.h" | |
42 | #include "hw/hw.h" | |
43 | #include "hw/acpi/aml-build.h" | |
84344884 | 44 | #include "hw/pci/pcie_host.h" |
d4e5de1a | 45 | #include "hw/pci/pci.h" |
2b302e1e | 46 | #include "sysemu/numa.h" |
f5d8c8cd | 47 | |
dfccd8cf | 48 | #define ARM_SPI_BASE 32 |
ac6aa59a | 49 | #define ACPI_POWER_BUTTON_DEVICE "PWRB" |
dfccd8cf SZ |
50 | |
51 | static void acpi_dsdt_add_cpus(Aml *scope, int smp_cpus) | |
52 | { | |
53 | uint16_t i; | |
54 | ||
55 | for (i = 0; i < smp_cpus; i++) { | |
56 | Aml *dev = aml_device("C%03x", i); | |
57 | aml_append(dev, aml_name_decl("_HID", aml_string("ACPI0007"))); | |
58 | aml_append(dev, aml_name_decl("_UID", aml_int(i))); | |
59 | aml_append(scope, dev); | |
60 | } | |
61 | } | |
62 | ||
63 | static void acpi_dsdt_add_uart(Aml *scope, const MemMapEntry *uart_memmap, | |
45fcf539 | 64 | uint32_t uart_irq) |
dfccd8cf SZ |
65 | { |
66 | Aml *dev = aml_device("COM0"); | |
67 | aml_append(dev, aml_name_decl("_HID", aml_string("ARMH0011"))); | |
68 | aml_append(dev, aml_name_decl("_UID", aml_int(0))); | |
69 | ||
70 | Aml *crs = aml_resource_template(); | |
71 | aml_append(crs, aml_memory32_fixed(uart_memmap->base, | |
72 | uart_memmap->size, AML_READ_WRITE)); | |
73 | aml_append(crs, | |
74 | aml_interrupt(AML_CONSUMER, AML_LEVEL, AML_ACTIVE_HIGH, | |
45fcf539 | 75 | AML_EXCLUSIVE, &uart_irq, 1)); |
dfccd8cf | 76 | aml_append(dev, aml_name_decl("_CRS", crs)); |
f264d51d AJ |
77 | |
78 | /* The _ADR entry is used to link this device to the UART described | |
79 | * in the SPCR table, i.e. SPCR.base_address.address == _ADR. | |
80 | */ | |
81 | aml_append(dev, aml_name_decl("_ADR", aml_int(uart_memmap->base))); | |
82 | ||
dfccd8cf SZ |
83 | aml_append(scope, dev); |
84 | } | |
85 | ||
70bee80d GS |
86 | static void acpi_dsdt_add_fw_cfg(Aml *scope, const MemMapEntry *fw_cfg_memmap) |
87 | { | |
88 | Aml *dev = aml_device("FWCF"); | |
89 | aml_append(dev, aml_name_decl("_HID", aml_string("QEMU0002"))); | |
90 | /* device present, functioning, decoding, not shown in UI */ | |
91 | aml_append(dev, aml_name_decl("_STA", aml_int(0xB))); | |
92 | ||
93 | Aml *crs = aml_resource_template(); | |
94 | aml_append(crs, aml_memory32_fixed(fw_cfg_memmap->base, | |
95 | fw_cfg_memmap->size, AML_READ_WRITE)); | |
96 | aml_append(dev, aml_name_decl("_CRS", crs)); | |
97 | aml_append(scope, dev); | |
98 | } | |
99 | ||
dfccd8cf SZ |
100 | static void acpi_dsdt_add_flash(Aml *scope, const MemMapEntry *flash_memmap) |
101 | { | |
102 | Aml *dev, *crs; | |
103 | hwaddr base = flash_memmap->base; | |
cd37aaf8 | 104 | hwaddr size = flash_memmap->size / 2; |
dfccd8cf SZ |
105 | |
106 | dev = aml_device("FLS0"); | |
107 | aml_append(dev, aml_name_decl("_HID", aml_string("LNRO0015"))); | |
108 | aml_append(dev, aml_name_decl("_UID", aml_int(0))); | |
109 | ||
110 | crs = aml_resource_template(); | |
111 | aml_append(crs, aml_memory32_fixed(base, size, AML_READ_WRITE)); | |
112 | aml_append(dev, aml_name_decl("_CRS", crs)); | |
113 | aml_append(scope, dev); | |
114 | ||
115 | dev = aml_device("FLS1"); | |
116 | aml_append(dev, aml_name_decl("_HID", aml_string("LNRO0015"))); | |
117 | aml_append(dev, aml_name_decl("_UID", aml_int(1))); | |
118 | crs = aml_resource_template(); | |
119 | aml_append(crs, aml_memory32_fixed(base + size, size, AML_READ_WRITE)); | |
120 | aml_append(dev, aml_name_decl("_CRS", crs)); | |
121 | aml_append(scope, dev); | |
122 | } | |
123 | ||
124 | static void acpi_dsdt_add_virtio(Aml *scope, | |
125 | const MemMapEntry *virtio_mmio_memmap, | |
45fcf539 | 126 | uint32_t mmio_irq, int num) |
dfccd8cf SZ |
127 | { |
128 | hwaddr base = virtio_mmio_memmap->base; | |
129 | hwaddr size = virtio_mmio_memmap->size; | |
dfccd8cf SZ |
130 | int i; |
131 | ||
132 | for (i = 0; i < num; i++) { | |
45fcf539 | 133 | uint32_t irq = mmio_irq + i; |
dfccd8cf SZ |
134 | Aml *dev = aml_device("VR%02u", i); |
135 | aml_append(dev, aml_name_decl("_HID", aml_string("LNRO0005"))); | |
136 | aml_append(dev, aml_name_decl("_UID", aml_int(i))); | |
137 | ||
138 | Aml *crs = aml_resource_template(); | |
139 | aml_append(crs, aml_memory32_fixed(base, size, AML_READ_WRITE)); | |
140 | aml_append(crs, | |
141 | aml_interrupt(AML_CONSUMER, AML_LEVEL, AML_ACTIVE_HIGH, | |
45fcf539 | 142 | AML_EXCLUSIVE, &irq, 1)); |
dfccd8cf SZ |
143 | aml_append(dev, aml_name_decl("_CRS", crs)); |
144 | aml_append(scope, dev); | |
145 | base += size; | |
146 | } | |
147 | } | |
148 | ||
45fcf539 IM |
149 | static void acpi_dsdt_add_pci(Aml *scope, const MemMapEntry *memmap, |
150 | uint32_t irq, bool use_highmem) | |
d4e5de1a SZ |
151 | { |
152 | Aml *method, *crs, *ifctx, *UUID, *ifctx1, *elsectx, *buf; | |
153 | int i, bus_no; | |
154 | hwaddr base_mmio = memmap[VIRT_PCIE_MMIO].base; | |
155 | hwaddr size_mmio = memmap[VIRT_PCIE_MMIO].size; | |
156 | hwaddr base_pio = memmap[VIRT_PCIE_PIO].base; | |
157 | hwaddr size_pio = memmap[VIRT_PCIE_PIO].size; | |
158 | hwaddr base_ecam = memmap[VIRT_PCIE_ECAM].base; | |
159 | hwaddr size_ecam = memmap[VIRT_PCIE_ECAM].size; | |
160 | int nr_pcie_buses = size_ecam / PCIE_MMCFG_SIZE_MIN; | |
161 | ||
162 | Aml *dev = aml_device("%s", "PCI0"); | |
163 | aml_append(dev, aml_name_decl("_HID", aml_string("PNP0A08"))); | |
164 | aml_append(dev, aml_name_decl("_CID", aml_string("PNP0A03"))); | |
165 | aml_append(dev, aml_name_decl("_SEG", aml_int(0))); | |
166 | aml_append(dev, aml_name_decl("_BBN", aml_int(0))); | |
167 | aml_append(dev, aml_name_decl("_ADR", aml_int(0))); | |
168 | aml_append(dev, aml_name_decl("_UID", aml_string("PCI0"))); | |
169 | aml_append(dev, aml_name_decl("_STR", aml_unicode("PCIe 0 Device"))); | |
bc64b96c | 170 | aml_append(dev, aml_name_decl("_CCA", aml_int(1))); |
d4e5de1a SZ |
171 | |
172 | /* Declare the PCI Routing Table. */ | |
173 | Aml *rt_pkg = aml_package(nr_pcie_buses * PCI_NUM_PINS); | |
174 | for (bus_no = 0; bus_no < nr_pcie_buses; bus_no++) { | |
175 | for (i = 0; i < PCI_NUM_PINS; i++) { | |
176 | int gsi = (i + bus_no) % PCI_NUM_PINS; | |
177 | Aml *pkg = aml_package(4); | |
178 | aml_append(pkg, aml_int((bus_no << 16) | 0xFFFF)); | |
179 | aml_append(pkg, aml_int(i)); | |
180 | aml_append(pkg, aml_name("GSI%d", gsi)); | |
181 | aml_append(pkg, aml_int(0)); | |
182 | aml_append(rt_pkg, pkg); | |
183 | } | |
184 | } | |
185 | aml_append(dev, aml_name_decl("_PRT", rt_pkg)); | |
186 | ||
187 | /* Create GSI link device */ | |
188 | for (i = 0; i < PCI_NUM_PINS; i++) { | |
45fcf539 | 189 | uint32_t irqs = irq + i; |
d4e5de1a SZ |
190 | Aml *dev_gsi = aml_device("GSI%d", i); |
191 | aml_append(dev_gsi, aml_name_decl("_HID", aml_string("PNP0C0F"))); | |
192 | aml_append(dev_gsi, aml_name_decl("_UID", aml_int(0))); | |
193 | crs = aml_resource_template(); | |
194 | aml_append(crs, | |
195 | aml_interrupt(AML_CONSUMER, AML_LEVEL, AML_ACTIVE_HIGH, | |
45fcf539 | 196 | AML_EXCLUSIVE, &irqs, 1)); |
d4e5de1a SZ |
197 | aml_append(dev_gsi, aml_name_decl("_PRS", crs)); |
198 | crs = aml_resource_template(); | |
199 | aml_append(crs, | |
200 | aml_interrupt(AML_CONSUMER, AML_LEVEL, AML_ACTIVE_HIGH, | |
45fcf539 | 201 | AML_EXCLUSIVE, &irqs, 1)); |
d4e5de1a | 202 | aml_append(dev_gsi, aml_name_decl("_CRS", crs)); |
4dbfc881 | 203 | method = aml_method("_SRS", 1, AML_NOTSERIALIZED); |
d4e5de1a SZ |
204 | aml_append(dev_gsi, method); |
205 | aml_append(dev, dev_gsi); | |
206 | } | |
207 | ||
4dbfc881 | 208 | method = aml_method("_CBA", 0, AML_NOTSERIALIZED); |
d4e5de1a SZ |
209 | aml_append(method, aml_return(aml_int(base_ecam))); |
210 | aml_append(dev, method); | |
211 | ||
4dbfc881 | 212 | method = aml_method("_CRS", 0, AML_NOTSERIALIZED); |
d4e5de1a SZ |
213 | Aml *rbuf = aml_resource_template(); |
214 | aml_append(rbuf, | |
215 | aml_word_bus_number(AML_MIN_FIXED, AML_MAX_FIXED, AML_POS_DECODE, | |
216 | 0x0000, 0x0000, nr_pcie_buses - 1, 0x0000, | |
217 | nr_pcie_buses)); | |
218 | aml_append(rbuf, | |
219 | aml_dword_memory(AML_POS_DECODE, AML_MIN_FIXED, AML_MAX_FIXED, | |
220 | AML_NON_CACHEABLE, AML_READ_WRITE, 0x0000, base_mmio, | |
221 | base_mmio + size_mmio - 1, 0x0000, size_mmio)); | |
222 | aml_append(rbuf, | |
223 | aml_dword_io(AML_MIN_FIXED, AML_MAX_FIXED, AML_POS_DECODE, | |
224 | AML_ENTIRE_RANGE, 0x0000, 0x0000, size_pio - 1, base_pio, | |
225 | size_pio)); | |
226 | ||
5125f9cd PF |
227 | if (use_highmem) { |
228 | hwaddr base_mmio_high = memmap[VIRT_PCIE_MMIO_HIGH].base; | |
229 | hwaddr size_mmio_high = memmap[VIRT_PCIE_MMIO_HIGH].size; | |
230 | ||
231 | aml_append(rbuf, | |
232 | aml_qword_memory(AML_POS_DECODE, AML_MIN_FIXED, AML_MAX_FIXED, | |
233 | AML_NON_CACHEABLE, AML_READ_WRITE, 0x0000, | |
e40c3d2e AB |
234 | base_mmio_high, |
235 | base_mmio_high + size_mmio_high - 1, 0x0000, | |
5125f9cd PF |
236 | size_mmio_high)); |
237 | } | |
238 | ||
d4e5de1a SZ |
239 | aml_append(method, aml_name_decl("RBUF", rbuf)); |
240 | aml_append(method, aml_return(rbuf)); | |
241 | aml_append(dev, method); | |
242 | ||
243 | /* Declare an _OSC (OS Control Handoff) method */ | |
244 | aml_append(dev, aml_name_decl("SUPP", aml_int(0))); | |
245 | aml_append(dev, aml_name_decl("CTRL", aml_int(0))); | |
4dbfc881 | 246 | method = aml_method("_OSC", 4, AML_NOTSERIALIZED); |
d4e5de1a SZ |
247 | aml_append(method, |
248 | aml_create_dword_field(aml_arg(3), aml_int(0), "CDW1")); | |
249 | ||
250 | /* PCI Firmware Specification 3.0 | |
251 | * 4.5.1. _OSC Interface for PCI Host Bridge Devices | |
252 | * The _OSC interface for a PCI/PCI-X/PCI Express hierarchy is | |
253 | * identified by the Universal Unique IDentifier (UUID) | |
254 | * 33DB4D5B-1FF7-401C-9657-7441C03DD766 | |
255 | */ | |
256 | UUID = aml_touuid("33DB4D5B-1FF7-401C-9657-7441C03DD766"); | |
257 | ifctx = aml_if(aml_equal(aml_arg(0), UUID)); | |
258 | aml_append(ifctx, | |
259 | aml_create_dword_field(aml_arg(3), aml_int(4), "CDW2")); | |
260 | aml_append(ifctx, | |
261 | aml_create_dword_field(aml_arg(3), aml_int(8), "CDW3")); | |
262 | aml_append(ifctx, aml_store(aml_name("CDW2"), aml_name("SUPP"))); | |
263 | aml_append(ifctx, aml_store(aml_name("CDW3"), aml_name("CTRL"))); | |
5530427f | 264 | aml_append(ifctx, aml_store(aml_and(aml_name("CTRL"), aml_int(0x1D), NULL), |
d4e5de1a SZ |
265 | aml_name("CTRL"))); |
266 | ||
267 | ifctx1 = aml_if(aml_lnot(aml_equal(aml_arg(1), aml_int(0x1)))); | |
ca3df95d | 268 | aml_append(ifctx1, aml_store(aml_or(aml_name("CDW1"), aml_int(0x08), NULL), |
d4e5de1a SZ |
269 | aml_name("CDW1"))); |
270 | aml_append(ifctx, ifctx1); | |
271 | ||
272 | ifctx1 = aml_if(aml_lnot(aml_equal(aml_name("CDW3"), aml_name("CTRL")))); | |
ca3df95d | 273 | aml_append(ifctx1, aml_store(aml_or(aml_name("CDW1"), aml_int(0x10), NULL), |
d4e5de1a SZ |
274 | aml_name("CDW1"))); |
275 | aml_append(ifctx, ifctx1); | |
276 | ||
277 | aml_append(ifctx, aml_store(aml_name("CTRL"), aml_name("CDW3"))); | |
278 | aml_append(ifctx, aml_return(aml_arg(3))); | |
279 | aml_append(method, ifctx); | |
280 | ||
281 | elsectx = aml_else(); | |
ca3df95d | 282 | aml_append(elsectx, aml_store(aml_or(aml_name("CDW1"), aml_int(4), NULL), |
d4e5de1a SZ |
283 | aml_name("CDW1"))); |
284 | aml_append(elsectx, aml_return(aml_arg(3))); | |
285 | aml_append(method, elsectx); | |
286 | aml_append(dev, method); | |
287 | ||
4dbfc881 | 288 | method = aml_method("_DSM", 4, AML_NOTSERIALIZED); |
d4e5de1a SZ |
289 | |
290 | /* PCI Firmware Specification 3.0 | |
291 | * 4.6.1. _DSM for PCI Express Slot Information | |
292 | * The UUID in _DSM in this context is | |
293 | * {E5C937D0-3553-4D7A-9117-EA4D19C3434D} | |
294 | */ | |
295 | UUID = aml_touuid("E5C937D0-3553-4D7A-9117-EA4D19C3434D"); | |
296 | ifctx = aml_if(aml_equal(aml_arg(0), UUID)); | |
297 | ifctx1 = aml_if(aml_equal(aml_arg(2), aml_int(0))); | |
298 | uint8_t byte_list[1] = {1}; | |
299 | buf = aml_buffer(1, byte_list); | |
300 | aml_append(ifctx1, aml_return(buf)); | |
301 | aml_append(ifctx, ifctx1); | |
302 | aml_append(method, ifctx); | |
303 | ||
304 | byte_list[0] = 0; | |
305 | buf = aml_buffer(1, byte_list); | |
306 | aml_append(method, aml_return(buf)); | |
307 | aml_append(dev, method); | |
308 | ||
309 | Aml *dev_rp0 = aml_device("%s", "RP0"); | |
310 | aml_append(dev_rp0, aml_name_decl("_ADR", aml_int(0))); | |
311 | aml_append(dev, dev_rp0); | |
312 | aml_append(scope, dev); | |
313 | } | |
314 | ||
aeb1a36d SZ |
315 | static void acpi_dsdt_add_gpio(Aml *scope, const MemMapEntry *gpio_memmap, |
316 | uint32_t gpio_irq) | |
317 | { | |
318 | Aml *dev = aml_device("GPO0"); | |
319 | aml_append(dev, aml_name_decl("_HID", aml_string("ARMH0061"))); | |
320 | aml_append(dev, aml_name_decl("_ADR", aml_int(0))); | |
321 | aml_append(dev, aml_name_decl("_UID", aml_int(0))); | |
322 | ||
323 | Aml *crs = aml_resource_template(); | |
324 | aml_append(crs, aml_memory32_fixed(gpio_memmap->base, gpio_memmap->size, | |
325 | AML_READ_WRITE)); | |
326 | aml_append(crs, aml_interrupt(AML_CONSUMER, AML_LEVEL, AML_ACTIVE_HIGH, | |
327 | AML_EXCLUSIVE, &gpio_irq, 1)); | |
328 | aml_append(dev, aml_name_decl("_CRS", crs)); | |
c1a158b7 SZ |
329 | |
330 | Aml *aei = aml_resource_template(); | |
331 | /* Pin 3 for power button */ | |
332 | const uint32_t pin_list[1] = {3}; | |
333 | aml_append(aei, aml_gpio_int(AML_CONSUMER, AML_EDGE, AML_ACTIVE_HIGH, | |
334 | AML_EXCLUSIVE, AML_PULL_UP, 0, pin_list, 1, | |
335 | "GPO0", NULL, 0)); | |
336 | aml_append(dev, aml_name_decl("_AEI", aei)); | |
337 | ||
338 | /* _E03 is handle for power button */ | |
339 | Aml *method = aml_method("_E03", 0, AML_NOTSERIALIZED); | |
340 | aml_append(method, aml_notify(aml_name(ACPI_POWER_BUTTON_DEVICE), | |
341 | aml_int(0x80))); | |
342 | aml_append(dev, method); | |
aeb1a36d SZ |
343 | aml_append(scope, dev); |
344 | } | |
345 | ||
ac6aa59a SZ |
346 | static void acpi_dsdt_add_power_button(Aml *scope) |
347 | { | |
348 | Aml *dev = aml_device(ACPI_POWER_BUTTON_DEVICE); | |
349 | aml_append(dev, aml_name_decl("_HID", aml_string("PNP0C0C"))); | |
350 | aml_append(dev, aml_name_decl("_ADR", aml_int(0))); | |
351 | aml_append(dev, aml_name_decl("_UID", aml_int(0))); | |
352 | aml_append(scope, dev); | |
353 | } | |
354 | ||
d4bec5d8 SZ |
355 | /* RSDP */ |
356 | static GArray * | |
357 | build_rsdp(GArray *rsdp_table, GArray *linker, unsigned rsdt) | |
358 | { | |
359 | AcpiRsdpDescriptor *rsdp = acpi_data_push(rsdp_table, sizeof *rsdp); | |
360 | ||
361 | bios_linker_loader_alloc(linker, ACPI_BUILD_RSDP_FILE, 16, | |
362 | true /* fseg memory */); | |
363 | ||
364 | memcpy(&rsdp->signature, "RSD PTR ", sizeof(rsdp->signature)); | |
365 | memcpy(rsdp->oem_id, ACPI_BUILD_APPNAME6, sizeof(rsdp->oem_id)); | |
366 | rsdp->length = cpu_to_le32(sizeof(*rsdp)); | |
367 | rsdp->revision = 0x02; | |
368 | ||
369 | /* Point to RSDT */ | |
370 | rsdp->rsdt_physical_address = cpu_to_le32(rsdt); | |
371 | /* Address to be filled by Guest linker */ | |
372 | bios_linker_loader_add_pointer(linker, ACPI_BUILD_RSDP_FILE, | |
373 | ACPI_BUILD_TABLE_FILE, | |
374 | rsdp_table, &rsdp->rsdt_physical_address, | |
375 | sizeof rsdp->rsdt_physical_address); | |
376 | rsdp->checksum = 0; | |
377 | /* Checksum to be filled by Guest linker */ | |
378 | bios_linker_loader_add_checksum(linker, ACPI_BUILD_RSDP_FILE, | |
b54ca0c3 MT |
379 | rsdp_table, rsdp, sizeof *rsdp, |
380 | &rsdp->checksum); | |
d4bec5d8 SZ |
381 | |
382 | return rsdp_table; | |
383 | } | |
384 | ||
f264d51d AJ |
385 | static void |
386 | build_spcr(GArray *table_data, GArray *linker, VirtGuestInfo *guest_info) | |
387 | { | |
388 | AcpiSerialPortConsoleRedirection *spcr; | |
389 | const MemMapEntry *uart_memmap = &guest_info->memmap[VIRT_UART]; | |
390 | int irq = guest_info->irqmap[VIRT_UART] + ARM_SPI_BASE; | |
391 | ||
392 | spcr = acpi_data_push(table_data, sizeof(*spcr)); | |
393 | ||
394 | spcr->interface_type = 0x3; /* ARM PL011 UART */ | |
395 | ||
396 | spcr->base_address.space_id = AML_SYSTEM_MEMORY; | |
397 | spcr->base_address.bit_width = 8; | |
398 | spcr->base_address.bit_offset = 0; | |
399 | spcr->base_address.access_width = 1; | |
400 | spcr->base_address.address = cpu_to_le64(uart_memmap->base); | |
401 | ||
402 | spcr->interrupt_types = (1 << 3); /* Bit[3] ARMH GIC interrupt */ | |
403 | spcr->gsi = cpu_to_le32(irq); /* Global System Interrupt */ | |
404 | ||
405 | spcr->baud = 3; /* Baud Rate: 3 = 9600 */ | |
406 | spcr->parity = 0; /* No Parity */ | |
407 | spcr->stopbits = 1; /* 1 Stop bit */ | |
408 | spcr->flowctrl = (1 << 1); /* Bit[1] = RTS/CTS hardware flow control */ | |
409 | spcr->term_type = 0; /* Terminal Type: 0 = VT100 */ | |
410 | ||
411 | spcr->pci_device_id = 0xffff; /* PCI Device ID: not a PCI device */ | |
412 | spcr->pci_vendor_id = 0xffff; /* PCI Vendor ID: not a PCI device */ | |
413 | ||
8870ca0e | 414 | build_header(linker, table_data, (void *)spcr, "SPCR", sizeof(*spcr), 2, |
37ad223c | 415 | NULL, NULL); |
f264d51d AJ |
416 | } |
417 | ||
2b302e1e SZ |
418 | static void |
419 | build_srat(GArray *table_data, GArray *linker, VirtGuestInfo *guest_info) | |
420 | { | |
421 | AcpiSystemResourceAffinityTable *srat; | |
422 | AcpiSratProcessorGiccAffinity *core; | |
423 | AcpiSratMemoryAffinity *numamem; | |
424 | int i, j, srat_start; | |
425 | uint64_t mem_base; | |
426 | uint32_t *cpu_node = g_malloc0(guest_info->smp_cpus * sizeof(uint32_t)); | |
427 | ||
428 | for (i = 0; i < guest_info->smp_cpus; i++) { | |
429 | for (j = 0; j < nb_numa_nodes; j++) { | |
430 | if (test_bit(i, numa_info[j].node_cpu)) { | |
431 | cpu_node[i] = j; | |
432 | break; | |
433 | } | |
434 | } | |
435 | } | |
436 | ||
437 | srat_start = table_data->len; | |
438 | srat = acpi_data_push(table_data, sizeof(*srat)); | |
439 | srat->reserved1 = cpu_to_le32(1); | |
440 | ||
441 | for (i = 0; i < guest_info->smp_cpus; ++i) { | |
442 | core = acpi_data_push(table_data, sizeof(*core)); | |
443 | core->type = ACPI_SRAT_PROCESSOR_GICC; | |
444 | core->length = sizeof(*core); | |
445 | core->proximity = cpu_to_le32(cpu_node[i]); | |
446 | core->acpi_processor_uid = cpu_to_le32(i); | |
447 | core->flags = cpu_to_le32(1); | |
448 | } | |
449 | g_free(cpu_node); | |
450 | ||
451 | mem_base = guest_info->memmap[VIRT_MEM].base; | |
452 | for (i = 0; i < nb_numa_nodes; ++i) { | |
453 | numamem = acpi_data_push(table_data, sizeof(*numamem)); | |
454 | build_srat_memory(numamem, mem_base, numa_info[i].node_mem, i, | |
455 | MEM_AFFINITY_ENABLED); | |
456 | mem_base += numa_info[i].node_mem; | |
457 | } | |
458 | ||
459 | build_header(linker, table_data, | |
460 | (void *)(table_data->data + srat_start), "SRAT", | |
461 | table_data->len - srat_start, 3, NULL, NULL); | |
462 | } | |
463 | ||
84344884 SZ |
464 | static void |
465 | build_mcfg(GArray *table_data, GArray *linker, VirtGuestInfo *guest_info) | |
466 | { | |
467 | AcpiTableMcfg *mcfg; | |
468 | const MemMapEntry *memmap = guest_info->memmap; | |
469 | int len = sizeof(*mcfg) + sizeof(mcfg->allocation[0]); | |
470 | ||
471 | mcfg = acpi_data_push(table_data, len); | |
472 | mcfg->allocation[0].address = cpu_to_le64(memmap[VIRT_PCIE_ECAM].base); | |
473 | ||
474 | /* Only a single allocation so no need to play with segments */ | |
475 | mcfg->allocation[0].pci_segment = cpu_to_le16(0); | |
476 | mcfg->allocation[0].start_bus_number = 0; | |
477 | mcfg->allocation[0].end_bus_number = (memmap[VIRT_PCIE_ECAM].size | |
478 | / PCIE_MMCFG_SIZE_MIN) - 1; | |
479 | ||
37ad223c | 480 | build_header(linker, table_data, (void *)mcfg, "MCFG", len, 1, NULL, NULL); |
84344884 SZ |
481 | } |
482 | ||
ee246400 SZ |
483 | /* GTDT */ |
484 | static void | |
485 | build_gtdt(GArray *table_data, GArray *linker) | |
486 | { | |
487 | int gtdt_start = table_data->len; | |
488 | AcpiGenericTimerTable *gtdt; | |
489 | ||
490 | gtdt = acpi_data_push(table_data, sizeof *gtdt); | |
491 | /* The interrupt values are the same with the device tree when adding 16 */ | |
492 | gtdt->secure_el1_interrupt = ARCH_TIMER_S_EL1_IRQ + 16; | |
493 | gtdt->secure_el1_flags = ACPI_EDGE_SENSITIVE; | |
494 | ||
495 | gtdt->non_secure_el1_interrupt = ARCH_TIMER_NS_EL1_IRQ + 16; | |
a43e68a0 | 496 | gtdt->non_secure_el1_flags = ACPI_EDGE_SENSITIVE | ACPI_GTDT_ALWAYS_ON; |
ee246400 SZ |
497 | |
498 | gtdt->virtual_timer_interrupt = ARCH_TIMER_VIRT_IRQ + 16; | |
499 | gtdt->virtual_timer_flags = ACPI_EDGE_SENSITIVE; | |
500 | ||
501 | gtdt->non_secure_el2_interrupt = ARCH_TIMER_NS_EL2_IRQ + 16; | |
502 | gtdt->non_secure_el2_flags = ACPI_EDGE_SENSITIVE; | |
503 | ||
504 | build_header(linker, table_data, | |
505 | (void *)(table_data->data + gtdt_start), "GTDT", | |
37ad223c | 506 | table_data->len - gtdt_start, 2, NULL, NULL); |
ee246400 SZ |
507 | } |
508 | ||
982d06c5 SZ |
509 | /* MADT */ |
510 | static void | |
6d152eba | 511 | build_madt(GArray *table_data, GArray *linker, VirtGuestInfo *guest_info) |
982d06c5 SZ |
512 | { |
513 | int madt_start = table_data->len; | |
514 | const MemMapEntry *memmap = guest_info->memmap; | |
ca793736 | 515 | const int *irqmap = guest_info->irqmap; |
982d06c5 SZ |
516 | AcpiMultipleApicTable *madt; |
517 | AcpiMadtGenericDistributor *gicd; | |
ca793736 | 518 | AcpiMadtGenericMsiFrame *gic_msi; |
982d06c5 SZ |
519 | int i; |
520 | ||
521 | madt = acpi_data_push(table_data, sizeof *madt); | |
522 | ||
982d06c5 SZ |
523 | gicd = acpi_data_push(table_data, sizeof *gicd); |
524 | gicd->type = ACPI_APIC_GENERIC_DISTRIBUTOR; | |
525 | gicd->length = sizeof(*gicd); | |
526 | gicd->base_address = memmap[VIRT_GIC_DIST].base; | |
527 | ||
f2fbface SZ |
528 | for (i = 0; i < guest_info->smp_cpus; i++) { |
529 | AcpiMadtGenericInterrupt *gicc = acpi_data_push(table_data, | |
530 | sizeof *gicc); | |
5d9c1756 SZ |
531 | ARMCPU *armcpu = ARM_CPU(qemu_get_cpu(i)); |
532 | ||
f2fbface SZ |
533 | gicc->type = ACPI_APIC_GENERIC_INTERRUPT; |
534 | gicc->length = sizeof(*gicc); | |
535 | if (guest_info->gic_version == 2) { | |
536 | gicc->base_address = memmap[VIRT_GIC_CPU].base; | |
537 | } | |
538 | gicc->cpu_interface_number = i; | |
5d9c1756 | 539 | gicc->arm_mpidr = armcpu->mp_affinity; |
f2fbface | 540 | gicc->uid = i; |
6d152eba | 541 | gicc->flags = cpu_to_le32(ACPI_GICC_ENABLED); |
f2fbface SZ |
542 | } |
543 | ||
b92ad394 PF |
544 | if (guest_info->gic_version == 3) { |
545 | AcpiMadtGenericRedistributor *gicr = acpi_data_push(table_data, | |
546 | sizeof *gicr); | |
547 | ||
548 | gicr->type = ACPI_APIC_GENERIC_REDISTRIBUTOR; | |
549 | gicr->length = sizeof(*gicr); | |
550 | gicr->base_address = cpu_to_le64(memmap[VIRT_GIC_REDIST].base); | |
551 | gicr->range_length = cpu_to_le32(memmap[VIRT_GIC_REDIST].size); | |
552 | } else { | |
b92ad394 PF |
553 | gic_msi = acpi_data_push(table_data, sizeof *gic_msi); |
554 | gic_msi->type = ACPI_APIC_GENERIC_MSI_FRAME; | |
555 | gic_msi->length = sizeof(*gic_msi); | |
556 | gic_msi->gic_msi_frame_id = 0; | |
557 | gic_msi->base_address = cpu_to_le64(memmap[VIRT_GIC_V2M].base); | |
558 | gic_msi->flags = cpu_to_le32(1); | |
559 | gic_msi->spi_count = cpu_to_le16(NUM_GICV2M_SPIS); | |
560 | gic_msi->spi_base = cpu_to_le16(irqmap[VIRT_GIC_V2M] + ARM_SPI_BASE); | |
561 | } | |
ca793736 | 562 | |
982d06c5 SZ |
563 | build_header(linker, table_data, |
564 | (void *)(table_data->data + madt_start), "APIC", | |
37ad223c | 565 | table_data->len - madt_start, 3, NULL, NULL); |
982d06c5 SZ |
566 | } |
567 | ||
c2f7c0c3 SZ |
568 | /* FADT */ |
569 | static void | |
570 | build_fadt(GArray *table_data, GArray *linker, unsigned dsdt) | |
571 | { | |
572 | AcpiFadtDescriptorRev5_1 *fadt = acpi_data_push(table_data, sizeof(*fadt)); | |
573 | ||
574 | /* Hardware Reduced = 1 and use PSCI 0.2+ and with HVC */ | |
575 | fadt->flags = cpu_to_le32(1 << ACPI_FADT_F_HW_REDUCED_ACPI); | |
576 | fadt->arm_boot_flags = cpu_to_le16((1 << ACPI_FADT_ARM_USE_PSCI_G_0_2) | | |
577 | (1 << ACPI_FADT_ARM_PSCI_USE_HVC)); | |
578 | ||
579 | /* ACPI v5.1 (fadt->revision.fadt->minor_revision) */ | |
580 | fadt->minor_revision = 0x1; | |
581 | ||
582 | fadt->dsdt = cpu_to_le32(dsdt); | |
583 | /* DSDT address to be filled by Guest linker */ | |
584 | bios_linker_loader_add_pointer(linker, ACPI_BUILD_TABLE_FILE, | |
585 | ACPI_BUILD_TABLE_FILE, | |
586 | table_data, &fadt->dsdt, | |
587 | sizeof fadt->dsdt); | |
588 | ||
589 | build_header(linker, table_data, | |
37ad223c | 590 | (void *)fadt, "FACP", sizeof(*fadt), 5, NULL, NULL); |
c2f7c0c3 SZ |
591 | } |
592 | ||
dfccd8cf SZ |
593 | /* DSDT */ |
594 | static void | |
595 | build_dsdt(GArray *table_data, GArray *linker, VirtGuestInfo *guest_info) | |
596 | { | |
597 | Aml *scope, *dsdt; | |
598 | const MemMapEntry *memmap = guest_info->memmap; | |
599 | const int *irqmap = guest_info->irqmap; | |
600 | ||
601 | dsdt = init_aml_allocator(); | |
602 | /* Reserve space for header */ | |
603 | acpi_data_push(dsdt->buf, sizeof(AcpiTableHeader)); | |
604 | ||
67736a25 SZ |
605 | /* When booting the VM with UEFI, UEFI takes ownership of the RTC hardware. |
606 | * While UEFI can use libfdt to disable the RTC device node in the DTB that | |
607 | * it passes to the OS, it cannot modify AML. Therefore, we won't generate | |
608 | * the RTC ACPI device at all when using UEFI. | |
609 | */ | |
dfccd8cf SZ |
610 | scope = aml_scope("\\_SB"); |
611 | acpi_dsdt_add_cpus(scope, guest_info->smp_cpus); | |
612 | acpi_dsdt_add_uart(scope, &memmap[VIRT_UART], | |
613 | (irqmap[VIRT_UART] + ARM_SPI_BASE)); | |
dfccd8cf | 614 | acpi_dsdt_add_flash(scope, &memmap[VIRT_FLASH]); |
70bee80d | 615 | acpi_dsdt_add_fw_cfg(scope, &memmap[VIRT_FW_CFG]); |
dfccd8cf SZ |
616 | acpi_dsdt_add_virtio(scope, &memmap[VIRT_MMIO], |
617 | (irqmap[VIRT_MMIO] + ARM_SPI_BASE), NUM_VIRTIO_TRANSPORTS); | |
5125f9cd PF |
618 | acpi_dsdt_add_pci(scope, memmap, (irqmap[VIRT_PCIE] + ARM_SPI_BASE), |
619 | guest_info->use_highmem); | |
aeb1a36d SZ |
620 | acpi_dsdt_add_gpio(scope, &memmap[VIRT_GPIO], |
621 | (irqmap[VIRT_GPIO] + ARM_SPI_BASE)); | |
ac6aa59a | 622 | acpi_dsdt_add_power_button(scope); |
d4e5de1a | 623 | |
dfccd8cf SZ |
624 | aml_append(dsdt, scope); |
625 | ||
626 | /* copy AML table into ACPI tables blob and patch header there */ | |
627 | g_array_append_vals(table_data, dsdt->buf->data, dsdt->buf->len); | |
628 | build_header(linker, table_data, | |
629 | (void *)(table_data->data + table_data->len - dsdt->buf->len), | |
37ad223c | 630 | "DSDT", dsdt->buf->len, 2, NULL, NULL); |
dfccd8cf SZ |
631 | free_aml_allocator(); |
632 | } | |
633 | ||
f5d8c8cd SZ |
634 | typedef |
635 | struct AcpiBuildState { | |
636 | /* Copy of table in RAM (for patching). */ | |
637 | MemoryRegion *table_mr; | |
638 | MemoryRegion *rsdp_mr; | |
639 | MemoryRegion *linker_mr; | |
640 | /* Is table patched? */ | |
641 | bool patched; | |
642 | VirtGuestInfo *guest_info; | |
643 | } AcpiBuildState; | |
644 | ||
645 | static | |
646 | void virt_acpi_build(VirtGuestInfo *guest_info, AcpiBuildTables *tables) | |
647 | { | |
648 | GArray *table_offsets; | |
d4bec5d8 | 649 | unsigned dsdt, rsdt; |
dfccd8cf | 650 | GArray *tables_blob = tables->table_data; |
f5d8c8cd SZ |
651 | |
652 | table_offsets = g_array_new(false, true /* clear */, | |
653 | sizeof(uint32_t)); | |
654 | ||
655 | bios_linker_loader_alloc(tables->linker, ACPI_BUILD_TABLE_FILE, | |
656 | 64, false /* high memory */); | |
657 | ||
658 | /* | |
659 | * The ACPI v5.1 tables for Hardware-reduced ACPI platform are: | |
660 | * RSDP | |
661 | * RSDT | |
662 | * FADT | |
663 | * GTDT | |
664 | * MADT | |
d0652b57 | 665 | * MCFG |
f5d8c8cd SZ |
666 | * DSDT |
667 | */ | |
668 | ||
dfccd8cf | 669 | /* DSDT is pointed to by FADT */ |
c2f7c0c3 | 670 | dsdt = tables_blob->len; |
dfccd8cf SZ |
671 | build_dsdt(tables_blob, tables->linker, guest_info); |
672 | ||
d0652b57 | 673 | /* FADT MADT GTDT MCFG SPCR pointed to by RSDT */ |
c2f7c0c3 SZ |
674 | acpi_add_table(table_offsets, tables_blob); |
675 | build_fadt(tables_blob, tables->linker, dsdt); | |
676 | ||
982d06c5 | 677 | acpi_add_table(table_offsets, tables_blob); |
6d152eba | 678 | build_madt(tables_blob, tables->linker, guest_info); |
982d06c5 | 679 | |
ee246400 SZ |
680 | acpi_add_table(table_offsets, tables_blob); |
681 | build_gtdt(tables_blob, tables->linker); | |
682 | ||
84344884 SZ |
683 | acpi_add_table(table_offsets, tables_blob); |
684 | build_mcfg(tables_blob, tables->linker, guest_info); | |
685 | ||
f264d51d AJ |
686 | acpi_add_table(table_offsets, tables_blob); |
687 | build_spcr(tables_blob, tables->linker, guest_info); | |
688 | ||
2b302e1e SZ |
689 | if (nb_numa_nodes > 0) { |
690 | acpi_add_table(table_offsets, tables_blob); | |
691 | build_srat(tables_blob, tables->linker, guest_info); | |
692 | } | |
693 | ||
243bdb79 | 694 | /* RSDT is pointed to by RSDP */ |
d4bec5d8 | 695 | rsdt = tables_blob->len; |
51513558 | 696 | build_rsdt(tables_blob, tables->linker, table_offsets, NULL, NULL); |
243bdb79 | 697 | |
d4bec5d8 SZ |
698 | /* RSDP is in FSEG memory, so allocate it separately */ |
699 | build_rsdp(tables->rsdp, tables->linker, rsdt); | |
700 | ||
f5d8c8cd SZ |
701 | /* Cleanup memory that's no longer used. */ |
702 | g_array_free(table_offsets, true); | |
703 | } | |
704 | ||
705 | static void acpi_ram_update(MemoryRegion *mr, GArray *data) | |
706 | { | |
707 | uint32_t size = acpi_data_len(data); | |
708 | ||
709 | /* Make sure RAM size is correct - in case it got changed | |
710 | * e.g. by migration */ | |
711 | memory_region_ram_resize(mr, size, &error_abort); | |
712 | ||
713 | memcpy(memory_region_get_ram_ptr(mr), data->data, size); | |
714 | memory_region_set_dirty(mr, 0, size); | |
715 | } | |
716 | ||
3f8752b4 | 717 | static void virt_acpi_build_update(void *build_opaque) |
f5d8c8cd SZ |
718 | { |
719 | AcpiBuildState *build_state = build_opaque; | |
720 | AcpiBuildTables tables; | |
721 | ||
722 | /* No state to update or already patched? Nothing to do. */ | |
723 | if (!build_state || build_state->patched) { | |
724 | return; | |
725 | } | |
726 | build_state->patched = true; | |
727 | ||
728 | acpi_build_tables_init(&tables); | |
729 | ||
730 | virt_acpi_build(build_state->guest_info, &tables); | |
731 | ||
732 | acpi_ram_update(build_state->table_mr, tables.table_data); | |
733 | acpi_ram_update(build_state->rsdp_mr, tables.rsdp); | |
734 | acpi_ram_update(build_state->linker_mr, tables.linker); | |
735 | ||
736 | ||
737 | acpi_build_tables_cleanup(&tables, true); | |
738 | } | |
739 | ||
740 | static void virt_acpi_build_reset(void *build_opaque) | |
741 | { | |
742 | AcpiBuildState *build_state = build_opaque; | |
743 | build_state->patched = false; | |
744 | } | |
745 | ||
746 | static MemoryRegion *acpi_add_rom_blob(AcpiBuildState *build_state, | |
747 | GArray *blob, const char *name, | |
748 | uint64_t max_size) | |
749 | { | |
750 | return rom_add_blob(name, blob->data, acpi_data_len(blob), max_size, -1, | |
751 | name, virt_acpi_build_update, build_state); | |
752 | } | |
753 | ||
754 | static const VMStateDescription vmstate_virt_acpi_build = { | |
755 | .name = "virt_acpi_build", | |
756 | .version_id = 1, | |
757 | .minimum_version_id = 1, | |
758 | .fields = (VMStateField[]) { | |
759 | VMSTATE_BOOL(patched, AcpiBuildState), | |
760 | VMSTATE_END_OF_LIST() | |
761 | }, | |
762 | }; | |
763 | ||
764 | void virt_acpi_setup(VirtGuestInfo *guest_info) | |
765 | { | |
766 | AcpiBuildTables tables; | |
767 | AcpiBuildState *build_state; | |
768 | ||
769 | if (!guest_info->fw_cfg) { | |
770 | trace_virt_acpi_setup(); | |
771 | return; | |
772 | } | |
773 | ||
774 | if (!acpi_enabled) { | |
775 | trace_virt_acpi_setup(); | |
776 | return; | |
777 | } | |
778 | ||
779 | build_state = g_malloc0(sizeof *build_state); | |
780 | build_state->guest_info = guest_info; | |
781 | ||
782 | acpi_build_tables_init(&tables); | |
783 | virt_acpi_build(build_state->guest_info, &tables); | |
784 | ||
785 | /* Now expose it all to Guest */ | |
786 | build_state->table_mr = acpi_add_rom_blob(build_state, tables.table_data, | |
787 | ACPI_BUILD_TABLE_FILE, | |
788 | ACPI_BUILD_TABLE_MAX_SIZE); | |
789 | assert(build_state->table_mr != NULL); | |
790 | ||
791 | build_state->linker_mr = | |
792 | acpi_add_rom_blob(build_state, tables.linker, "etc/table-loader", 0); | |
793 | ||
794 | fw_cfg_add_file(guest_info->fw_cfg, ACPI_BUILD_TPMLOG_FILE, | |
795 | tables.tcpalog->data, acpi_data_len(tables.tcpalog)); | |
796 | ||
797 | build_state->rsdp_mr = acpi_add_rom_blob(build_state, tables.rsdp, | |
798 | ACPI_BUILD_RSDP_FILE, 0); | |
799 | ||
800 | qemu_register_reset(virt_acpi_build_reset, build_state); | |
801 | virt_acpi_build_reset(build_state); | |
802 | vmstate_register(NULL, 0, &vmstate_virt_acpi_build, build_state); | |
803 | ||
804 | /* Cleanup tables but don't free the memory: we track it | |
805 | * in build_state. | |
806 | */ | |
807 | acpi_build_tables_cleanup(&tables, false); | |
808 | } |