]>
Commit | Line | Data |
---|---|---|
3475187d | 1 | /* |
c7ba218d | 2 | * QEMU Sun4u/Sun4v System Emulator |
5fafdf24 | 3 | * |
3475187d | 4 | * Copyright (c) 2005 Fabrice Bellard |
5fafdf24 | 5 | * |
3475187d FB |
6 | * Permission is hereby granted, free of charge, to any person obtaining a copy |
7 | * of this software and associated documentation files (the "Software"), to deal | |
8 | * in the Software without restriction, including without limitation the rights | |
9 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | |
10 | * copies of the Software, and to permit persons to whom the Software is | |
11 | * furnished to do so, subject to the following conditions: | |
12 | * | |
13 | * The above copyright notice and this permission notice shall be included in | |
14 | * all copies or substantial portions of the Software. | |
15 | * | |
16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | |
17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | |
18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | |
19 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | |
20 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | |
21 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | |
22 | * THE SOFTWARE. | |
23 | */ | |
87ecb68b PB |
24 | #include "hw.h" |
25 | #include "pci.h" | |
18e08a55 | 26 | #include "apb_pci.h" |
87ecb68b PB |
27 | #include "pc.h" |
28 | #include "nvram.h" | |
29 | #include "fdc.h" | |
30 | #include "net.h" | |
31 | #include "qemu-timer.h" | |
32 | #include "sysemu.h" | |
33 | #include "boards.h" | |
d2c63fc1 | 34 | #include "firmware_abi.h" |
3cce6243 | 35 | #include "fw_cfg.h" |
1baffa46 | 36 | #include "sysbus.h" |
977e1244 | 37 | #include "ide.h" |
ca20cf32 BS |
38 | #include "loader.h" |
39 | #include "elf.h" | |
2446333c | 40 | #include "blockdev.h" |
39186d8a | 41 | #include "exec-memory.h" |
3475187d | 42 | |
9d926598 | 43 | //#define DEBUG_IRQ |
b430a225 | 44 | //#define DEBUG_EBUS |
8f4efc55 | 45 | //#define DEBUG_TIMER |
9d926598 BS |
46 | |
47 | #ifdef DEBUG_IRQ | |
b430a225 | 48 | #define CPUIRQ_DPRINTF(fmt, ...) \ |
001faf32 | 49 | do { printf("CPUIRQ: " fmt , ## __VA_ARGS__); } while (0) |
9d926598 | 50 | #else |
b430a225 BS |
51 | #define CPUIRQ_DPRINTF(fmt, ...) |
52 | #endif | |
53 | ||
54 | #ifdef DEBUG_EBUS | |
55 | #define EBUS_DPRINTF(fmt, ...) \ | |
56 | do { printf("EBUS: " fmt , ## __VA_ARGS__); } while (0) | |
57 | #else | |
58 | #define EBUS_DPRINTF(fmt, ...) | |
9d926598 BS |
59 | #endif |
60 | ||
8f4efc55 IK |
61 | #ifdef DEBUG_TIMER |
62 | #define TIMER_DPRINTF(fmt, ...) \ | |
63 | do { printf("TIMER: " fmt , ## __VA_ARGS__); } while (0) | |
64 | #else | |
65 | #define TIMER_DPRINTF(fmt, ...) | |
66 | #endif | |
67 | ||
83469015 FB |
68 | #define KERNEL_LOAD_ADDR 0x00404000 |
69 | #define CMDLINE_ADDR 0x003ff000 | |
ac2e9d66 | 70 | #define PROM_SIZE_MAX (4 * 1024 * 1024) |
f930d07e | 71 | #define PROM_VADDR 0x000ffd00000ULL |
83469015 | 72 | #define APB_SPECIAL_BASE 0x1fe00000000ULL |
f930d07e | 73 | #define APB_MEM_BASE 0x1ff00000000ULL |
d63baf92 | 74 | #define APB_PCI_IO_BASE (APB_SPECIAL_BASE + 0x02000000ULL) |
f930d07e | 75 | #define PROM_FILENAME "openbios-sparc64" |
83469015 | 76 | #define NVRAM_SIZE 0x2000 |
e4bcb14c | 77 | #define MAX_IDE_BUS 2 |
3cce6243 | 78 | #define BIOS_CFG_IOPORT 0x510 |
7589690c BS |
79 | #define FW_CFG_SPARC64_WIDTH (FW_CFG_ARCH_LOCAL + 0x00) |
80 | #define FW_CFG_SPARC64_HEIGHT (FW_CFG_ARCH_LOCAL + 0x01) | |
81 | #define FW_CFG_SPARC64_DEPTH (FW_CFG_ARCH_LOCAL + 0x02) | |
3475187d | 82 | |
361dea40 | 83 | #define IVEC_MAX 0x30 |
9d926598 | 84 | |
8fa211e8 BS |
85 | #define TICK_MAX 0x7fffffffffffffffULL |
86 | ||
c7ba218d BS |
87 | struct hwdef { |
88 | const char * const default_cpu_model; | |
905fdcb5 | 89 | uint16_t machine_id; |
e87231d4 BS |
90 | uint64_t prom_addr; |
91 | uint64_t console_serial_base; | |
c7ba218d BS |
92 | }; |
93 | ||
c5e6fb7e AK |
94 | typedef struct EbusState { |
95 | PCIDevice pci_dev; | |
96 | MemoryRegion bar0; | |
97 | MemoryRegion bar1; | |
98 | } EbusState; | |
99 | ||
3475187d FB |
100 | int DMA_get_channel_mode (int nchan) |
101 | { | |
102 | return 0; | |
103 | } | |
104 | int DMA_read_memory (int nchan, void *buf, int pos, int size) | |
105 | { | |
106 | return 0; | |
107 | } | |
108 | int DMA_write_memory (int nchan, void *buf, int pos, int size) | |
109 | { | |
110 | return 0; | |
111 | } | |
112 | void DMA_hold_DREQ (int nchan) {} | |
113 | void DMA_release_DREQ (int nchan) {} | |
114 | void DMA_schedule(int nchan) {} | |
4556bd8b BS |
115 | |
116 | void DMA_init(int high_page_enable, qemu_irq *cpu_request_exit) | |
117 | { | |
118 | } | |
119 | ||
3475187d FB |
120 | void DMA_register_channel (int nchan, |
121 | DMA_transfer_handler transfer_handler, | |
122 | void *opaque) | |
123 | { | |
124 | } | |
125 | ||
513f789f | 126 | static int fw_cfg_boot_set(void *opaque, const char *boot_device) |
81864572 | 127 | { |
513f789f | 128 | fw_cfg_add_i16(opaque, FW_CFG_BOOT_DEVICE, boot_device[0]); |
81864572 BS |
129 | return 0; |
130 | } | |
131 | ||
43a34704 BS |
132 | static int sun4u_NVRAM_set_params(M48t59State *nvram, uint16_t NVRAM_size, |
133 | const char *arch, ram_addr_t RAM_size, | |
134 | const char *boot_devices, | |
135 | uint32_t kernel_image, uint32_t kernel_size, | |
136 | const char *cmdline, | |
137 | uint32_t initrd_image, uint32_t initrd_size, | |
138 | uint32_t NVRAM_image, | |
139 | int width, int height, int depth, | |
140 | const uint8_t *macaddr) | |
83469015 | 141 | { |
66508601 BS |
142 | unsigned int i; |
143 | uint32_t start, end; | |
d2c63fc1 | 144 | uint8_t image[0x1ff0]; |
d2c63fc1 BS |
145 | struct OpenBIOS_nvpart_v1 *part_header; |
146 | ||
147 | memset(image, '\0', sizeof(image)); | |
148 | ||
513f789f | 149 | start = 0; |
83469015 | 150 | |
66508601 BS |
151 | // OpenBIOS nvram variables |
152 | // Variable partition | |
d2c63fc1 BS |
153 | part_header = (struct OpenBIOS_nvpart_v1 *)&image[start]; |
154 | part_header->signature = OPENBIOS_PART_SYSTEM; | |
363a37d5 | 155 | pstrcpy(part_header->name, sizeof(part_header->name), "system"); |
66508601 | 156 | |
d2c63fc1 | 157 | end = start + sizeof(struct OpenBIOS_nvpart_v1); |
66508601 | 158 | for (i = 0; i < nb_prom_envs; i++) |
d2c63fc1 BS |
159 | end = OpenBIOS_set_var(image, end, prom_envs[i]); |
160 | ||
161 | // End marker | |
162 | image[end++] = '\0'; | |
66508601 | 163 | |
66508601 | 164 | end = start + ((end - start + 15) & ~15); |
d2c63fc1 | 165 | OpenBIOS_finish_partition(part_header, end - start); |
66508601 BS |
166 | |
167 | // free partition | |
168 | start = end; | |
d2c63fc1 BS |
169 | part_header = (struct OpenBIOS_nvpart_v1 *)&image[start]; |
170 | part_header->signature = OPENBIOS_PART_FREE; | |
363a37d5 | 171 | pstrcpy(part_header->name, sizeof(part_header->name), "free"); |
66508601 BS |
172 | |
173 | end = 0x1fd0; | |
d2c63fc1 BS |
174 | OpenBIOS_finish_partition(part_header, end - start); |
175 | ||
0d31cb99 BS |
176 | Sun_init_header((struct Sun_nvram *)&image[0x1fd8], macaddr, 0x80); |
177 | ||
d2c63fc1 BS |
178 | for (i = 0; i < sizeof(image); i++) |
179 | m48t59_write(nvram, i, image[i]); | |
66508601 | 180 | |
83469015 | 181 | return 0; |
3475187d | 182 | } |
5f2bf0fe BS |
183 | |
184 | static uint64_t sun4u_load_kernel(const char *kernel_filename, | |
185 | const char *initrd_filename, | |
186 | ram_addr_t RAM_size, uint64_t *initrd_size, | |
187 | uint64_t *initrd_addr, uint64_t *kernel_addr, | |
188 | uint64_t *kernel_entry) | |
636aa70a BS |
189 | { |
190 | int linux_boot; | |
191 | unsigned int i; | |
192 | long kernel_size; | |
6908d9ce | 193 | uint8_t *ptr; |
5f2bf0fe | 194 | uint64_t kernel_top; |
636aa70a BS |
195 | |
196 | linux_boot = (kernel_filename != NULL); | |
197 | ||
198 | kernel_size = 0; | |
199 | if (linux_boot) { | |
ca20cf32 BS |
200 | int bswap_needed; |
201 | ||
202 | #ifdef BSWAP_NEEDED | |
203 | bswap_needed = 1; | |
204 | #else | |
205 | bswap_needed = 0; | |
206 | #endif | |
5f2bf0fe BS |
207 | kernel_size = load_elf(kernel_filename, NULL, NULL, kernel_entry, |
208 | kernel_addr, &kernel_top, 1, ELF_MACHINE, 0); | |
209 | if (kernel_size < 0) { | |
210 | *kernel_addr = KERNEL_LOAD_ADDR; | |
211 | *kernel_entry = KERNEL_LOAD_ADDR; | |
636aa70a | 212 | kernel_size = load_aout(kernel_filename, KERNEL_LOAD_ADDR, |
ca20cf32 BS |
213 | RAM_size - KERNEL_LOAD_ADDR, bswap_needed, |
214 | TARGET_PAGE_SIZE); | |
5f2bf0fe BS |
215 | } |
216 | if (kernel_size < 0) { | |
636aa70a BS |
217 | kernel_size = load_image_targphys(kernel_filename, |
218 | KERNEL_LOAD_ADDR, | |
219 | RAM_size - KERNEL_LOAD_ADDR); | |
5f2bf0fe | 220 | } |
636aa70a BS |
221 | if (kernel_size < 0) { |
222 | fprintf(stderr, "qemu: could not load kernel '%s'\n", | |
223 | kernel_filename); | |
224 | exit(1); | |
225 | } | |
5f2bf0fe | 226 | /* load initrd above kernel */ |
636aa70a BS |
227 | *initrd_size = 0; |
228 | if (initrd_filename) { | |
5f2bf0fe BS |
229 | *initrd_addr = TARGET_PAGE_ALIGN(kernel_top); |
230 | ||
636aa70a | 231 | *initrd_size = load_image_targphys(initrd_filename, |
5f2bf0fe BS |
232 | *initrd_addr, |
233 | RAM_size - *initrd_addr); | |
234 | if ((int)*initrd_size < 0) { | |
636aa70a BS |
235 | fprintf(stderr, "qemu: could not load initial ram disk '%s'\n", |
236 | initrd_filename); | |
237 | exit(1); | |
238 | } | |
239 | } | |
240 | if (*initrd_size > 0) { | |
241 | for (i = 0; i < 64 * TARGET_PAGE_SIZE; i += TARGET_PAGE_SIZE) { | |
5f2bf0fe | 242 | ptr = rom_ptr(*kernel_addr + i); |
6908d9ce | 243 | if (ldl_p(ptr + 8) == 0x48647253) { /* HdrS */ |
5f2bf0fe | 244 | stl_p(ptr + 24, *initrd_addr + *kernel_addr); |
6908d9ce | 245 | stl_p(ptr + 28, *initrd_size); |
636aa70a BS |
246 | break; |
247 | } | |
248 | } | |
249 | } | |
250 | } | |
251 | return kernel_size; | |
252 | } | |
3475187d | 253 | |
98cec4a2 | 254 | void cpu_check_irqs(CPUSPARCState *env) |
9d926598 | 255 | { |
d532b26c IK |
256 | uint32_t pil = env->pil_in | |
257 | (env->softint & ~(SOFTINT_TIMER | SOFTINT_STIMER)); | |
258 | ||
a7be9bad AT |
259 | /* TT_IVEC has a higher priority (16) than TT_EXTINT (31..17) */ |
260 | if (env->ivec_status & 0x20) { | |
261 | return; | |
262 | } | |
d532b26c IK |
263 | /* check if TM or SM in SOFTINT are set |
264 | setting these also causes interrupt 14 */ | |
265 | if (env->softint & (SOFTINT_TIMER | SOFTINT_STIMER)) { | |
266 | pil |= 1 << 14; | |
267 | } | |
268 | ||
9f94778c AT |
269 | /* The bit corresponding to psrpil is (1<< psrpil), the next bit |
270 | is (2 << psrpil). */ | |
271 | if (pil < (2 << env->psrpil)){ | |
d532b26c IK |
272 | if (env->interrupt_request & CPU_INTERRUPT_HARD) { |
273 | CPUIRQ_DPRINTF("Reset CPU IRQ (current interrupt %x)\n", | |
274 | env->interrupt_index); | |
275 | env->interrupt_index = 0; | |
276 | cpu_reset_interrupt(env, CPU_INTERRUPT_HARD); | |
277 | } | |
278 | return; | |
279 | } | |
280 | ||
281 | if (cpu_interrupts_enabled(env)) { | |
9d926598 | 282 | |
9d926598 BS |
283 | unsigned int i; |
284 | ||
d532b26c | 285 | for (i = 15; i > env->psrpil; i--) { |
9d926598 BS |
286 | if (pil & (1 << i)) { |
287 | int old_interrupt = env->interrupt_index; | |
d532b26c IK |
288 | int new_interrupt = TT_EXTINT | i; |
289 | ||
a7be9bad AT |
290 | if (unlikely(env->tl > 0 && cpu_tsptr(env)->tt > new_interrupt |
291 | && ((cpu_tsptr(env)->tt & 0x1f0) == TT_EXTINT))) { | |
d532b26c IK |
292 | CPUIRQ_DPRINTF("Not setting CPU IRQ: TL=%d " |
293 | "current %x >= pending %x\n", | |
294 | env->tl, cpu_tsptr(env)->tt, new_interrupt); | |
295 | } else if (old_interrupt != new_interrupt) { | |
296 | env->interrupt_index = new_interrupt; | |
297 | CPUIRQ_DPRINTF("Set CPU IRQ %d old=%x new=%x\n", i, | |
298 | old_interrupt, new_interrupt); | |
9d926598 BS |
299 | cpu_interrupt(env, CPU_INTERRUPT_HARD); |
300 | } | |
301 | break; | |
302 | } | |
303 | } | |
9f94778c | 304 | } else if (env->interrupt_request & CPU_INTERRUPT_HARD) { |
d532b26c IK |
305 | CPUIRQ_DPRINTF("Interrupts disabled, pil=%08x pil_in=%08x softint=%08x " |
306 | "current interrupt %x\n", | |
307 | pil, env->pil_in, env->softint, env->interrupt_index); | |
9f94778c AT |
308 | env->interrupt_index = 0; |
309 | cpu_reset_interrupt(env, CPU_INTERRUPT_HARD); | |
9d926598 BS |
310 | } |
311 | } | |
312 | ||
98cec4a2 | 313 | static void cpu_kick_irq(CPUSPARCState *env) |
8f4efc55 IK |
314 | { |
315 | env->halted = 0; | |
316 | cpu_check_irqs(env); | |
94ad5b00 | 317 | qemu_cpu_kick(env); |
8f4efc55 IK |
318 | } |
319 | ||
361dea40 | 320 | static void cpu_set_ivec_irq(void *opaque, int irq, int level) |
9d926598 | 321 | { |
98cec4a2 | 322 | CPUSPARCState *env = opaque; |
9d926598 BS |
323 | |
324 | if (level) { | |
23cf96e1 AT |
325 | if (!(env->ivec_status & 0x20)) { |
326 | CPUIRQ_DPRINTF("Raise IVEC IRQ %d\n", irq); | |
327 | env->halted = 0; | |
328 | env->interrupt_index = TT_IVEC; | |
329 | env->ivec_status |= 0x20; | |
330 | env->ivec_data[0] = (0x1f << 6) | irq; | |
331 | env->ivec_data[1] = 0; | |
332 | env->ivec_data[2] = 0; | |
333 | cpu_interrupt(env, CPU_INTERRUPT_HARD); | |
334 | } | |
335 | } else { | |
336 | if (env->ivec_status & 0x20) { | |
337 | CPUIRQ_DPRINTF("Lower IVEC IRQ %d\n", irq); | |
338 | env->ivec_status &= ~0x20; | |
339 | cpu_reset_interrupt(env, CPU_INTERRUPT_HARD); | |
340 | } | |
9d926598 BS |
341 | } |
342 | } | |
343 | ||
e87231d4 | 344 | typedef struct ResetData { |
403d7a2d | 345 | SPARCCPU *cpu; |
44a99354 | 346 | uint64_t prom_addr; |
e87231d4 BS |
347 | } ResetData; |
348 | ||
8f4efc55 IK |
349 | void cpu_put_timer(QEMUFile *f, CPUTimer *s) |
350 | { | |
351 | qemu_put_be32s(f, &s->frequency); | |
352 | qemu_put_be32s(f, &s->disabled); | |
353 | qemu_put_be64s(f, &s->disabled_mask); | |
354 | qemu_put_sbe64s(f, &s->clock_offset); | |
355 | ||
356 | qemu_put_timer(f, s->qtimer); | |
357 | } | |
358 | ||
359 | void cpu_get_timer(QEMUFile *f, CPUTimer *s) | |
360 | { | |
361 | qemu_get_be32s(f, &s->frequency); | |
362 | qemu_get_be32s(f, &s->disabled); | |
363 | qemu_get_be64s(f, &s->disabled_mask); | |
364 | qemu_get_sbe64s(f, &s->clock_offset); | |
365 | ||
366 | qemu_get_timer(f, s->qtimer); | |
367 | } | |
368 | ||
98cec4a2 | 369 | static CPUTimer* cpu_timer_create(const char* name, CPUSPARCState *env, |
8f4efc55 IK |
370 | QEMUBHFunc *cb, uint32_t frequency, |
371 | uint64_t disabled_mask) | |
372 | { | |
7267c094 | 373 | CPUTimer *timer = g_malloc0(sizeof (CPUTimer)); |
8f4efc55 IK |
374 | |
375 | timer->name = name; | |
376 | timer->frequency = frequency; | |
377 | timer->disabled_mask = disabled_mask; | |
378 | ||
379 | timer->disabled = 1; | |
74475455 | 380 | timer->clock_offset = qemu_get_clock_ns(vm_clock); |
8f4efc55 | 381 | |
74475455 | 382 | timer->qtimer = qemu_new_timer_ns(vm_clock, cb, env); |
8f4efc55 IK |
383 | |
384 | return timer; | |
385 | } | |
386 | ||
387 | static void cpu_timer_reset(CPUTimer *timer) | |
388 | { | |
389 | timer->disabled = 1; | |
74475455 | 390 | timer->clock_offset = qemu_get_clock_ns(vm_clock); |
8f4efc55 IK |
391 | |
392 | qemu_del_timer(timer->qtimer); | |
393 | } | |
394 | ||
c68ea704 FB |
395 | static void main_cpu_reset(void *opaque) |
396 | { | |
e87231d4 | 397 | ResetData *s = (ResetData *)opaque; |
403d7a2d | 398 | CPUSPARCState *env = &s->cpu->env; |
44a99354 | 399 | static unsigned int nr_resets; |
20c9f095 | 400 | |
403d7a2d | 401 | cpu_reset(CPU(s->cpu)); |
8f4efc55 IK |
402 | |
403 | cpu_timer_reset(env->tick); | |
404 | cpu_timer_reset(env->stick); | |
405 | cpu_timer_reset(env->hstick); | |
406 | ||
e87231d4 BS |
407 | env->gregs[1] = 0; // Memory start |
408 | env->gregs[2] = ram_size; // Memory size | |
409 | env->gregs[3] = 0; // Machine description XXX | |
44a99354 BS |
410 | if (nr_resets++ == 0) { |
411 | /* Power on reset */ | |
412 | env->pc = s->prom_addr + 0x20ULL; | |
413 | } else { | |
414 | env->pc = s->prom_addr + 0x40ULL; | |
415 | } | |
e87231d4 | 416 | env->npc = env->pc + 4; |
20c9f095 BS |
417 | } |
418 | ||
22548760 | 419 | static void tick_irq(void *opaque) |
20c9f095 | 420 | { |
98cec4a2 | 421 | CPUSPARCState *env = opaque; |
20c9f095 | 422 | |
8f4efc55 IK |
423 | CPUTimer* timer = env->tick; |
424 | ||
425 | if (timer->disabled) { | |
426 | CPUIRQ_DPRINTF("tick_irq: softint disabled\n"); | |
427 | return; | |
428 | } else { | |
429 | CPUIRQ_DPRINTF("tick: fire\n"); | |
8fa211e8 | 430 | } |
8f4efc55 IK |
431 | |
432 | env->softint |= SOFTINT_TIMER; | |
433 | cpu_kick_irq(env); | |
20c9f095 BS |
434 | } |
435 | ||
22548760 | 436 | static void stick_irq(void *opaque) |
20c9f095 | 437 | { |
98cec4a2 | 438 | CPUSPARCState *env = opaque; |
20c9f095 | 439 | |
8f4efc55 IK |
440 | CPUTimer* timer = env->stick; |
441 | ||
442 | if (timer->disabled) { | |
443 | CPUIRQ_DPRINTF("stick_irq: softint disabled\n"); | |
444 | return; | |
445 | } else { | |
446 | CPUIRQ_DPRINTF("stick: fire\n"); | |
8fa211e8 | 447 | } |
8f4efc55 IK |
448 | |
449 | env->softint |= SOFTINT_STIMER; | |
450 | cpu_kick_irq(env); | |
20c9f095 BS |
451 | } |
452 | ||
22548760 | 453 | static void hstick_irq(void *opaque) |
20c9f095 | 454 | { |
98cec4a2 | 455 | CPUSPARCState *env = opaque; |
20c9f095 | 456 | |
8f4efc55 IK |
457 | CPUTimer* timer = env->hstick; |
458 | ||
459 | if (timer->disabled) { | |
460 | CPUIRQ_DPRINTF("hstick_irq: softint disabled\n"); | |
461 | return; | |
462 | } else { | |
463 | CPUIRQ_DPRINTF("hstick: fire\n"); | |
8fa211e8 | 464 | } |
8f4efc55 IK |
465 | |
466 | env->softint |= SOFTINT_STIMER; | |
467 | cpu_kick_irq(env); | |
468 | } | |
469 | ||
470 | static int64_t cpu_to_timer_ticks(int64_t cpu_ticks, uint32_t frequency) | |
471 | { | |
472 | return muldiv64(cpu_ticks, get_ticks_per_sec(), frequency); | |
473 | } | |
474 | ||
475 | static uint64_t timer_to_cpu_ticks(int64_t timer_ticks, uint32_t frequency) | |
476 | { | |
477 | return muldiv64(timer_ticks, frequency, get_ticks_per_sec()); | |
c68ea704 FB |
478 | } |
479 | ||
8f4efc55 | 480 | void cpu_tick_set_count(CPUTimer *timer, uint64_t count) |
f4b1a842 | 481 | { |
8f4efc55 IK |
482 | uint64_t real_count = count & ~timer->disabled_mask; |
483 | uint64_t disabled_bit = count & timer->disabled_mask; | |
484 | ||
74475455 | 485 | int64_t vm_clock_offset = qemu_get_clock_ns(vm_clock) - |
8f4efc55 IK |
486 | cpu_to_timer_ticks(real_count, timer->frequency); |
487 | ||
488 | TIMER_DPRINTF("%s set_count count=0x%016lx (%s) p=%p\n", | |
489 | timer->name, real_count, | |
490 | timer->disabled?"disabled":"enabled", timer); | |
491 | ||
492 | timer->disabled = disabled_bit ? 1 : 0; | |
493 | timer->clock_offset = vm_clock_offset; | |
f4b1a842 BS |
494 | } |
495 | ||
8f4efc55 | 496 | uint64_t cpu_tick_get_count(CPUTimer *timer) |
f4b1a842 | 497 | { |
8f4efc55 | 498 | uint64_t real_count = timer_to_cpu_ticks( |
74475455 | 499 | qemu_get_clock_ns(vm_clock) - timer->clock_offset, |
8f4efc55 IK |
500 | timer->frequency); |
501 | ||
502 | TIMER_DPRINTF("%s get_count count=0x%016lx (%s) p=%p\n", | |
503 | timer->name, real_count, | |
504 | timer->disabled?"disabled":"enabled", timer); | |
505 | ||
506 | if (timer->disabled) | |
507 | real_count |= timer->disabled_mask; | |
508 | ||
509 | return real_count; | |
f4b1a842 BS |
510 | } |
511 | ||
8f4efc55 | 512 | void cpu_tick_set_limit(CPUTimer *timer, uint64_t limit) |
f4b1a842 | 513 | { |
74475455 | 514 | int64_t now = qemu_get_clock_ns(vm_clock); |
8f4efc55 IK |
515 | |
516 | uint64_t real_limit = limit & ~timer->disabled_mask; | |
517 | timer->disabled = (limit & timer->disabled_mask) ? 1 : 0; | |
518 | ||
519 | int64_t expires = cpu_to_timer_ticks(real_limit, timer->frequency) + | |
520 | timer->clock_offset; | |
521 | ||
522 | if (expires < now) { | |
523 | expires = now + 1; | |
524 | } | |
525 | ||
526 | TIMER_DPRINTF("%s set_limit limit=0x%016lx (%s) p=%p " | |
527 | "called with limit=0x%016lx at 0x%016lx (delta=0x%016lx)\n", | |
528 | timer->name, real_limit, | |
529 | timer->disabled?"disabled":"enabled", | |
530 | timer, limit, | |
531 | timer_to_cpu_ticks(now - timer->clock_offset, | |
532 | timer->frequency), | |
533 | timer_to_cpu_ticks(expires - now, timer->frequency)); | |
534 | ||
535 | if (!real_limit) { | |
536 | TIMER_DPRINTF("%s set_limit limit=ZERO - not starting timer\n", | |
537 | timer->name); | |
538 | qemu_del_timer(timer->qtimer); | |
539 | } else if (timer->disabled) { | |
540 | qemu_del_timer(timer->qtimer); | |
541 | } else { | |
542 | qemu_mod_timer(timer->qtimer, expires); | |
543 | } | |
f4b1a842 BS |
544 | } |
545 | ||
361dea40 | 546 | static void isa_irq_handler(void *opaque, int n, int level) |
1387fe4a | 547 | { |
361dea40 BS |
548 | static const int isa_irq_to_ivec[16] = { |
549 | [1] = 0x29, /* keyboard */ | |
550 | [4] = 0x2b, /* serial */ | |
551 | [6] = 0x27, /* floppy */ | |
552 | [7] = 0x22, /* parallel */ | |
553 | [12] = 0x2a, /* mouse */ | |
554 | }; | |
555 | qemu_irq *irqs = opaque; | |
556 | int ivec; | |
557 | ||
558 | assert(n < 16); | |
559 | ivec = isa_irq_to_ivec[n]; | |
560 | EBUS_DPRINTF("Set ISA IRQ %d level %d -> ivec 0x%x\n", n, level, ivec); | |
561 | if (ivec) { | |
562 | qemu_set_irq(irqs[ivec], level); | |
563 | } | |
1387fe4a BS |
564 | } |
565 | ||
c190ea07 | 566 | /* EBUS (Eight bit bus) bridge */ |
48a18b3c | 567 | static ISABus * |
361dea40 | 568 | pci_ebus_init(PCIBus *bus, int devfn, qemu_irq *irqs) |
c190ea07 | 569 | { |
1387fe4a | 570 | qemu_irq *isa_irq; |
ab953e28 | 571 | PCIDevice *pci_dev; |
48a18b3c | 572 | ISABus *isa_bus; |
1387fe4a | 573 | |
ab953e28 HP |
574 | pci_dev = pci_create_simple(bus, devfn, "ebus"); |
575 | isa_bus = DO_UPCAST(ISABus, qbus, | |
576 | qdev_get_child_bus(&pci_dev->qdev, "isa.0")); | |
361dea40 | 577 | isa_irq = qemu_allocate_irqs(isa_irq_handler, irqs, 16); |
48a18b3c HP |
578 | isa_bus_irqs(isa_bus, isa_irq); |
579 | return isa_bus; | |
53e3c4f9 | 580 | } |
c190ea07 | 581 | |
81a322d4 | 582 | static int |
c5e6fb7e | 583 | pci_ebus_init1(PCIDevice *pci_dev) |
53e3c4f9 | 584 | { |
c5e6fb7e AK |
585 | EbusState *s = DO_UPCAST(EbusState, pci_dev, pci_dev); |
586 | ||
c2d0d012 | 587 | isa_bus_new(&pci_dev->qdev, pci_address_space_io(pci_dev)); |
c5e6fb7e AK |
588 | |
589 | pci_dev->config[0x04] = 0x06; // command = bus master, pci mem | |
590 | pci_dev->config[0x05] = 0x00; | |
591 | pci_dev->config[0x06] = 0xa0; // status = fast back-to-back, 66MHz, no error | |
592 | pci_dev->config[0x07] = 0x03; // status = medium devsel | |
593 | pci_dev->config[0x09] = 0x00; // programming i/f | |
594 | pci_dev->config[0x0D] = 0x0a; // latency_timer | |
595 | ||
596 | isa_mmio_setup(&s->bar0, 0x1000000); | |
e824b2cc | 597 | pci_register_bar(pci_dev, 0, PCI_BASE_ADDRESS_SPACE_MEMORY, &s->bar0); |
c5e6fb7e | 598 | isa_mmio_setup(&s->bar1, 0x800000); |
e824b2cc | 599 | pci_register_bar(pci_dev, 1, PCI_BASE_ADDRESS_SPACE_MEMORY, &s->bar1); |
81a322d4 | 600 | return 0; |
c190ea07 BS |
601 | } |
602 | ||
40021f08 AL |
603 | static void ebus_class_init(ObjectClass *klass, void *data) |
604 | { | |
605 | PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); | |
606 | ||
607 | k->init = pci_ebus_init1; | |
608 | k->vendor_id = PCI_VENDOR_ID_SUN; | |
609 | k->device_id = PCI_DEVICE_ID_SUN_EBUS; | |
610 | k->revision = 0x01; | |
611 | k->class_id = PCI_CLASS_BRIDGE_OTHER; | |
612 | } | |
613 | ||
39bffca2 AL |
614 | static TypeInfo ebus_info = { |
615 | .name = "ebus", | |
616 | .parent = TYPE_PCI_DEVICE, | |
617 | .instance_size = sizeof(EbusState), | |
618 | .class_init = ebus_class_init, | |
53e3c4f9 BS |
619 | }; |
620 | ||
d4edce38 AK |
621 | typedef struct PROMState { |
622 | SysBusDevice busdev; | |
623 | MemoryRegion prom; | |
624 | } PROMState; | |
625 | ||
409dbce5 AJ |
626 | static uint64_t translate_prom_address(void *opaque, uint64_t addr) |
627 | { | |
628 | target_phys_addr_t *base_addr = (target_phys_addr_t *)opaque; | |
629 | return addr + *base_addr - PROM_VADDR; | |
630 | } | |
631 | ||
1baffa46 | 632 | /* Boot PROM (OpenBIOS) */ |
c227f099 | 633 | static void prom_init(target_phys_addr_t addr, const char *bios_name) |
1baffa46 BS |
634 | { |
635 | DeviceState *dev; | |
636 | SysBusDevice *s; | |
637 | char *filename; | |
638 | int ret; | |
639 | ||
640 | dev = qdev_create(NULL, "openprom"); | |
e23a1b33 | 641 | qdev_init_nofail(dev); |
1baffa46 BS |
642 | s = sysbus_from_qdev(dev); |
643 | ||
644 | sysbus_mmio_map(s, 0, addr); | |
645 | ||
646 | /* load boot prom */ | |
647 | if (bios_name == NULL) { | |
648 | bios_name = PROM_FILENAME; | |
649 | } | |
650 | filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name); | |
651 | if (filename) { | |
409dbce5 AJ |
652 | ret = load_elf(filename, translate_prom_address, &addr, |
653 | NULL, NULL, NULL, 1, ELF_MACHINE, 0); | |
1baffa46 BS |
654 | if (ret < 0 || ret > PROM_SIZE_MAX) { |
655 | ret = load_image_targphys(filename, addr, PROM_SIZE_MAX); | |
656 | } | |
7267c094 | 657 | g_free(filename); |
1baffa46 BS |
658 | } else { |
659 | ret = -1; | |
660 | } | |
661 | if (ret < 0 || ret > PROM_SIZE_MAX) { | |
662 | fprintf(stderr, "qemu: could not load prom '%s'\n", bios_name); | |
663 | exit(1); | |
664 | } | |
665 | } | |
666 | ||
81a322d4 | 667 | static int prom_init1(SysBusDevice *dev) |
1baffa46 | 668 | { |
d4edce38 | 669 | PROMState *s = FROM_SYSBUS(PROMState, dev); |
1baffa46 | 670 | |
c5705a77 AK |
671 | memory_region_init_ram(&s->prom, "sun4u.prom", PROM_SIZE_MAX); |
672 | vmstate_register_ram_global(&s->prom); | |
d4edce38 | 673 | memory_region_set_readonly(&s->prom, true); |
750ecd44 | 674 | sysbus_init_mmio(dev, &s->prom); |
81a322d4 | 675 | return 0; |
1baffa46 BS |
676 | } |
677 | ||
999e12bb AL |
678 | static Property prom_properties[] = { |
679 | {/* end of property list */}, | |
680 | }; | |
681 | ||
682 | static void prom_class_init(ObjectClass *klass, void *data) | |
683 | { | |
39bffca2 | 684 | DeviceClass *dc = DEVICE_CLASS(klass); |
999e12bb AL |
685 | SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass); |
686 | ||
687 | k->init = prom_init1; | |
39bffca2 | 688 | dc->props = prom_properties; |
999e12bb AL |
689 | } |
690 | ||
39bffca2 AL |
691 | static TypeInfo prom_info = { |
692 | .name = "openprom", | |
693 | .parent = TYPE_SYS_BUS_DEVICE, | |
694 | .instance_size = sizeof(PROMState), | |
695 | .class_init = prom_class_init, | |
1baffa46 BS |
696 | }; |
697 | ||
bda42033 BS |
698 | |
699 | typedef struct RamDevice | |
700 | { | |
701 | SysBusDevice busdev; | |
d4edce38 | 702 | MemoryRegion ram; |
04843626 | 703 | uint64_t size; |
bda42033 BS |
704 | } RamDevice; |
705 | ||
706 | /* System RAM */ | |
81a322d4 | 707 | static int ram_init1(SysBusDevice *dev) |
bda42033 | 708 | { |
bda42033 BS |
709 | RamDevice *d = FROM_SYSBUS(RamDevice, dev); |
710 | ||
c5705a77 AK |
711 | memory_region_init_ram(&d->ram, "sun4u.ram", d->size); |
712 | vmstate_register_ram_global(&d->ram); | |
750ecd44 | 713 | sysbus_init_mmio(dev, &d->ram); |
81a322d4 | 714 | return 0; |
bda42033 BS |
715 | } |
716 | ||
c227f099 | 717 | static void ram_init(target_phys_addr_t addr, ram_addr_t RAM_size) |
bda42033 BS |
718 | { |
719 | DeviceState *dev; | |
720 | SysBusDevice *s; | |
721 | RamDevice *d; | |
722 | ||
723 | /* allocate RAM */ | |
724 | dev = qdev_create(NULL, "memory"); | |
725 | s = sysbus_from_qdev(dev); | |
726 | ||
727 | d = FROM_SYSBUS(RamDevice, s); | |
728 | d->size = RAM_size; | |
e23a1b33 | 729 | qdev_init_nofail(dev); |
bda42033 BS |
730 | |
731 | sysbus_mmio_map(s, 0, addr); | |
732 | } | |
733 | ||
999e12bb AL |
734 | static Property ram_properties[] = { |
735 | DEFINE_PROP_UINT64("size", RamDevice, size, 0), | |
736 | DEFINE_PROP_END_OF_LIST(), | |
737 | }; | |
738 | ||
739 | static void ram_class_init(ObjectClass *klass, void *data) | |
740 | { | |
39bffca2 | 741 | DeviceClass *dc = DEVICE_CLASS(klass); |
999e12bb AL |
742 | SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass); |
743 | ||
744 | k->init = ram_init1; | |
39bffca2 | 745 | dc->props = ram_properties; |
999e12bb AL |
746 | } |
747 | ||
39bffca2 AL |
748 | static TypeInfo ram_info = { |
749 | .name = "memory", | |
750 | .parent = TYPE_SYS_BUS_DEVICE, | |
751 | .instance_size = sizeof(RamDevice), | |
752 | .class_init = ram_class_init, | |
bda42033 BS |
753 | }; |
754 | ||
f9d1465f | 755 | static SPARCCPU *cpu_devinit(const char *cpu_model, const struct hwdef *hwdef) |
3475187d | 756 | { |
8ebdf9dc | 757 | SPARCCPU *cpu; |
98cec4a2 | 758 | CPUSPARCState *env; |
e87231d4 | 759 | ResetData *reset_info; |
3475187d | 760 | |
8f4efc55 IK |
761 | uint32_t tick_frequency = 100*1000000; |
762 | uint32_t stick_frequency = 100*1000000; | |
763 | uint32_t hstick_frequency = 100*1000000; | |
764 | ||
8ebdf9dc | 765 | if (cpu_model == NULL) { |
c7ba218d | 766 | cpu_model = hwdef->default_cpu_model; |
8ebdf9dc AF |
767 | } |
768 | cpu = cpu_sparc_init(cpu_model); | |
769 | if (cpu == NULL) { | |
62724a37 BS |
770 | fprintf(stderr, "Unable to find Sparc CPU definition\n"); |
771 | exit(1); | |
772 | } | |
8ebdf9dc | 773 | env = &cpu->env; |
20c9f095 | 774 | |
8f4efc55 IK |
775 | env->tick = cpu_timer_create("tick", env, tick_irq, |
776 | tick_frequency, TICK_NPT_MASK); | |
777 | ||
778 | env->stick = cpu_timer_create("stick", env, stick_irq, | |
779 | stick_frequency, TICK_INT_DIS); | |
20c9f095 | 780 | |
8f4efc55 IK |
781 | env->hstick = cpu_timer_create("hstick", env, hstick_irq, |
782 | hstick_frequency, TICK_INT_DIS); | |
e87231d4 | 783 | |
7267c094 | 784 | reset_info = g_malloc0(sizeof(ResetData)); |
403d7a2d | 785 | reset_info->cpu = cpu; |
44a99354 | 786 | reset_info->prom_addr = hwdef->prom_addr; |
a08d4367 | 787 | qemu_register_reset(main_cpu_reset, reset_info); |
c68ea704 | 788 | |
f9d1465f | 789 | return cpu; |
7b833f5b BS |
790 | } |
791 | ||
38bc50f7 RH |
792 | static void sun4uv_init(MemoryRegion *address_space_mem, |
793 | ram_addr_t RAM_size, | |
7b833f5b BS |
794 | const char *boot_devices, |
795 | const char *kernel_filename, const char *kernel_cmdline, | |
796 | const char *initrd_filename, const char *cpu_model, | |
797 | const struct hwdef *hwdef) | |
798 | { | |
f9d1465f | 799 | SPARCCPU *cpu; |
98cec4a2 | 800 | CPUSPARCState *env; |
43a34704 | 801 | M48t59State *nvram; |
7b833f5b | 802 | unsigned int i; |
5f2bf0fe | 803 | uint64_t initrd_addr, initrd_size, kernel_addr, kernel_size, kernel_entry; |
7b833f5b | 804 | PCIBus *pci_bus, *pci_bus2, *pci_bus3; |
48a18b3c | 805 | ISABus *isa_bus; |
361dea40 | 806 | qemu_irq *ivec_irqs, *pbm_irqs; |
f455e98c | 807 | DriveInfo *hd[MAX_IDE_BUS * MAX_IDE_DEVS]; |
fd8014e1 | 808 | DriveInfo *fd[MAX_FD]; |
7b833f5b BS |
809 | void *fw_cfg; |
810 | ||
7b833f5b | 811 | /* init CPUs */ |
f9d1465f AF |
812 | cpu = cpu_devinit(cpu_model, hwdef); |
813 | env = &cpu->env; | |
7b833f5b | 814 | |
bda42033 BS |
815 | /* set up devices */ |
816 | ram_init(0, RAM_size); | |
3475187d | 817 | |
1baffa46 | 818 | prom_init(hwdef->prom_addr, bios_name); |
3475187d | 819 | |
361dea40 BS |
820 | ivec_irqs = qemu_allocate_irqs(cpu_set_ivec_irq, env, IVEC_MAX); |
821 | pci_bus = pci_apb_init(APB_SPECIAL_BASE, APB_MEM_BASE, ivec_irqs, &pci_bus2, | |
822 | &pci_bus3, &pbm_irqs); | |
78895427 | 823 | pci_vga_init(pci_bus); |
83469015 | 824 | |
c190ea07 | 825 | // XXX Should be pci_bus3 |
361dea40 | 826 | isa_bus = pci_ebus_init(pci_bus, -1, pbm_irqs); |
c190ea07 | 827 | |
e87231d4 BS |
828 | i = 0; |
829 | if (hwdef->console_serial_base) { | |
38bc50f7 | 830 | serial_mm_init(address_space_mem, hwdef->console_serial_base, 0, |
39186d8a | 831 | NULL, 115200, serial_hds[i], DEVICE_BIG_ENDIAN); |
e87231d4 BS |
832 | i++; |
833 | } | |
834 | for(; i < MAX_SERIAL_PORTS; i++) { | |
83469015 | 835 | if (serial_hds[i]) { |
48a18b3c | 836 | serial_isa_init(isa_bus, i, serial_hds[i]); |
83469015 FB |
837 | } |
838 | } | |
839 | ||
840 | for(i = 0; i < MAX_PARALLEL_PORTS; i++) { | |
841 | if (parallel_hds[i]) { | |
48a18b3c | 842 | parallel_init(isa_bus, i, parallel_hds[i]); |
83469015 FB |
843 | } |
844 | } | |
845 | ||
cb457d76 | 846 | for(i = 0; i < nb_nics; i++) |
07caea31 | 847 | pci_nic_init_nofail(&nd_table[i], "ne2k_pci", NULL); |
83469015 | 848 | |
75717903 | 849 | ide_drive_get(hd, MAX_IDE_BUS); |
e4bcb14c | 850 | |
3b898dda BS |
851 | pci_cmd646_ide_init(pci_bus, hd, 1); |
852 | ||
48a18b3c | 853 | isa_create_simple(isa_bus, "i8042"); |
e4bcb14c | 854 | for(i = 0; i < MAX_FD; i++) { |
fd8014e1 | 855 | fd[i] = drive_get(IF_FLOPPY, 0, i); |
e4bcb14c | 856 | } |
48a18b3c HP |
857 | fdctrl_init_isa(isa_bus, fd); |
858 | nvram = m48t59_init_isa(isa_bus, 0x0074, NVRAM_SIZE, 59); | |
636aa70a BS |
859 | |
860 | initrd_size = 0; | |
5f2bf0fe | 861 | initrd_addr = 0; |
636aa70a | 862 | kernel_size = sun4u_load_kernel(kernel_filename, initrd_filename, |
5f2bf0fe BS |
863 | ram_size, &initrd_size, &initrd_addr, |
864 | &kernel_addr, &kernel_entry); | |
636aa70a | 865 | |
22548760 | 866 | sun4u_NVRAM_set_params(nvram, NVRAM_SIZE, "Sun4u", RAM_size, boot_devices, |
5f2bf0fe | 867 | kernel_addr, kernel_size, |
0d31cb99 | 868 | kernel_cmdline, |
5f2bf0fe | 869 | initrd_addr, initrd_size, |
0d31cb99 BS |
870 | /* XXX: need an option to load a NVRAM image */ |
871 | 0, | |
872 | graphic_width, graphic_height, graphic_depth, | |
873 | (uint8_t *)&nd_table[0].macaddr); | |
83469015 | 874 | |
3cce6243 BS |
875 | fw_cfg = fw_cfg_init(BIOS_CFG_IOPORT, BIOS_CFG_IOPORT + 1, 0, 0); |
876 | fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1); | |
905fdcb5 BS |
877 | fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size); |
878 | fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, hwdef->machine_id); | |
5f2bf0fe BS |
879 | fw_cfg_add_i64(fw_cfg, FW_CFG_KERNEL_ADDR, kernel_entry); |
880 | fw_cfg_add_i64(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size); | |
513f789f | 881 | if (kernel_cmdline) { |
9c9b0512 BS |
882 | fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, |
883 | strlen(kernel_cmdline) + 1); | |
6bb4ca57 BS |
884 | fw_cfg_add_bytes(fw_cfg, FW_CFG_CMDLINE_DATA, |
885 | (uint8_t*)strdup(kernel_cmdline), | |
886 | strlen(kernel_cmdline) + 1); | |
513f789f | 887 | } else { |
9c9b0512 | 888 | fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, 0); |
513f789f | 889 | } |
5f2bf0fe BS |
890 | fw_cfg_add_i64(fw_cfg, FW_CFG_INITRD_ADDR, initrd_addr); |
891 | fw_cfg_add_i64(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size); | |
513f789f | 892 | fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, boot_devices[0]); |
7589690c BS |
893 | |
894 | fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_WIDTH, graphic_width); | |
895 | fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_HEIGHT, graphic_height); | |
896 | fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_DEPTH, graphic_depth); | |
897 | ||
513f789f | 898 | qemu_register_boot_set(fw_cfg_boot_set, fw_cfg); |
3475187d FB |
899 | } |
900 | ||
905fdcb5 BS |
901 | enum { |
902 | sun4u_id = 0, | |
903 | sun4v_id = 64, | |
e87231d4 | 904 | niagara_id, |
905fdcb5 BS |
905 | }; |
906 | ||
c7ba218d BS |
907 | static const struct hwdef hwdefs[] = { |
908 | /* Sun4u generic PC-like machine */ | |
909 | { | |
5910b047 | 910 | .default_cpu_model = "TI UltraSparc IIi", |
905fdcb5 | 911 | .machine_id = sun4u_id, |
e87231d4 BS |
912 | .prom_addr = 0x1fff0000000ULL, |
913 | .console_serial_base = 0, | |
c7ba218d BS |
914 | }, |
915 | /* Sun4v generic PC-like machine */ | |
916 | { | |
917 | .default_cpu_model = "Sun UltraSparc T1", | |
905fdcb5 | 918 | .machine_id = sun4v_id, |
e87231d4 BS |
919 | .prom_addr = 0x1fff0000000ULL, |
920 | .console_serial_base = 0, | |
921 | }, | |
922 | /* Sun4v generic Niagara machine */ | |
923 | { | |
924 | .default_cpu_model = "Sun UltraSparc T1", | |
925 | .machine_id = niagara_id, | |
926 | .prom_addr = 0xfff0000000ULL, | |
927 | .console_serial_base = 0xfff0c2c000ULL, | |
c7ba218d BS |
928 | }, |
929 | }; | |
930 | ||
931 | /* Sun4u hardware initialisation */ | |
c227f099 | 932 | static void sun4u_init(ram_addr_t RAM_size, |
3023f332 | 933 | const char *boot_devices, |
c7ba218d BS |
934 | const char *kernel_filename, const char *kernel_cmdline, |
935 | const char *initrd_filename, const char *cpu_model) | |
936 | { | |
38bc50f7 | 937 | sun4uv_init(get_system_memory(), RAM_size, boot_devices, kernel_filename, |
c7ba218d BS |
938 | kernel_cmdline, initrd_filename, cpu_model, &hwdefs[0]); |
939 | } | |
940 | ||
941 | /* Sun4v hardware initialisation */ | |
c227f099 | 942 | static void sun4v_init(ram_addr_t RAM_size, |
3023f332 | 943 | const char *boot_devices, |
c7ba218d BS |
944 | const char *kernel_filename, const char *kernel_cmdline, |
945 | const char *initrd_filename, const char *cpu_model) | |
946 | { | |
38bc50f7 | 947 | sun4uv_init(get_system_memory(), RAM_size, boot_devices, kernel_filename, |
c7ba218d BS |
948 | kernel_cmdline, initrd_filename, cpu_model, &hwdefs[1]); |
949 | } | |
950 | ||
e87231d4 | 951 | /* Niagara hardware initialisation */ |
c227f099 | 952 | static void niagara_init(ram_addr_t RAM_size, |
3023f332 | 953 | const char *boot_devices, |
e87231d4 BS |
954 | const char *kernel_filename, const char *kernel_cmdline, |
955 | const char *initrd_filename, const char *cpu_model) | |
956 | { | |
38bc50f7 | 957 | sun4uv_init(get_system_memory(), RAM_size, boot_devices, kernel_filename, |
e87231d4 BS |
958 | kernel_cmdline, initrd_filename, cpu_model, &hwdefs[2]); |
959 | } | |
960 | ||
f80f9ec9 | 961 | static QEMUMachine sun4u_machine = { |
66de733b BS |
962 | .name = "sun4u", |
963 | .desc = "Sun4u platform", | |
964 | .init = sun4u_init, | |
1bcee014 | 965 | .max_cpus = 1, // XXX for now |
0c257437 | 966 | .is_default = 1, |
3475187d | 967 | }; |
c7ba218d | 968 | |
f80f9ec9 | 969 | static QEMUMachine sun4v_machine = { |
66de733b BS |
970 | .name = "sun4v", |
971 | .desc = "Sun4v platform", | |
972 | .init = sun4v_init, | |
1bcee014 | 973 | .max_cpus = 1, // XXX for now |
c7ba218d | 974 | }; |
e87231d4 | 975 | |
f80f9ec9 | 976 | static QEMUMachine niagara_machine = { |
e87231d4 BS |
977 | .name = "Niagara", |
978 | .desc = "Sun4v platform, Niagara", | |
979 | .init = niagara_init, | |
1bcee014 | 980 | .max_cpus = 1, // XXX for now |
e87231d4 | 981 | }; |
f80f9ec9 | 982 | |
83f7d43a AF |
983 | static void sun4u_register_types(void) |
984 | { | |
985 | type_register_static(&ebus_info); | |
986 | type_register_static(&prom_info); | |
987 | type_register_static(&ram_info); | |
988 | } | |
989 | ||
f80f9ec9 AL |
990 | static void sun4u_machine_init(void) |
991 | { | |
992 | qemu_register_machine(&sun4u_machine); | |
993 | qemu_register_machine(&sun4v_machine); | |
994 | qemu_register_machine(&niagara_machine); | |
995 | } | |
996 | ||
83f7d43a | 997 | type_init(sun4u_register_types) |
f80f9ec9 | 998 | machine_init(sun4u_machine_init); |