]>
Commit | Line | Data |
---|---|---|
574bbf7b FB |
1 | /* |
2 | * APIC support | |
5fafdf24 | 3 | * |
574bbf7b FB |
4 | * Copyright (c) 2004-2005 Fabrice Bellard |
5 | * | |
6 | * This library is free software; you can redistribute it and/or | |
7 | * modify it under the terms of the GNU Lesser General Public | |
8 | * License as published by the Free Software Foundation; either | |
9 | * version 2 of the License, or (at your option) any later version. | |
10 | * | |
11 | * This library is distributed in the hope that it will be useful, | |
12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU | |
14 | * Lesser General Public License for more details. | |
15 | * | |
16 | * You should have received a copy of the GNU Lesser General Public | |
8167ee88 | 17 | * License along with this library; if not, see <http://www.gnu.org/licenses/> |
574bbf7b | 18 | */ |
b6a0aa05 | 19 | #include "qemu/osdep.h" |
33c11879 PB |
20 | #include "qemu-common.h" |
21 | #include "cpu.h" | |
1de7afc9 | 22 | #include "qemu/thread.h" |
0d09e41a PB |
23 | #include "hw/i386/apic_internal.h" |
24 | #include "hw/i386/apic.h" | |
25 | #include "hw/i386/ioapic.h" | |
83c9f4ca | 26 | #include "hw/pci/msi.h" |
1de7afc9 | 27 | #include "qemu/host-utils.h" |
d8023f31 | 28 | #include "trace.h" |
0d09e41a PB |
29 | #include "hw/i386/pc.h" |
30 | #include "hw/i386/apic-msidef.h" | |
889211b1 | 31 | #include "qapi/error.h" |
574bbf7b | 32 | |
889211b1 | 33 | #define MAX_APICS 255 |
d3e9db93 FB |
34 | #define MAX_APIC_WORDS 8 |
35 | ||
e5ad936b JK |
36 | #define SYNC_FROM_VAPIC 0x1 |
37 | #define SYNC_TO_VAPIC 0x2 | |
38 | #define SYNC_ISR_IRR_TO_VAPIC 0x4 | |
39 | ||
dae01685 | 40 | static APICCommonState *local_apics[MAX_APICS + 1]; |
73822ec8 | 41 | |
927d5a1d WL |
42 | #define TYPE_APIC "apic" |
43 | #define APIC(obj) \ | |
44 | OBJECT_CHECK(APICCommonState, (obj), TYPE_APIC) | |
45 | ||
dae01685 JK |
46 | static void apic_set_irq(APICCommonState *s, int vector_num, int trigger_mode); |
47 | static void apic_update_irq(APICCommonState *s); | |
610626af AL |
48 | static void apic_get_delivery_bitmask(uint32_t *deliver_bitmask, |
49 | uint8_t dest, uint8_t dest_mode); | |
d592d303 | 50 | |
3b63c04e | 51 | /* Find first bit starting from msb */ |
edf9735e | 52 | static int apic_fls_bit(uint32_t value) |
3b63c04e AJ |
53 | { |
54 | return 31 - clz32(value); | |
55 | } | |
56 | ||
e95f5491 | 57 | /* Find first bit starting from lsb */ |
edf9735e | 58 | static int apic_ffs_bit(uint32_t value) |
d3e9db93 | 59 | { |
bb7e7293 | 60 | return ctz32(value); |
d3e9db93 FB |
61 | } |
62 | ||
edf9735e | 63 | static inline void apic_reset_bit(uint32_t *tab, int index) |
d3e9db93 FB |
64 | { |
65 | int i, mask; | |
66 | i = index >> 5; | |
67 | mask = 1 << (index & 0x1f); | |
68 | tab[i] &= ~mask; | |
69 | } | |
70 | ||
e5ad936b JK |
71 | /* return -1 if no bit is set */ |
72 | static int get_highest_priority_int(uint32_t *tab) | |
73 | { | |
74 | int i; | |
75 | for (i = 7; i >= 0; i--) { | |
76 | if (tab[i] != 0) { | |
edf9735e | 77 | return i * 32 + apic_fls_bit(tab[i]); |
e5ad936b JK |
78 | } |
79 | } | |
80 | return -1; | |
81 | } | |
82 | ||
83 | static void apic_sync_vapic(APICCommonState *s, int sync_type) | |
84 | { | |
85 | VAPICState vapic_state; | |
86 | size_t length; | |
87 | off_t start; | |
88 | int vector; | |
89 | ||
90 | if (!s->vapic_paddr) { | |
91 | return; | |
92 | } | |
93 | if (sync_type & SYNC_FROM_VAPIC) { | |
eb6282f2 SW |
94 | cpu_physical_memory_read(s->vapic_paddr, &vapic_state, |
95 | sizeof(vapic_state)); | |
e5ad936b JK |
96 | s->tpr = vapic_state.tpr; |
97 | } | |
98 | if (sync_type & (SYNC_TO_VAPIC | SYNC_ISR_IRR_TO_VAPIC)) { | |
99 | start = offsetof(VAPICState, isr); | |
100 | length = offsetof(VAPICState, enabled) - offsetof(VAPICState, isr); | |
101 | ||
102 | if (sync_type & SYNC_TO_VAPIC) { | |
60e82579 | 103 | assert(qemu_cpu_is_self(CPU(s->cpu))); |
e5ad936b JK |
104 | |
105 | vapic_state.tpr = s->tpr; | |
106 | vapic_state.enabled = 1; | |
107 | start = 0; | |
108 | length = sizeof(VAPICState); | |
109 | } | |
110 | ||
111 | vector = get_highest_priority_int(s->isr); | |
112 | if (vector < 0) { | |
113 | vector = 0; | |
114 | } | |
115 | vapic_state.isr = vector & 0xf0; | |
116 | ||
117 | vapic_state.zero = 0; | |
118 | ||
119 | vector = get_highest_priority_int(s->irr); | |
120 | if (vector < 0) { | |
121 | vector = 0; | |
122 | } | |
123 | vapic_state.irr = vector & 0xff; | |
124 | ||
2a221651 EI |
125 | cpu_physical_memory_write_rom(&address_space_memory, |
126 | s->vapic_paddr + start, | |
e5ad936b JK |
127 | ((void *)&vapic_state) + start, length); |
128 | } | |
129 | } | |
130 | ||
131 | static void apic_vapic_base_update(APICCommonState *s) | |
132 | { | |
133 | apic_sync_vapic(s, SYNC_TO_VAPIC); | |
134 | } | |
135 | ||
dae01685 | 136 | static void apic_local_deliver(APICCommonState *s, int vector) |
a5b38b51 | 137 | { |
a5b38b51 AJ |
138 | uint32_t lvt = s->lvt[vector]; |
139 | int trigger_mode; | |
140 | ||
d8023f31 BS |
141 | trace_apic_local_deliver(vector, (lvt >> 8) & 7); |
142 | ||
a5b38b51 AJ |
143 | if (lvt & APIC_LVT_MASKED) |
144 | return; | |
145 | ||
146 | switch ((lvt >> 8) & 7) { | |
147 | case APIC_DM_SMI: | |
c3affe56 | 148 | cpu_interrupt(CPU(s->cpu), CPU_INTERRUPT_SMI); |
a5b38b51 AJ |
149 | break; |
150 | ||
151 | case APIC_DM_NMI: | |
c3affe56 | 152 | cpu_interrupt(CPU(s->cpu), CPU_INTERRUPT_NMI); |
a5b38b51 AJ |
153 | break; |
154 | ||
155 | case APIC_DM_EXTINT: | |
c3affe56 | 156 | cpu_interrupt(CPU(s->cpu), CPU_INTERRUPT_HARD); |
a5b38b51 AJ |
157 | break; |
158 | ||
159 | case APIC_DM_FIXED: | |
160 | trigger_mode = APIC_TRIGGER_EDGE; | |
161 | if ((vector == APIC_LVT_LINT0 || vector == APIC_LVT_LINT1) && | |
162 | (lvt & APIC_LVT_LEVEL_TRIGGER)) | |
163 | trigger_mode = APIC_TRIGGER_LEVEL; | |
164 | apic_set_irq(s, lvt & 0xff, trigger_mode); | |
165 | } | |
166 | } | |
167 | ||
d3b0c9e9 | 168 | void apic_deliver_pic_intr(DeviceState *dev, int level) |
1a7de94a | 169 | { |
927d5a1d | 170 | APICCommonState *s = APIC(dev); |
92a16d7a | 171 | |
cf6d64bf BS |
172 | if (level) { |
173 | apic_local_deliver(s, APIC_LVT_LINT0); | |
174 | } else { | |
1a7de94a AJ |
175 | uint32_t lvt = s->lvt[APIC_LVT_LINT0]; |
176 | ||
177 | switch ((lvt >> 8) & 7) { | |
178 | case APIC_DM_FIXED: | |
179 | if (!(lvt & APIC_LVT_LEVEL_TRIGGER)) | |
180 | break; | |
edf9735e | 181 | apic_reset_bit(s->irr, lvt & 0xff); |
1a7de94a AJ |
182 | /* fall through */ |
183 | case APIC_DM_EXTINT: | |
8092cb71 | 184 | apic_update_irq(s); |
1a7de94a AJ |
185 | break; |
186 | } | |
187 | } | |
188 | } | |
189 | ||
dae01685 | 190 | static void apic_external_nmi(APICCommonState *s) |
02c09195 | 191 | { |
02c09195 JK |
192 | apic_local_deliver(s, APIC_LVT_LINT1); |
193 | } | |
194 | ||
d3e9db93 FB |
195 | #define foreach_apic(apic, deliver_bitmask, code) \ |
196 | {\ | |
6d55574a | 197 | int __i, __j;\ |
d3e9db93 | 198 | for(__i = 0; __i < MAX_APIC_WORDS; __i++) {\ |
6d55574a | 199 | uint32_t __mask = deliver_bitmask[__i];\ |
d3e9db93 FB |
200 | if (__mask) {\ |
201 | for(__j = 0; __j < 32; __j++) {\ | |
6d55574a | 202 | if (__mask & (1U << __j)) {\ |
d3e9db93 FB |
203 | apic = local_apics[__i * 32 + __j];\ |
204 | if (apic) {\ | |
205 | code;\ | |
206 | }\ | |
207 | }\ | |
208 | }\ | |
209 | }\ | |
210 | }\ | |
211 | } | |
212 | ||
5fafdf24 | 213 | static void apic_bus_deliver(const uint32_t *deliver_bitmask, |
1f6f408c | 214 | uint8_t delivery_mode, uint8_t vector_num, |
d592d303 FB |
215 | uint8_t trigger_mode) |
216 | { | |
dae01685 | 217 | APICCommonState *apic_iter; |
d592d303 FB |
218 | |
219 | switch (delivery_mode) { | |
220 | case APIC_DM_LOWPRI: | |
8dd69b8f | 221 | /* XXX: search for focus processor, arbitration */ |
d3e9db93 FB |
222 | { |
223 | int i, d; | |
224 | d = -1; | |
225 | for(i = 0; i < MAX_APIC_WORDS; i++) { | |
226 | if (deliver_bitmask[i]) { | |
edf9735e | 227 | d = i * 32 + apic_ffs_bit(deliver_bitmask[i]); |
d3e9db93 FB |
228 | break; |
229 | } | |
230 | } | |
231 | if (d >= 0) { | |
232 | apic_iter = local_apics[d]; | |
233 | if (apic_iter) { | |
234 | apic_set_irq(apic_iter, vector_num, trigger_mode); | |
235 | } | |
236 | } | |
8dd69b8f | 237 | } |
d3e9db93 | 238 | return; |
8dd69b8f | 239 | |
d592d303 | 240 | case APIC_DM_FIXED: |
d592d303 FB |
241 | break; |
242 | ||
243 | case APIC_DM_SMI: | |
e2eb9d3e | 244 | foreach_apic(apic_iter, deliver_bitmask, |
c3affe56 | 245 | cpu_interrupt(CPU(apic_iter->cpu), CPU_INTERRUPT_SMI) |
60671e58 | 246 | ); |
e2eb9d3e AJ |
247 | return; |
248 | ||
d592d303 | 249 | case APIC_DM_NMI: |
e2eb9d3e | 250 | foreach_apic(apic_iter, deliver_bitmask, |
c3affe56 | 251 | cpu_interrupt(CPU(apic_iter->cpu), CPU_INTERRUPT_NMI) |
60671e58 | 252 | ); |
e2eb9d3e | 253 | return; |
d592d303 FB |
254 | |
255 | case APIC_DM_INIT: | |
256 | /* normal INIT IPI sent to processors */ | |
5fafdf24 | 257 | foreach_apic(apic_iter, deliver_bitmask, |
c3affe56 | 258 | cpu_interrupt(CPU(apic_iter->cpu), |
60671e58 AF |
259 | CPU_INTERRUPT_INIT) |
260 | ); | |
d592d303 | 261 | return; |
3b46e624 | 262 | |
d592d303 | 263 | case APIC_DM_EXTINT: |
b1fc0348 | 264 | /* handled in I/O APIC code */ |
d592d303 FB |
265 | break; |
266 | ||
267 | default: | |
268 | return; | |
269 | } | |
270 | ||
5fafdf24 | 271 | foreach_apic(apic_iter, deliver_bitmask, |
d3e9db93 | 272 | apic_set_irq(apic_iter, vector_num, trigger_mode) ); |
d592d303 | 273 | } |
574bbf7b | 274 | |
1f6f408c JK |
275 | void apic_deliver_irq(uint8_t dest, uint8_t dest_mode, uint8_t delivery_mode, |
276 | uint8_t vector_num, uint8_t trigger_mode) | |
610626af AL |
277 | { |
278 | uint32_t deliver_bitmask[MAX_APIC_WORDS]; | |
279 | ||
d8023f31 | 280 | trace_apic_deliver_irq(dest, dest_mode, delivery_mode, vector_num, |
1f6f408c | 281 | trigger_mode); |
d8023f31 | 282 | |
610626af | 283 | apic_get_delivery_bitmask(deliver_bitmask, dest, dest_mode); |
1f6f408c | 284 | apic_bus_deliver(deliver_bitmask, delivery_mode, vector_num, trigger_mode); |
610626af AL |
285 | } |
286 | ||
dae01685 | 287 | static void apic_set_base(APICCommonState *s, uint64_t val) |
574bbf7b | 288 | { |
5fafdf24 | 289 | s->apicbase = (val & 0xfffff000) | |
574bbf7b FB |
290 | (s->apicbase & (MSR_IA32_APICBASE_BSP | MSR_IA32_APICBASE_ENABLE)); |
291 | /* if disabled, cannot be enabled again */ | |
292 | if (!(val & MSR_IA32_APICBASE_ENABLE)) { | |
293 | s->apicbase &= ~MSR_IA32_APICBASE_ENABLE; | |
60671e58 | 294 | cpu_clear_apic_feature(&s->cpu->env); |
574bbf7b FB |
295 | s->spurious_vec &= ~APIC_SV_ENABLE; |
296 | } | |
297 | } | |
298 | ||
dae01685 | 299 | static void apic_set_tpr(APICCommonState *s, uint8_t val) |
574bbf7b | 300 | { |
e5ad936b JK |
301 | /* Updates from cr8 are ignored while the VAPIC is active */ |
302 | if (!s->vapic_paddr) { | |
303 | s->tpr = val << 4; | |
304 | apic_update_irq(s); | |
305 | } | |
9230e66e FB |
306 | } |
307 | ||
2cb9f06e SAGDR |
308 | int apic_get_highest_priority_irr(DeviceState *dev) |
309 | { | |
310 | APICCommonState *s; | |
311 | ||
312 | if (!dev) { | |
313 | /* no interrupts */ | |
314 | return -1; | |
315 | } | |
316 | s = APIC_COMMON(dev); | |
317 | return get_highest_priority_int(s->irr); | |
318 | } | |
319 | ||
e5ad936b | 320 | static uint8_t apic_get_tpr(APICCommonState *s) |
d592d303 | 321 | { |
e5ad936b JK |
322 | apic_sync_vapic(s, SYNC_FROM_VAPIC); |
323 | return s->tpr >> 4; | |
d592d303 FB |
324 | } |
325 | ||
82a5e042 | 326 | int apic_get_ppr(APICCommonState *s) |
574bbf7b FB |
327 | { |
328 | int tpr, isrv, ppr; | |
329 | ||
330 | tpr = (s->tpr >> 4); | |
331 | isrv = get_highest_priority_int(s->isr); | |
332 | if (isrv < 0) | |
333 | isrv = 0; | |
334 | isrv >>= 4; | |
335 | if (tpr >= isrv) | |
336 | ppr = s->tpr; | |
337 | else | |
338 | ppr = isrv << 4; | |
339 | return ppr; | |
340 | } | |
341 | ||
dae01685 | 342 | static int apic_get_arb_pri(APICCommonState *s) |
d592d303 FB |
343 | { |
344 | /* XXX: arbitration */ | |
345 | return 0; | |
346 | } | |
347 | ||
0fbfbb59 GN |
348 | |
349 | /* | |
350 | * <0 - low prio interrupt, | |
351 | * 0 - no interrupt, | |
352 | * >0 - interrupt number | |
353 | */ | |
dae01685 | 354 | static int apic_irq_pending(APICCommonState *s) |
574bbf7b | 355 | { |
d592d303 | 356 | int irrv, ppr; |
60e68042 PB |
357 | |
358 | if (!(s->spurious_vec & APIC_SV_ENABLE)) { | |
359 | return 0; | |
360 | } | |
361 | ||
574bbf7b | 362 | irrv = get_highest_priority_int(s->irr); |
0fbfbb59 GN |
363 | if (irrv < 0) { |
364 | return 0; | |
365 | } | |
d592d303 | 366 | ppr = apic_get_ppr(s); |
0fbfbb59 GN |
367 | if (ppr && (irrv & 0xf0) <= (ppr & 0xf0)) { |
368 | return -1; | |
369 | } | |
370 | ||
371 | return irrv; | |
372 | } | |
373 | ||
374 | /* signal the CPU if an irq is pending */ | |
dae01685 | 375 | static void apic_update_irq(APICCommonState *s) |
0fbfbb59 | 376 | { |
c3affe56 | 377 | CPUState *cpu; |
be9f8a08 | 378 | DeviceState *dev = (DeviceState *)s; |
60e82579 | 379 | |
c3affe56 | 380 | cpu = CPU(s->cpu); |
60e82579 | 381 | if (!qemu_cpu_is_self(cpu)) { |
c3affe56 | 382 | cpu_interrupt(cpu, CPU_INTERRUPT_POLL); |
5d62c43a | 383 | } else if (apic_irq_pending(s) > 0) { |
c3affe56 | 384 | cpu_interrupt(cpu, CPU_INTERRUPT_HARD); |
be9f8a08 | 385 | } else if (!apic_accept_pic_intr(dev) || !pic_get_output(isa_pic)) { |
8092cb71 | 386 | cpu_reset_interrupt(cpu, CPU_INTERRUPT_HARD); |
0fbfbb59 | 387 | } |
574bbf7b FB |
388 | } |
389 | ||
d3b0c9e9 | 390 | void apic_poll_irq(DeviceState *dev) |
e5ad936b | 391 | { |
927d5a1d | 392 | APICCommonState *s = APIC(dev); |
e5ad936b JK |
393 | |
394 | apic_sync_vapic(s, SYNC_FROM_VAPIC); | |
395 | apic_update_irq(s); | |
396 | } | |
397 | ||
dae01685 | 398 | static void apic_set_irq(APICCommonState *s, int vector_num, int trigger_mode) |
574bbf7b | 399 | { |
edf9735e | 400 | apic_report_irq_delivered(!apic_get_bit(s->irr, vector_num)); |
73822ec8 | 401 | |
edf9735e | 402 | apic_set_bit(s->irr, vector_num); |
574bbf7b | 403 | if (trigger_mode) |
edf9735e | 404 | apic_set_bit(s->tmr, vector_num); |
574bbf7b | 405 | else |
edf9735e | 406 | apic_reset_bit(s->tmr, vector_num); |
e5ad936b JK |
407 | if (s->vapic_paddr) { |
408 | apic_sync_vapic(s, SYNC_ISR_IRR_TO_VAPIC); | |
409 | /* | |
410 | * The vcpu thread needs to see the new IRR before we pull its current | |
411 | * TPR value. That way, if we miss a lowering of the TRP, the guest | |
412 | * has the chance to notice the new IRR and poll for IRQs on its own. | |
413 | */ | |
414 | smp_wmb(); | |
415 | apic_sync_vapic(s, SYNC_FROM_VAPIC); | |
416 | } | |
574bbf7b FB |
417 | apic_update_irq(s); |
418 | } | |
419 | ||
dae01685 | 420 | static void apic_eoi(APICCommonState *s) |
574bbf7b FB |
421 | { |
422 | int isrv; | |
423 | isrv = get_highest_priority_int(s->isr); | |
424 | if (isrv < 0) | |
425 | return; | |
edf9735e MT |
426 | apic_reset_bit(s->isr, isrv); |
427 | if (!(s->spurious_vec & APIC_SV_DIRECTED_IO) && apic_get_bit(s->tmr, isrv)) { | |
0280b571 JK |
428 | ioapic_eoi_broadcast(isrv); |
429 | } | |
e5ad936b | 430 | apic_sync_vapic(s, SYNC_FROM_VAPIC | SYNC_TO_VAPIC); |
574bbf7b FB |
431 | apic_update_irq(s); |
432 | } | |
433 | ||
678e12cc GN |
434 | static int apic_find_dest(uint8_t dest) |
435 | { | |
dae01685 | 436 | APICCommonState *apic = local_apics[dest]; |
678e12cc GN |
437 | int i; |
438 | ||
439 | if (apic && apic->id == dest) | |
1dfe3282 | 440 | return dest; /* shortcut in case apic->id == local_apics[dest]->id */ |
678e12cc GN |
441 | |
442 | for (i = 0; i < MAX_APICS; i++) { | |
443 | apic = local_apics[i]; | |
444 | if (apic && apic->id == dest) | |
445 | return i; | |
b538e53e AW |
446 | if (!apic) |
447 | break; | |
678e12cc GN |
448 | } |
449 | ||
450 | return -1; | |
451 | } | |
452 | ||
d3e9db93 FB |
453 | static void apic_get_delivery_bitmask(uint32_t *deliver_bitmask, |
454 | uint8_t dest, uint8_t dest_mode) | |
d592d303 | 455 | { |
dae01685 | 456 | APICCommonState *apic_iter; |
d3e9db93 | 457 | int i; |
d592d303 FB |
458 | |
459 | if (dest_mode == 0) { | |
d3e9db93 FB |
460 | if (dest == 0xff) { |
461 | memset(deliver_bitmask, 0xff, MAX_APIC_WORDS * sizeof(uint32_t)); | |
462 | } else { | |
678e12cc | 463 | int idx = apic_find_dest(dest); |
d3e9db93 | 464 | memset(deliver_bitmask, 0x00, MAX_APIC_WORDS * sizeof(uint32_t)); |
678e12cc | 465 | if (idx >= 0) |
edf9735e | 466 | apic_set_bit(deliver_bitmask, idx); |
d3e9db93 | 467 | } |
d592d303 FB |
468 | } else { |
469 | /* XXX: cluster mode */ | |
d3e9db93 FB |
470 | memset(deliver_bitmask, 0x00, MAX_APIC_WORDS * sizeof(uint32_t)); |
471 | for(i = 0; i < MAX_APICS; i++) { | |
472 | apic_iter = local_apics[i]; | |
473 | if (apic_iter) { | |
474 | if (apic_iter->dest_mode == 0xf) { | |
475 | if (dest & apic_iter->log_dest) | |
edf9735e | 476 | apic_set_bit(deliver_bitmask, i); |
d3e9db93 FB |
477 | } else if (apic_iter->dest_mode == 0x0) { |
478 | if ((dest & 0xf0) == (apic_iter->log_dest & 0xf0) && | |
479 | (dest & apic_iter->log_dest & 0x0f)) { | |
edf9735e | 480 | apic_set_bit(deliver_bitmask, i); |
d3e9db93 FB |
481 | } |
482 | } | |
b538e53e AW |
483 | } else { |
484 | break; | |
d3e9db93 | 485 | } |
d592d303 FB |
486 | } |
487 | } | |
d592d303 FB |
488 | } |
489 | ||
dae01685 | 490 | static void apic_startup(APICCommonState *s, int vector_num) |
e0fd8781 | 491 | { |
b09ea7d5 | 492 | s->sipi_vector = vector_num; |
c3affe56 | 493 | cpu_interrupt(CPU(s->cpu), CPU_INTERRUPT_SIPI); |
b09ea7d5 GN |
494 | } |
495 | ||
d3b0c9e9 | 496 | void apic_sipi(DeviceState *dev) |
b09ea7d5 | 497 | { |
927d5a1d | 498 | APICCommonState *s = APIC(dev); |
92a16d7a | 499 | |
d8ed887b | 500 | cpu_reset_interrupt(CPU(s->cpu), CPU_INTERRUPT_SIPI); |
b09ea7d5 GN |
501 | |
502 | if (!s->wait_for_sipi) | |
e0fd8781 | 503 | return; |
e9f9d6b1 | 504 | cpu_x86_load_seg_cache_sipi(s->cpu, s->sipi_vector); |
b09ea7d5 | 505 | s->wait_for_sipi = 0; |
e0fd8781 FB |
506 | } |
507 | ||
d3b0c9e9 | 508 | static void apic_deliver(DeviceState *dev, uint8_t dest, uint8_t dest_mode, |
d592d303 | 509 | uint8_t delivery_mode, uint8_t vector_num, |
1f6f408c | 510 | uint8_t trigger_mode) |
d592d303 | 511 | { |
927d5a1d | 512 | APICCommonState *s = APIC(dev); |
d3e9db93 | 513 | uint32_t deliver_bitmask[MAX_APIC_WORDS]; |
d592d303 | 514 | int dest_shorthand = (s->icr[0] >> 18) & 3; |
dae01685 | 515 | APICCommonState *apic_iter; |
d592d303 | 516 | |
e0fd8781 | 517 | switch (dest_shorthand) { |
d3e9db93 FB |
518 | case 0: |
519 | apic_get_delivery_bitmask(deliver_bitmask, dest, dest_mode); | |
520 | break; | |
521 | case 1: | |
522 | memset(deliver_bitmask, 0x00, sizeof(deliver_bitmask)); | |
1dfe3282 | 523 | apic_set_bit(deliver_bitmask, s->id); |
d3e9db93 FB |
524 | break; |
525 | case 2: | |
526 | memset(deliver_bitmask, 0xff, sizeof(deliver_bitmask)); | |
527 | break; | |
528 | case 3: | |
529 | memset(deliver_bitmask, 0xff, sizeof(deliver_bitmask)); | |
1dfe3282 | 530 | apic_reset_bit(deliver_bitmask, s->id); |
d3e9db93 | 531 | break; |
e0fd8781 FB |
532 | } |
533 | ||
d592d303 | 534 | switch (delivery_mode) { |
d592d303 FB |
535 | case APIC_DM_INIT: |
536 | { | |
537 | int trig_mode = (s->icr[0] >> 15) & 1; | |
538 | int level = (s->icr[0] >> 14) & 1; | |
539 | if (level == 0 && trig_mode == 1) { | |
5fafdf24 | 540 | foreach_apic(apic_iter, deliver_bitmask, |
d3e9db93 | 541 | apic_iter->arb_id = apic_iter->id ); |
d592d303 FB |
542 | return; |
543 | } | |
544 | } | |
545 | break; | |
546 | ||
547 | case APIC_DM_SIPI: | |
5fafdf24 | 548 | foreach_apic(apic_iter, deliver_bitmask, |
d3e9db93 | 549 | apic_startup(apic_iter, vector_num) ); |
d592d303 FB |
550 | return; |
551 | } | |
552 | ||
1f6f408c | 553 | apic_bus_deliver(deliver_bitmask, delivery_mode, vector_num, trigger_mode); |
d592d303 FB |
554 | } |
555 | ||
a94820dd JK |
556 | static bool apic_check_pic(APICCommonState *s) |
557 | { | |
be9f8a08 ZG |
558 | DeviceState *dev = (DeviceState *)s; |
559 | ||
560 | if (!apic_accept_pic_intr(dev) || !pic_get_output(isa_pic)) { | |
a94820dd JK |
561 | return false; |
562 | } | |
be9f8a08 | 563 | apic_deliver_pic_intr(dev, 1); |
a94820dd JK |
564 | return true; |
565 | } | |
566 | ||
d3b0c9e9 | 567 | int apic_get_interrupt(DeviceState *dev) |
574bbf7b | 568 | { |
927d5a1d | 569 | APICCommonState *s = APIC(dev); |
574bbf7b FB |
570 | int intno; |
571 | ||
572 | /* if the APIC is installed or enabled, we let the 8259 handle the | |
573 | IRQs */ | |
574 | if (!s) | |
575 | return -1; | |
576 | if (!(s->spurious_vec & APIC_SV_ENABLE)) | |
577 | return -1; | |
3b46e624 | 578 | |
e5ad936b | 579 | apic_sync_vapic(s, SYNC_FROM_VAPIC); |
0fbfbb59 GN |
580 | intno = apic_irq_pending(s); |
581 | ||
5224c88d PB |
582 | /* if there is an interrupt from the 8259, let the caller handle |
583 | * that first since ExtINT interrupts ignore the priority. | |
584 | */ | |
585 | if (intno == 0 || apic_check_pic(s)) { | |
e5ad936b | 586 | apic_sync_vapic(s, SYNC_TO_VAPIC); |
574bbf7b | 587 | return -1; |
0fbfbb59 | 588 | } else if (intno < 0) { |
e5ad936b | 589 | apic_sync_vapic(s, SYNC_TO_VAPIC); |
d592d303 | 590 | return s->spurious_vec & 0xff; |
0fbfbb59 | 591 | } |
edf9735e MT |
592 | apic_reset_bit(s->irr, intno); |
593 | apic_set_bit(s->isr, intno); | |
e5ad936b | 594 | apic_sync_vapic(s, SYNC_TO_VAPIC); |
3db3659b | 595 | |
574bbf7b | 596 | apic_update_irq(s); |
3db3659b | 597 | |
574bbf7b FB |
598 | return intno; |
599 | } | |
600 | ||
d3b0c9e9 | 601 | int apic_accept_pic_intr(DeviceState *dev) |
0e21e12b | 602 | { |
927d5a1d | 603 | APICCommonState *s = APIC(dev); |
0e21e12b TS |
604 | uint32_t lvt0; |
605 | ||
606 | if (!s) | |
607 | return -1; | |
608 | ||
609 | lvt0 = s->lvt[APIC_LVT_LINT0]; | |
610 | ||
a5b38b51 AJ |
611 | if ((s->apicbase & MSR_IA32_APICBASE_ENABLE) == 0 || |
612 | (lvt0 & APIC_LVT_MASKED) == 0) | |
0e21e12b TS |
613 | return 1; |
614 | ||
615 | return 0; | |
616 | } | |
617 | ||
dae01685 | 618 | static uint32_t apic_get_current_count(APICCommonState *s) |
574bbf7b FB |
619 | { |
620 | int64_t d; | |
621 | uint32_t val; | |
bc72ad67 | 622 | d = (qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) - s->initial_count_load_time) >> |
574bbf7b FB |
623 | s->count_shift; |
624 | if (s->lvt[APIC_LVT_TIMER] & APIC_LVT_TIMER_PERIODIC) { | |
625 | /* periodic */ | |
d592d303 | 626 | val = s->initial_count - (d % ((uint64_t)s->initial_count + 1)); |
574bbf7b FB |
627 | } else { |
628 | if (d >= s->initial_count) | |
629 | val = 0; | |
630 | else | |
631 | val = s->initial_count - d; | |
632 | } | |
633 | return val; | |
634 | } | |
635 | ||
dae01685 | 636 | static void apic_timer_update(APICCommonState *s, int64_t current_time) |
574bbf7b | 637 | { |
7a380ca3 | 638 | if (apic_next_timer(s, current_time)) { |
bc72ad67 | 639 | timer_mod(s->timer, s->next_time); |
574bbf7b | 640 | } else { |
bc72ad67 | 641 | timer_del(s->timer); |
574bbf7b FB |
642 | } |
643 | } | |
644 | ||
645 | static void apic_timer(void *opaque) | |
646 | { | |
dae01685 | 647 | APICCommonState *s = opaque; |
574bbf7b | 648 | |
cf6d64bf | 649 | apic_local_deliver(s, APIC_LVT_TIMER); |
574bbf7b FB |
650 | apic_timer_update(s, s->next_time); |
651 | } | |
652 | ||
a8170e5e | 653 | static uint32_t apic_mem_readb(void *opaque, hwaddr addr) |
574bbf7b FB |
654 | { |
655 | return 0; | |
656 | } | |
657 | ||
a8170e5e | 658 | static uint32_t apic_mem_readw(void *opaque, hwaddr addr) |
574bbf7b FB |
659 | { |
660 | return 0; | |
661 | } | |
662 | ||
a8170e5e | 663 | static void apic_mem_writeb(void *opaque, hwaddr addr, uint32_t val) |
574bbf7b FB |
664 | { |
665 | } | |
666 | ||
a8170e5e | 667 | static void apic_mem_writew(void *opaque, hwaddr addr, uint32_t val) |
574bbf7b FB |
668 | { |
669 | } | |
670 | ||
a8170e5e | 671 | static uint32_t apic_mem_readl(void *opaque, hwaddr addr) |
574bbf7b | 672 | { |
d3b0c9e9 | 673 | DeviceState *dev; |
dae01685 | 674 | APICCommonState *s; |
574bbf7b FB |
675 | uint32_t val; |
676 | int index; | |
677 | ||
d3b0c9e9 XZ |
678 | dev = cpu_get_current_apic(); |
679 | if (!dev) { | |
574bbf7b | 680 | return 0; |
0e26b7b8 | 681 | } |
927d5a1d | 682 | s = APIC(dev); |
574bbf7b FB |
683 | |
684 | index = (addr >> 4) & 0xff; | |
685 | switch(index) { | |
686 | case 0x02: /* id */ | |
687 | val = s->id << 24; | |
688 | break; | |
689 | case 0x03: /* version */ | |
aa93200b | 690 | val = s->version | ((APIC_LVT_NB - 1) << 16); |
574bbf7b FB |
691 | break; |
692 | case 0x08: | |
e5ad936b JK |
693 | apic_sync_vapic(s, SYNC_FROM_VAPIC); |
694 | if (apic_report_tpr_access) { | |
60671e58 | 695 | cpu_report_tpr_access(&s->cpu->env, TPR_ACCESS_READ); |
e5ad936b | 696 | } |
574bbf7b FB |
697 | val = s->tpr; |
698 | break; | |
d592d303 FB |
699 | case 0x09: |
700 | val = apic_get_arb_pri(s); | |
701 | break; | |
574bbf7b FB |
702 | case 0x0a: |
703 | /* ppr */ | |
704 | val = apic_get_ppr(s); | |
705 | break; | |
b237db36 AJ |
706 | case 0x0b: |
707 | val = 0; | |
708 | break; | |
d592d303 FB |
709 | case 0x0d: |
710 | val = s->log_dest << 24; | |
711 | break; | |
712 | case 0x0e: | |
d6c140a7 | 713 | val = (s->dest_mode << 28) | 0xfffffff; |
d592d303 | 714 | break; |
574bbf7b FB |
715 | case 0x0f: |
716 | val = s->spurious_vec; | |
717 | break; | |
718 | case 0x10 ... 0x17: | |
719 | val = s->isr[index & 7]; | |
720 | break; | |
721 | case 0x18 ... 0x1f: | |
722 | val = s->tmr[index & 7]; | |
723 | break; | |
724 | case 0x20 ... 0x27: | |
725 | val = s->irr[index & 7]; | |
726 | break; | |
727 | case 0x28: | |
728 | val = s->esr; | |
729 | break; | |
574bbf7b FB |
730 | case 0x30: |
731 | case 0x31: | |
732 | val = s->icr[index & 1]; | |
733 | break; | |
e0fd8781 FB |
734 | case 0x32 ... 0x37: |
735 | val = s->lvt[index - 0x32]; | |
736 | break; | |
574bbf7b FB |
737 | case 0x38: |
738 | val = s->initial_count; | |
739 | break; | |
740 | case 0x39: | |
741 | val = apic_get_current_count(s); | |
742 | break; | |
743 | case 0x3e: | |
744 | val = s->divide_conf; | |
745 | break; | |
746 | default: | |
a22bf99c | 747 | s->esr |= APIC_ESR_ILLEGAL_ADDRESS; |
574bbf7b FB |
748 | val = 0; |
749 | break; | |
750 | } | |
d8023f31 | 751 | trace_apic_mem_readl(addr, val); |
574bbf7b FB |
752 | return val; |
753 | } | |
754 | ||
267ee357 | 755 | static void apic_send_msi(MSIMessage *msi) |
54c96da7 | 756 | { |
267ee357 RK |
757 | uint64_t addr = msi->address; |
758 | uint32_t data = msi->data; | |
54c96da7 MT |
759 | uint8_t dest = (addr & MSI_ADDR_DEST_ID_MASK) >> MSI_ADDR_DEST_ID_SHIFT; |
760 | uint8_t vector = (data & MSI_DATA_VECTOR_MASK) >> MSI_DATA_VECTOR_SHIFT; | |
761 | uint8_t dest_mode = (addr >> MSI_ADDR_DEST_MODE_SHIFT) & 0x1; | |
762 | uint8_t trigger_mode = (data >> MSI_DATA_TRIGGER_SHIFT) & 0x1; | |
763 | uint8_t delivery = (data >> MSI_DATA_DELIVERY_MODE_SHIFT) & 0x7; | |
764 | /* XXX: Ignore redirection hint. */ | |
1f6f408c | 765 | apic_deliver_irq(dest, dest_mode, delivery, vector, trigger_mode); |
54c96da7 MT |
766 | } |
767 | ||
a8170e5e | 768 | static void apic_mem_writel(void *opaque, hwaddr addr, uint32_t val) |
574bbf7b | 769 | { |
d3b0c9e9 | 770 | DeviceState *dev; |
dae01685 | 771 | APICCommonState *s; |
54c96da7 MT |
772 | int index = (addr >> 4) & 0xff; |
773 | if (addr > 0xfff || !index) { | |
774 | /* MSI and MMIO APIC are at the same memory location, | |
775 | * but actually not on the global bus: MSI is on PCI bus | |
776 | * APIC is connected directly to the CPU. | |
777 | * Mapping them on the global bus happens to work because | |
778 | * MSI registers are reserved in APIC MMIO and vice versa. */ | |
267ee357 RK |
779 | MSIMessage msi = { .address = addr, .data = val }; |
780 | apic_send_msi(&msi); | |
54c96da7 MT |
781 | return; |
782 | } | |
574bbf7b | 783 | |
d3b0c9e9 XZ |
784 | dev = cpu_get_current_apic(); |
785 | if (!dev) { | |
574bbf7b | 786 | return; |
0e26b7b8 | 787 | } |
927d5a1d | 788 | s = APIC(dev); |
574bbf7b | 789 | |
d8023f31 | 790 | trace_apic_mem_writel(addr, val); |
574bbf7b | 791 | |
574bbf7b FB |
792 | switch(index) { |
793 | case 0x02: | |
794 | s->id = (val >> 24); | |
795 | break; | |
e0fd8781 FB |
796 | case 0x03: |
797 | break; | |
574bbf7b | 798 | case 0x08: |
e5ad936b | 799 | if (apic_report_tpr_access) { |
60671e58 | 800 | cpu_report_tpr_access(&s->cpu->env, TPR_ACCESS_WRITE); |
e5ad936b | 801 | } |
574bbf7b | 802 | s->tpr = val; |
e5ad936b | 803 | apic_sync_vapic(s, SYNC_TO_VAPIC); |
d592d303 | 804 | apic_update_irq(s); |
574bbf7b | 805 | break; |
e0fd8781 FB |
806 | case 0x09: |
807 | case 0x0a: | |
808 | break; | |
574bbf7b FB |
809 | case 0x0b: /* EOI */ |
810 | apic_eoi(s); | |
811 | break; | |
d592d303 FB |
812 | case 0x0d: |
813 | s->log_dest = val >> 24; | |
814 | break; | |
815 | case 0x0e: | |
816 | s->dest_mode = val >> 28; | |
817 | break; | |
574bbf7b FB |
818 | case 0x0f: |
819 | s->spurious_vec = val & 0x1ff; | |
d592d303 | 820 | apic_update_irq(s); |
574bbf7b | 821 | break; |
e0fd8781 FB |
822 | case 0x10 ... 0x17: |
823 | case 0x18 ... 0x1f: | |
824 | case 0x20 ... 0x27: | |
825 | case 0x28: | |
826 | break; | |
574bbf7b | 827 | case 0x30: |
d592d303 | 828 | s->icr[0] = val; |
d3b0c9e9 | 829 | apic_deliver(dev, (s->icr[1] >> 24) & 0xff, (s->icr[0] >> 11) & 1, |
d592d303 | 830 | (s->icr[0] >> 8) & 7, (s->icr[0] & 0xff), |
1f6f408c | 831 | (s->icr[0] >> 15) & 1); |
d592d303 | 832 | break; |
574bbf7b | 833 | case 0x31: |
d592d303 | 834 | s->icr[1] = val; |
574bbf7b FB |
835 | break; |
836 | case 0x32 ... 0x37: | |
837 | { | |
838 | int n = index - 0x32; | |
839 | s->lvt[n] = val; | |
a94820dd | 840 | if (n == APIC_LVT_TIMER) { |
bc72ad67 | 841 | apic_timer_update(s, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL)); |
a94820dd JK |
842 | } else if (n == APIC_LVT_LINT0 && apic_check_pic(s)) { |
843 | apic_update_irq(s); | |
844 | } | |
574bbf7b FB |
845 | } |
846 | break; | |
847 | case 0x38: | |
848 | s->initial_count = val; | |
bc72ad67 | 849 | s->initial_count_load_time = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); |
574bbf7b FB |
850 | apic_timer_update(s, s->initial_count_load_time); |
851 | break; | |
e0fd8781 FB |
852 | case 0x39: |
853 | break; | |
574bbf7b FB |
854 | case 0x3e: |
855 | { | |
856 | int v; | |
857 | s->divide_conf = val & 0xb; | |
858 | v = (s->divide_conf & 3) | ((s->divide_conf >> 1) & 4); | |
859 | s->count_shift = (v + 1) & 7; | |
860 | } | |
861 | break; | |
862 | default: | |
a22bf99c | 863 | s->esr |= APIC_ESR_ILLEGAL_ADDRESS; |
574bbf7b FB |
864 | break; |
865 | } | |
866 | } | |
867 | ||
e5ad936b JK |
868 | static void apic_pre_save(APICCommonState *s) |
869 | { | |
870 | apic_sync_vapic(s, SYNC_FROM_VAPIC); | |
871 | } | |
872 | ||
7a380ca3 JK |
873 | static void apic_post_load(APICCommonState *s) |
874 | { | |
875 | if (s->timer_expiry != -1) { | |
bc72ad67 | 876 | timer_mod(s->timer, s->timer_expiry); |
7a380ca3 | 877 | } else { |
bc72ad67 | 878 | timer_del(s->timer); |
7a380ca3 JK |
879 | } |
880 | } | |
881 | ||
312b4234 AK |
882 | static const MemoryRegionOps apic_io_ops = { |
883 | .old_mmio = { | |
884 | .read = { apic_mem_readb, apic_mem_readw, apic_mem_readl, }, | |
885 | .write = { apic_mem_writeb, apic_mem_writew, apic_mem_writel, }, | |
886 | }, | |
887 | .endianness = DEVICE_NATIVE_ENDIAN, | |
574bbf7b FB |
888 | }; |
889 | ||
ff6986ce | 890 | static void apic_realize(DeviceState *dev, Error **errp) |
8546b099 | 891 | { |
927d5a1d | 892 | APICCommonState *s = APIC(dev); |
889211b1 | 893 | |
1dfe3282 IM |
894 | if (s->id >= MAX_APICS) { |
895 | error_setg(errp, "%s initialization failed. APIC ID %d is invalid", | |
896 | object_get_typename(OBJECT(dev)), s->id); | |
889211b1 IM |
897 | return; |
898 | } | |
ff6986ce | 899 | |
1437c94b | 900 | memory_region_init_io(&s->io_memory, OBJECT(s), &apic_io_ops, s, "apic-msi", |
baaeda08 | 901 | APIC_SPACE_SIZE); |
8546b099 | 902 | |
bc72ad67 | 903 | s->timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, apic_timer, s); |
1dfe3282 | 904 | local_apics[s->id] = s; |
08a82ac0 | 905 | |
226419d6 | 906 | msi_nonbroken = true; |
8546b099 BS |
907 | } |
908 | ||
9c156f9d IM |
909 | static void apic_unrealize(DeviceState *dev, Error **errp) |
910 | { | |
927d5a1d | 911 | APICCommonState *s = APIC(dev); |
9c156f9d IM |
912 | |
913 | timer_del(s->timer); | |
914 | timer_free(s->timer); | |
915 | local_apics[s->id] = NULL; | |
916 | } | |
917 | ||
999e12bb AL |
918 | static void apic_class_init(ObjectClass *klass, void *data) |
919 | { | |
920 | APICCommonClass *k = APIC_COMMON_CLASS(klass); | |
921 | ||
ff6986ce | 922 | k->realize = apic_realize; |
9c156f9d | 923 | k->unrealize = apic_unrealize; |
999e12bb AL |
924 | k->set_base = apic_set_base; |
925 | k->set_tpr = apic_set_tpr; | |
e5ad936b JK |
926 | k->get_tpr = apic_get_tpr; |
927 | k->vapic_base_update = apic_vapic_base_update; | |
999e12bb | 928 | k->external_nmi = apic_external_nmi; |
e5ad936b | 929 | k->pre_save = apic_pre_save; |
999e12bb | 930 | k->post_load = apic_post_load; |
267ee357 | 931 | k->send_msi = apic_send_msi; |
999e12bb AL |
932 | } |
933 | ||
8c43a6f0 | 934 | static const TypeInfo apic_info = { |
927d5a1d | 935 | .name = TYPE_APIC, |
39bffca2 AL |
936 | .instance_size = sizeof(APICCommonState), |
937 | .parent = TYPE_APIC_COMMON, | |
938 | .class_init = apic_class_init, | |
8546b099 BS |
939 | }; |
940 | ||
83f7d43a | 941 | static void apic_register_types(void) |
8546b099 | 942 | { |
39bffca2 | 943 | type_register_static(&apic_info); |
8546b099 BS |
944 | } |
945 | ||
83f7d43a | 946 | type_init(apic_register_types) |