]>
Commit | Line | Data |
---|---|---|
4ce7ff6e AJ |
1 | /* |
2 | * QEMU JAZZ RC4030 chipset | |
3 | * | |
d791d60f | 4 | * Copyright (c) 2007-2013 Hervé Poussineau |
4ce7ff6e AJ |
5 | * |
6 | * Permission is hereby granted, free of charge, to any person obtaining a copy | |
7 | * of this software and associated documentation files (the "Software"), to deal | |
8 | * in the Software without restriction, including without limitation the rights | |
9 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | |
10 | * copies of the Software, and to permit persons to whom the Software is | |
11 | * furnished to do so, subject to the following conditions: | |
12 | * | |
13 | * The above copyright notice and this permission notice shall be included in | |
14 | * all copies or substantial portions of the Software. | |
15 | * | |
16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | |
17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | |
18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | |
19 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | |
20 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | |
21 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | |
22 | * THE SOFTWARE. | |
23 | */ | |
24 | ||
0430891c | 25 | #include "qemu/osdep.h" |
83c9f4ca | 26 | #include "hw/hw.h" |
0d09e41a | 27 | #include "hw/mips/mips.h" |
d791d60f | 28 | #include "hw/sysbus.h" |
1de7afc9 | 29 | #include "qemu/timer.h" |
03dd024f | 30 | #include "qemu/log.h" |
a3d586f7 | 31 | #include "exec/address-spaces.h" |
95c357bc | 32 | #include "trace.h" |
c6945b15 AJ |
33 | |
34 | /********************************************************/ | |
35 | /* rc4030 emulation */ | |
36 | ||
37 | typedef struct dma_pagetable_entry { | |
38 | int32_t frame; | |
39 | int32_t owner; | |
541dc0d4 | 40 | } QEMU_PACKED dma_pagetable_entry; |
c6945b15 AJ |
41 | |
42 | #define DMA_PAGESIZE 4096 | |
43 | #define DMA_REG_ENABLE 1 | |
44 | #define DMA_REG_COUNT 2 | |
45 | #define DMA_REG_ADDRESS 3 | |
46 | ||
47 | #define DMA_FLAG_ENABLE 0x0001 | |
48 | #define DMA_FLAG_MEM_TO_DEV 0x0002 | |
49 | #define DMA_FLAG_TC_INTR 0x0100 | |
50 | #define DMA_FLAG_MEM_INTR 0x0200 | |
51 | #define DMA_FLAG_ADDR_INTR 0x0400 | |
52 | ||
d791d60f HP |
53 | #define TYPE_RC4030 "rc4030" |
54 | #define RC4030(obj) \ | |
55 | OBJECT_CHECK(rc4030State, (obj), TYPE_RC4030) | |
56 | ||
1221a474 AK |
57 | #define TYPE_RC4030_IOMMU_MEMORY_REGION "rc4030-iommu-memory-region" |
58 | ||
4ce7ff6e AJ |
59 | typedef struct rc4030State |
60 | { | |
d791d60f HP |
61 | SysBusDevice parent; |
62 | ||
4ce7ff6e | 63 | uint32_t config; /* 0x0000: RC4030 config register */ |
9ea0b7a1 | 64 | uint32_t revision; /* 0x0008: RC4030 Revision register */ |
4ce7ff6e AJ |
65 | uint32_t invalid_address_register; /* 0x0010: Invalid Address register */ |
66 | ||
67 | /* DMA */ | |
68 | uint32_t dma_regs[8][4]; | |
69 | uint32_t dma_tl_base; /* 0x0018: DMA transl. table base */ | |
70 | uint32_t dma_tl_limit; /* 0x0020: DMA transl. table limit */ | |
71 | ||
72 | /* cache */ | |
9ea0b7a1 | 73 | uint32_t cache_maint; /* 0x0030: Cache Maintenance */ |
4ce7ff6e AJ |
74 | uint32_t remote_failed_address; /* 0x0038: Remote Failed Address */ |
75 | uint32_t memory_failed_address; /* 0x0040: Memory Failed Address */ | |
76 | uint32_t cache_ptag; /* 0x0048: I/O Cache Physical Tag */ | |
77 | uint32_t cache_ltag; /* 0x0050: I/O Cache Logical Tag */ | |
78 | uint32_t cache_bmask; /* 0x0058: I/O Cache Byte Mask */ | |
4ce7ff6e | 79 | |
9ea0b7a1 | 80 | uint32_t nmi_interrupt; /* 0x0200: interrupt source */ |
dc6e3e1e | 81 | uint32_t memory_refresh_rate; /* 0x0210: memory refresh rate */ |
4ce7ff6e | 82 | uint32_t nvram_protect; /* 0x0220: NV ram protect register */ |
9ea0b7a1 | 83 | uint32_t rem_speed[16]; |
4ce7ff6e AJ |
84 | uint32_t imr_jazz; /* Local bus int enable mask */ |
85 | uint32_t isr_jazz; /* Local bus int source */ | |
86 | ||
87 | /* timer */ | |
88 | QEMUTimer *periodic_timer; | |
89 | uint32_t itr; /* Interval timer reload */ | |
90 | ||
4ce7ff6e AJ |
91 | qemu_irq timer_irq; |
92 | qemu_irq jazz_bus_irq; | |
3054434d | 93 | |
a3d586f7 | 94 | /* whole DMA memory region, root of DMA address space */ |
3df9d748 | 95 | IOMMUMemoryRegion dma_mr; |
a3d586f7 HP |
96 | AddressSpace dma_as; |
97 | ||
3054434d AK |
98 | MemoryRegion iomem_chipset; |
99 | MemoryRegion iomem_jazzio; | |
4ce7ff6e AJ |
100 | } rc4030State; |
101 | ||
102 | static void set_next_tick(rc4030State *s) | |
103 | { | |
b0f74c87 | 104 | uint32_t tm_hz; |
1b393b31 | 105 | qemu_irq_lower(s->timer_irq); |
4ce7ff6e | 106 | |
b0f74c87 | 107 | tm_hz = 1000 / (s->itr + 1); |
4ce7ff6e | 108 | |
bc72ad67 | 109 | timer_mod(s->periodic_timer, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + |
73bcb24d | 110 | NANOSECONDS_PER_SECOND / tm_hz); |
4ce7ff6e AJ |
111 | } |
112 | ||
113 | /* called for accesses to rc4030 */ | |
b421f3f5 | 114 | static uint64_t rc4030_read(void *opaque, hwaddr addr, unsigned int size) |
4ce7ff6e AJ |
115 | { |
116 | rc4030State *s = opaque; | |
117 | uint32_t val; | |
118 | ||
119 | addr &= 0x3fff; | |
120 | switch (addr & ~0x3) { | |
121 | /* Global config register */ | |
122 | case 0x0000: | |
123 | val = s->config; | |
124 | break; | |
9ea0b7a1 AJ |
125 | /* Revision register */ |
126 | case 0x0008: | |
127 | val = s->revision; | |
128 | break; | |
4ce7ff6e AJ |
129 | /* Invalid Address register */ |
130 | case 0x0010: | |
131 | val = s->invalid_address_register; | |
132 | break; | |
133 | /* DMA transl. table base */ | |
134 | case 0x0018: | |
135 | val = s->dma_tl_base; | |
136 | break; | |
137 | /* DMA transl. table limit */ | |
138 | case 0x0020: | |
139 | val = s->dma_tl_limit; | |
140 | break; | |
141 | /* Remote Failed Address */ | |
142 | case 0x0038: | |
143 | val = s->remote_failed_address; | |
144 | break; | |
145 | /* Memory Failed Address */ | |
146 | case 0x0040: | |
147 | val = s->memory_failed_address; | |
148 | break; | |
149 | /* I/O Cache Byte Mask */ | |
150 | case 0x0058: | |
151 | val = s->cache_bmask; | |
152 | /* HACK */ | |
153 | if (s->cache_bmask == (uint32_t)-1) | |
154 | s->cache_bmask = 0; | |
155 | break; | |
156 | /* Remote Speed Registers */ | |
157 | case 0x0070: | |
158 | case 0x0078: | |
159 | case 0x0080: | |
160 | case 0x0088: | |
161 | case 0x0090: | |
162 | case 0x0098: | |
163 | case 0x00a0: | |
164 | case 0x00a8: | |
165 | case 0x00b0: | |
166 | case 0x00b8: | |
167 | case 0x00c0: | |
168 | case 0x00c8: | |
169 | case 0x00d0: | |
170 | case 0x00d8: | |
171 | case 0x00e0: | |
9ea0b7a1 | 172 | case 0x00e8: |
4ce7ff6e AJ |
173 | val = s->rem_speed[(addr - 0x0070) >> 3]; |
174 | break; | |
175 | /* DMA channel base address */ | |
176 | case 0x0100: | |
177 | case 0x0108: | |
178 | case 0x0110: | |
179 | case 0x0118: | |
180 | case 0x0120: | |
181 | case 0x0128: | |
182 | case 0x0130: | |
183 | case 0x0138: | |
184 | case 0x0140: | |
185 | case 0x0148: | |
186 | case 0x0150: | |
187 | case 0x0158: | |
188 | case 0x0160: | |
189 | case 0x0168: | |
190 | case 0x0170: | |
191 | case 0x0178: | |
192 | case 0x0180: | |
193 | case 0x0188: | |
194 | case 0x0190: | |
195 | case 0x0198: | |
196 | case 0x01a0: | |
197 | case 0x01a8: | |
198 | case 0x01b0: | |
199 | case 0x01b8: | |
200 | case 0x01c0: | |
201 | case 0x01c8: | |
202 | case 0x01d0: | |
203 | case 0x01d8: | |
204 | case 0x01e0: | |
c6945b15 | 205 | case 0x01e8: |
4ce7ff6e AJ |
206 | case 0x01f0: |
207 | case 0x01f8: | |
208 | { | |
209 | int entry = (addr - 0x0100) >> 5; | |
210 | int idx = (addr & 0x1f) >> 3; | |
211 | val = s->dma_regs[entry][idx]; | |
212 | } | |
213 | break; | |
9ea0b7a1 AJ |
214 | /* Interrupt source */ |
215 | case 0x0200: | |
216 | val = s->nmi_interrupt; | |
217 | break; | |
218 | /* Error type */ | |
4ce7ff6e | 219 | case 0x0208: |
c6945b15 | 220 | val = 0; |
4ce7ff6e | 221 | break; |
dc6e3e1e | 222 | /* Memory refresh rate */ |
4ce7ff6e | 223 | case 0x0210: |
dc6e3e1e | 224 | val = s->memory_refresh_rate; |
4ce7ff6e AJ |
225 | break; |
226 | /* NV ram protect register */ | |
227 | case 0x0220: | |
228 | val = s->nvram_protect; | |
229 | break; | |
230 | /* Interval timer count */ | |
231 | case 0x0230: | |
c6945b15 | 232 | val = 0; |
4ce7ff6e AJ |
233 | qemu_irq_lower(s->timer_irq); |
234 | break; | |
9ea0b7a1 | 235 | /* EISA interrupt */ |
4ce7ff6e | 236 | case 0x0238: |
9ea0b7a1 | 237 | val = 7; /* FIXME: should be read from EISA controller */ |
4ce7ff6e AJ |
238 | break; |
239 | default: | |
95c357bc HP |
240 | qemu_log_mask(LOG_GUEST_ERROR, |
241 | "rc4030: invalid read at 0x%x", (int)addr); | |
4ce7ff6e AJ |
242 | val = 0; |
243 | break; | |
244 | } | |
245 | ||
4aa720f7 | 246 | if ((addr & ~3) != 0x230) { |
95c357bc | 247 | trace_rc4030_read(addr, val); |
4aa720f7 | 248 | } |
4ce7ff6e AJ |
249 | |
250 | return val; | |
251 | } | |
252 | ||
b421f3f5 HP |
253 | static void rc4030_write(void *opaque, hwaddr addr, uint64_t data, |
254 | unsigned int size) | |
4ce7ff6e AJ |
255 | { |
256 | rc4030State *s = opaque; | |
b421f3f5 | 257 | uint32_t val = data; |
4ce7ff6e AJ |
258 | addr &= 0x3fff; |
259 | ||
95c357bc | 260 | trace_rc4030_write(addr, val); |
4ce7ff6e AJ |
261 | |
262 | switch (addr & ~0x3) { | |
263 | /* Global config register */ | |
264 | case 0x0000: | |
265 | s->config = val; | |
266 | break; | |
267 | /* DMA transl. table base */ | |
268 | case 0x0018: | |
c627e752 | 269 | s->dma_tl_base = val; |
4ce7ff6e AJ |
270 | break; |
271 | /* DMA transl. table limit */ | |
272 | case 0x0020: | |
c627e752 | 273 | s->dma_tl_limit = val; |
4ce7ff6e | 274 | break; |
c6945b15 AJ |
275 | /* DMA transl. table invalidated */ |
276 | case 0x0028: | |
277 | break; | |
278 | /* Cache Maintenance */ | |
279 | case 0x0030: | |
9ea0b7a1 | 280 | s->cache_maint = val; |
c6945b15 | 281 | break; |
4ce7ff6e AJ |
282 | /* I/O Cache Physical Tag */ |
283 | case 0x0048: | |
284 | s->cache_ptag = val; | |
285 | break; | |
286 | /* I/O Cache Logical Tag */ | |
287 | case 0x0050: | |
288 | s->cache_ltag = val; | |
289 | break; | |
290 | /* I/O Cache Byte Mask */ | |
291 | case 0x0058: | |
292 | s->cache_bmask |= val; /* HACK */ | |
293 | break; | |
294 | /* I/O Cache Buffer Window */ | |
295 | case 0x0060: | |
4ce7ff6e AJ |
296 | /* HACK */ |
297 | if (s->cache_ltag == 0x80000001 && s->cache_bmask == 0xf0f0f0f) { | |
a8170e5e | 298 | hwaddr dest = s->cache_ptag & ~0x1; |
9ea0b7a1 | 299 | dest += (s->cache_maint & 0x3) << 3; |
54f7b4a3 | 300 | cpu_physical_memory_write(dest, &val, 4); |
4ce7ff6e AJ |
301 | } |
302 | break; | |
303 | /* Remote Speed Registers */ | |
304 | case 0x0070: | |
305 | case 0x0078: | |
306 | case 0x0080: | |
307 | case 0x0088: | |
308 | case 0x0090: | |
309 | case 0x0098: | |
310 | case 0x00a0: | |
311 | case 0x00a8: | |
312 | case 0x00b0: | |
313 | case 0x00b8: | |
314 | case 0x00c0: | |
315 | case 0x00c8: | |
316 | case 0x00d0: | |
317 | case 0x00d8: | |
318 | case 0x00e0: | |
9ea0b7a1 | 319 | case 0x00e8: |
4ce7ff6e AJ |
320 | s->rem_speed[(addr - 0x0070) >> 3] = val; |
321 | break; | |
322 | /* DMA channel base address */ | |
323 | case 0x0100: | |
324 | case 0x0108: | |
325 | case 0x0110: | |
326 | case 0x0118: | |
327 | case 0x0120: | |
328 | case 0x0128: | |
329 | case 0x0130: | |
330 | case 0x0138: | |
331 | case 0x0140: | |
332 | case 0x0148: | |
333 | case 0x0150: | |
334 | case 0x0158: | |
335 | case 0x0160: | |
336 | case 0x0168: | |
337 | case 0x0170: | |
338 | case 0x0178: | |
339 | case 0x0180: | |
340 | case 0x0188: | |
341 | case 0x0190: | |
342 | case 0x0198: | |
343 | case 0x01a0: | |
344 | case 0x01a8: | |
345 | case 0x01b0: | |
346 | case 0x01b8: | |
347 | case 0x01c0: | |
348 | case 0x01c8: | |
349 | case 0x01d0: | |
350 | case 0x01d8: | |
351 | case 0x01e0: | |
c6945b15 | 352 | case 0x01e8: |
4ce7ff6e AJ |
353 | case 0x01f0: |
354 | case 0x01f8: | |
355 | { | |
356 | int entry = (addr - 0x0100) >> 5; | |
357 | int idx = (addr & 0x1f) >> 3; | |
358 | s->dma_regs[entry][idx] = val; | |
359 | } | |
360 | break; | |
dc6e3e1e | 361 | /* Memory refresh rate */ |
4ce7ff6e | 362 | case 0x0210: |
dc6e3e1e | 363 | s->memory_refresh_rate = val; |
4ce7ff6e AJ |
364 | break; |
365 | /* Interval timer reload */ | |
366 | case 0x0228: | |
c0a3172f | 367 | s->itr = val & 0x01FF; |
4ce7ff6e AJ |
368 | qemu_irq_lower(s->timer_irq); |
369 | set_next_tick(s); | |
370 | break; | |
9ea0b7a1 AJ |
371 | /* EISA interrupt */ |
372 | case 0x0238: | |
373 | break; | |
4ce7ff6e | 374 | default: |
95c357bc HP |
375 | qemu_log_mask(LOG_GUEST_ERROR, |
376 | "rc4030: invalid write of 0x%02x at 0x%x", | |
377 | val, (int)addr); | |
4ce7ff6e AJ |
378 | break; |
379 | } | |
380 | } | |
381 | ||
3054434d | 382 | static const MemoryRegionOps rc4030_ops = { |
b421f3f5 HP |
383 | .read = rc4030_read, |
384 | .write = rc4030_write, | |
385 | .impl.min_access_size = 4, | |
386 | .impl.max_access_size = 4, | |
3054434d | 387 | .endianness = DEVICE_NATIVE_ENDIAN, |
4ce7ff6e AJ |
388 | }; |
389 | ||
390 | static void update_jazz_irq(rc4030State *s) | |
391 | { | |
392 | uint16_t pending; | |
393 | ||
394 | pending = s->isr_jazz & s->imr_jazz; | |
395 | ||
4ce7ff6e AJ |
396 | if (pending != 0) |
397 | qemu_irq_raise(s->jazz_bus_irq); | |
398 | else | |
399 | qemu_irq_lower(s->jazz_bus_irq); | |
400 | } | |
401 | ||
402 | static void rc4030_irq_jazz_request(void *opaque, int irq, int level) | |
403 | { | |
404 | rc4030State *s = opaque; | |
405 | ||
406 | if (level) { | |
407 | s->isr_jazz |= 1 << irq; | |
408 | } else { | |
409 | s->isr_jazz &= ~(1 << irq); | |
410 | } | |
411 | ||
412 | update_jazz_irq(s); | |
413 | } | |
414 | ||
415 | static void rc4030_periodic_timer(void *opaque) | |
416 | { | |
417 | rc4030State *s = opaque; | |
418 | ||
419 | set_next_tick(s); | |
420 | qemu_irq_raise(s->timer_irq); | |
421 | } | |
422 | ||
b421f3f5 | 423 | static uint64_t jazzio_read(void *opaque, hwaddr addr, unsigned int size) |
4ce7ff6e AJ |
424 | { |
425 | rc4030State *s = opaque; | |
426 | uint32_t val; | |
427 | uint32_t irq; | |
428 | addr &= 0xfff; | |
429 | ||
430 | switch (addr) { | |
c6945b15 | 431 | /* Local bus int source */ |
4ce7ff6e | 432 | case 0x00: { |
4ce7ff6e AJ |
433 | uint32_t pending = s->isr_jazz & s->imr_jazz; |
434 | val = 0; | |
435 | irq = 0; | |
436 | while (pending) { | |
437 | if (pending & 1) { | |
4ce7ff6e AJ |
438 | val = (irq + 1) << 2; |
439 | break; | |
440 | } | |
441 | irq++; | |
442 | pending >>= 1; | |
443 | } | |
444 | break; | |
445 | } | |
c6945b15 AJ |
446 | /* Local bus int enable mask */ |
447 | case 0x02: | |
448 | val = s->imr_jazz; | |
449 | break; | |
4ce7ff6e | 450 | default: |
95c357bc HP |
451 | qemu_log_mask(LOG_GUEST_ERROR, |
452 | "rc4030/jazzio: invalid read at 0x%x", (int)addr); | |
c6945b15 | 453 | val = 0; |
95c357bc | 454 | break; |
4ce7ff6e AJ |
455 | } |
456 | ||
95c357bc | 457 | trace_jazzio_read(addr, val); |
4ce7ff6e AJ |
458 | |
459 | return val; | |
460 | } | |
461 | ||
b421f3f5 HP |
462 | static void jazzio_write(void *opaque, hwaddr addr, uint64_t data, |
463 | unsigned int size) | |
4ce7ff6e AJ |
464 | { |
465 | rc4030State *s = opaque; | |
b421f3f5 | 466 | uint32_t val = data; |
4ce7ff6e AJ |
467 | addr &= 0xfff; |
468 | ||
95c357bc | 469 | trace_jazzio_write(addr, val); |
4ce7ff6e AJ |
470 | |
471 | switch (addr) { | |
472 | /* Local bus int enable mask */ | |
473 | case 0x02: | |
c6945b15 AJ |
474 | s->imr_jazz = val; |
475 | update_jazz_irq(s); | |
4ce7ff6e AJ |
476 | break; |
477 | default: | |
95c357bc HP |
478 | qemu_log_mask(LOG_GUEST_ERROR, |
479 | "rc4030/jazzio: invalid write of 0x%02x at 0x%x", | |
480 | val, (int)addr); | |
4ce7ff6e AJ |
481 | break; |
482 | } | |
483 | } | |
484 | ||
3054434d | 485 | static const MemoryRegionOps jazzio_ops = { |
b421f3f5 HP |
486 | .read = jazzio_read, |
487 | .write = jazzio_write, | |
488 | .impl.min_access_size = 2, | |
489 | .impl.max_access_size = 2, | |
3054434d | 490 | .endianness = DEVICE_NATIVE_ENDIAN, |
4ce7ff6e AJ |
491 | }; |
492 | ||
3df9d748 | 493 | static IOMMUTLBEntry rc4030_dma_translate(IOMMUMemoryRegion *iommu, hwaddr addr, |
2c91bcf2 | 494 | IOMMUAccessFlags flag, int iommu_idx) |
c627e752 HP |
495 | { |
496 | rc4030State *s = container_of(iommu, rc4030State, dma_mr); | |
497 | IOMMUTLBEntry ret = { | |
498 | .target_as = &address_space_memory, | |
499 | .iova = addr & ~(DMA_PAGESIZE - 1), | |
500 | .translated_addr = 0, | |
501 | .addr_mask = DMA_PAGESIZE - 1, | |
502 | .perm = IOMMU_NONE, | |
503 | }; | |
504 | uint64_t i, entry_address; | |
505 | dma_pagetable_entry entry; | |
506 | ||
507 | i = addr / DMA_PAGESIZE; | |
508 | if (i < s->dma_tl_limit / sizeof(entry)) { | |
509 | entry_address = (s->dma_tl_base & 0x7fffffff) + i * sizeof(entry); | |
510 | if (address_space_read(ret.target_as, entry_address, | |
511 | MEMTXATTRS_UNSPECIFIED, (unsigned char *)&entry, | |
512 | sizeof(entry)) == MEMTX_OK) { | |
513 | ret.translated_addr = entry.frame & ~(DMA_PAGESIZE - 1); | |
514 | ret.perm = IOMMU_RW; | |
515 | } | |
516 | } | |
517 | ||
518 | return ret; | |
519 | } | |
520 | ||
d791d60f | 521 | static void rc4030_reset(DeviceState *dev) |
4ce7ff6e | 522 | { |
d791d60f | 523 | rc4030State *s = RC4030(dev); |
4ce7ff6e AJ |
524 | int i; |
525 | ||
c6945b15 | 526 | s->config = 0x410; /* some boards seem to accept 0x104 too */ |
9ea0b7a1 | 527 | s->revision = 1; |
4ce7ff6e AJ |
528 | s->invalid_address_register = 0; |
529 | ||
530 | memset(s->dma_regs, 0, sizeof(s->dma_regs)); | |
4ce7ff6e AJ |
531 | |
532 | s->remote_failed_address = s->memory_failed_address = 0; | |
9ea0b7a1 | 533 | s->cache_maint = 0; |
4ce7ff6e | 534 | s->cache_ptag = s->cache_ltag = 0; |
9ea0b7a1 | 535 | s->cache_bmask = 0; |
4ce7ff6e | 536 | |
dc6e3e1e | 537 | s->memory_refresh_rate = 0x18186; |
4ce7ff6e | 538 | s->nvram_protect = 7; |
4ce7ff6e AJ |
539 | for (i = 0; i < 15; i++) |
540 | s->rem_speed[i] = 7; | |
9ea0b7a1 AJ |
541 | s->imr_jazz = 0x10; /* XXX: required by firmware, but why? */ |
542 | s->isr_jazz = 0; | |
4ce7ff6e AJ |
543 | |
544 | s->itr = 0; | |
4ce7ff6e AJ |
545 | |
546 | qemu_irq_lower(s->timer_irq); | |
547 | qemu_irq_lower(s->jazz_bus_irq); | |
548 | } | |
549 | ||
73bfa8c0 | 550 | static int rc4030_post_load(void *opaque, int version_id) |
d5853c20 AJ |
551 | { |
552 | rc4030State* s = opaque; | |
d5853c20 AJ |
553 | |
554 | set_next_tick(s); | |
555 | update_jazz_irq(s); | |
556 | ||
557 | return 0; | |
558 | } | |
559 | ||
73bfa8c0 DDAG |
560 | static const VMStateDescription vmstate_rc4030 = { |
561 | .name = "rc4030", | |
562 | .version_id = 3, | |
563 | .post_load = rc4030_post_load, | |
564 | .fields = (VMStateField []) { | |
565 | VMSTATE_UINT32(config, rc4030State), | |
566 | VMSTATE_UINT32(invalid_address_register, rc4030State), | |
567 | VMSTATE_UINT32_2DARRAY(dma_regs, rc4030State, 8, 4), | |
568 | VMSTATE_UINT32(dma_tl_base, rc4030State), | |
569 | VMSTATE_UINT32(dma_tl_limit, rc4030State), | |
570 | VMSTATE_UINT32(cache_maint, rc4030State), | |
571 | VMSTATE_UINT32(remote_failed_address, rc4030State), | |
572 | VMSTATE_UINT32(memory_failed_address, rc4030State), | |
573 | VMSTATE_UINT32(cache_ptag, rc4030State), | |
574 | VMSTATE_UINT32(cache_ltag, rc4030State), | |
575 | VMSTATE_UINT32(cache_bmask, rc4030State), | |
576 | VMSTATE_UINT32(memory_refresh_rate, rc4030State), | |
577 | VMSTATE_UINT32(nvram_protect, rc4030State), | |
578 | VMSTATE_UINT32_ARRAY(rem_speed, rc4030State, 16), | |
579 | VMSTATE_UINT32(imr_jazz, rc4030State), | |
580 | VMSTATE_UINT32(isr_jazz, rc4030State), | |
581 | VMSTATE_UINT32(itr, rc4030State), | |
582 | VMSTATE_END_OF_LIST() | |
583 | } | |
584 | }; | |
d5853c20 | 585 | |
9ea0b7a1 AJ |
586 | static void rc4030_do_dma(void *opaque, int n, uint8_t *buf, int len, int is_write) |
587 | { | |
588 | rc4030State *s = opaque; | |
a8170e5e | 589 | hwaddr dma_addr; |
9ea0b7a1 AJ |
590 | int dev_to_mem; |
591 | ||
592 | s->dma_regs[n][DMA_REG_ENABLE] &= ~(DMA_FLAG_TC_INTR | DMA_FLAG_MEM_INTR | DMA_FLAG_ADDR_INTR); | |
593 | ||
594 | /* Check DMA channel consistency */ | |
595 | dev_to_mem = (s->dma_regs[n][DMA_REG_ENABLE] & DMA_FLAG_MEM_TO_DEV) ? 0 : 1; | |
596 | if (!(s->dma_regs[n][DMA_REG_ENABLE] & DMA_FLAG_ENABLE) || | |
597 | (is_write != dev_to_mem)) { | |
598 | s->dma_regs[n][DMA_REG_ENABLE] |= DMA_FLAG_MEM_INTR; | |
599 | s->nmi_interrupt |= 1 << n; | |
600 | return; | |
c6945b15 AJ |
601 | } |
602 | ||
9ea0b7a1 AJ |
603 | /* Get start address and len */ |
604 | if (len > s->dma_regs[n][DMA_REG_COUNT]) | |
605 | len = s->dma_regs[n][DMA_REG_COUNT]; | |
606 | dma_addr = s->dma_regs[n][DMA_REG_ADDRESS]; | |
607 | ||
608 | /* Read/write data at right place */ | |
a3d586f7 HP |
609 | address_space_rw(&s->dma_as, dma_addr, MEMTXATTRS_UNSPECIFIED, |
610 | buf, len, is_write); | |
9ea0b7a1 AJ |
611 | |
612 | s->dma_regs[n][DMA_REG_ENABLE] |= DMA_FLAG_TC_INTR; | |
613 | s->dma_regs[n][DMA_REG_COUNT] -= len; | |
c6945b15 AJ |
614 | } |
615 | ||
616 | struct rc4030DMAState { | |
617 | void *opaque; | |
618 | int n; | |
619 | }; | |
620 | ||
68238a9e | 621 | void rc4030_dma_read(void *dma, uint8_t *buf, int len) |
c6945b15 AJ |
622 | { |
623 | rc4030_dma s = dma; | |
624 | rc4030_do_dma(s->opaque, s->n, buf, len, 0); | |
625 | } | |
626 | ||
68238a9e | 627 | void rc4030_dma_write(void *dma, uint8_t *buf, int len) |
c6945b15 AJ |
628 | { |
629 | rc4030_dma s = dma; | |
630 | rc4030_do_dma(s->opaque, s->n, buf, len, 1); | |
631 | } | |
632 | ||
633 | static rc4030_dma *rc4030_allocate_dmas(void *opaque, int n) | |
634 | { | |
635 | rc4030_dma *s; | |
636 | struct rc4030DMAState *p; | |
637 | int i; | |
638 | ||
7267c094 AL |
639 | s = (rc4030_dma *)g_malloc0(sizeof(rc4030_dma) * n); |
640 | p = (struct rc4030DMAState *)g_malloc0(sizeof(struct rc4030DMAState) * n); | |
c6945b15 AJ |
641 | for (i = 0; i < n; i++) { |
642 | p->opaque = opaque; | |
643 | p->n = i; | |
644 | s[i] = p; | |
645 | p++; | |
646 | } | |
647 | return s; | |
648 | } | |
649 | ||
d791d60f | 650 | static void rc4030_initfn(Object *obj) |
4ce7ff6e | 651 | { |
d791d60f HP |
652 | DeviceState *dev = DEVICE(obj); |
653 | rc4030State *s = RC4030(obj); | |
654 | SysBusDevice *sysbus = SYS_BUS_DEVICE(obj); | |
4ce7ff6e | 655 | |
d791d60f | 656 | qdev_init_gpio_in(dev, rc4030_irq_jazz_request, 16); |
c6945b15 | 657 | |
d791d60f HP |
658 | sysbus_init_irq(sysbus, &s->timer_irq); |
659 | sysbus_init_irq(sysbus, &s->jazz_bus_irq); | |
4ce7ff6e | 660 | |
d791d60f HP |
661 | sysbus_init_mmio(sysbus, &s->iomem_chipset); |
662 | sysbus_init_mmio(sysbus, &s->iomem_jazzio); | |
663 | } | |
664 | ||
665 | static void rc4030_realize(DeviceState *dev, Error **errp) | |
666 | { | |
667 | rc4030State *s = RC4030(dev); | |
668 | Object *o = OBJECT(dev); | |
d791d60f HP |
669 | |
670 | s->periodic_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, | |
671 | rc4030_periodic_timer, s); | |
4ce7ff6e | 672 | |
2c9b15ca | 673 | memory_region_init_io(&s->iomem_chipset, NULL, &rc4030_ops, s, |
3054434d | 674 | "rc4030.chipset", 0x300); |
2c9b15ca | 675 | memory_region_init_io(&s->iomem_jazzio, NULL, &jazzio_ops, s, |
3054434d | 676 | "rc4030.jazzio", 0x00001000); |
4ce7ff6e | 677 | |
1221a474 AK |
678 | memory_region_init_iommu(&s->dma_mr, sizeof(s->dma_mr), |
679 | TYPE_RC4030_IOMMU_MEMORY_REGION, | |
680 | o, "rc4030.dma", UINT32_MAX); | |
3df9d748 | 681 | address_space_init(&s->dma_as, MEMORY_REGION(&s->dma_mr), "rc4030-dma"); |
d791d60f HP |
682 | } |
683 | ||
684 | static void rc4030_unrealize(DeviceState *dev, Error **errp) | |
685 | { | |
686 | rc4030State *s = RC4030(dev); | |
d791d60f HP |
687 | |
688 | timer_free(s->periodic_timer); | |
689 | ||
690 | address_space_destroy(&s->dma_as); | |
d791d60f | 691 | object_unparent(OBJECT(&s->dma_mr)); |
d791d60f HP |
692 | } |
693 | ||
694 | static void rc4030_class_init(ObjectClass *klass, void *class_data) | |
695 | { | |
696 | DeviceClass *dc = DEVICE_CLASS(klass); | |
697 | ||
698 | dc->realize = rc4030_realize; | |
699 | dc->unrealize = rc4030_unrealize; | |
700 | dc->reset = rc4030_reset; | |
73bfa8c0 | 701 | dc->vmsd = &vmstate_rc4030; |
d791d60f HP |
702 | } |
703 | ||
704 | static const TypeInfo rc4030_info = { | |
705 | .name = TYPE_RC4030, | |
706 | .parent = TYPE_SYS_BUS_DEVICE, | |
707 | .instance_size = sizeof(rc4030State), | |
708 | .instance_init = rc4030_initfn, | |
709 | .class_init = rc4030_class_init, | |
710 | }; | |
711 | ||
1221a474 AK |
712 | static void rc4030_iommu_memory_region_class_init(ObjectClass *klass, |
713 | void *data) | |
714 | { | |
715 | IOMMUMemoryRegionClass *imrc = IOMMU_MEMORY_REGION_CLASS(klass); | |
716 | ||
717 | imrc->translate = rc4030_dma_translate; | |
718 | } | |
719 | ||
720 | static const TypeInfo rc4030_iommu_memory_region_info = { | |
721 | .parent = TYPE_IOMMU_MEMORY_REGION, | |
722 | .name = TYPE_RC4030_IOMMU_MEMORY_REGION, | |
723 | .class_init = rc4030_iommu_memory_region_class_init, | |
724 | }; | |
725 | ||
d791d60f HP |
726 | static void rc4030_register_types(void) |
727 | { | |
728 | type_register_static(&rc4030_info); | |
1221a474 | 729 | type_register_static(&rc4030_iommu_memory_region_info); |
d791d60f HP |
730 | } |
731 | ||
732 | type_init(rc4030_register_types) | |
733 | ||
3df9d748 | 734 | DeviceState *rc4030_init(rc4030_dma **dmas, IOMMUMemoryRegion **dma_mr) |
d791d60f HP |
735 | { |
736 | DeviceState *dev; | |
737 | ||
738 | dev = qdev_create(NULL, TYPE_RC4030); | |
739 | qdev_init_nofail(dev); | |
740 | ||
741 | *dmas = rc4030_allocate_dmas(dev, 4); | |
742 | *dma_mr = &RC4030(dev)->dma_mr; | |
743 | return dev; | |
4ce7ff6e | 744 | } |