]>
Commit | Line | Data |
---|---|---|
33d68b5f TS |
1 | /* |
2 | * MIPS emulation for qemu: CPU initialisation routines. | |
3 | * | |
4 | * Copyright (c) 2004-2005 Jocelyn Mayer | |
5 | * Copyright (c) 2007 Herve Poussineau | |
6 | * | |
7 | * This library is free software; you can redistribute it and/or | |
8 | * modify it under the terms of the GNU Lesser General Public | |
9 | * License as published by the Free Software Foundation; either | |
10 | * version 2 of the License, or (at your option) any later version. | |
11 | * | |
12 | * This library is distributed in the hope that it will be useful, | |
13 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
14 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU | |
15 | * Lesser General Public License for more details. | |
16 | * | |
17 | * You should have received a copy of the GNU Lesser General Public | |
8167ee88 | 18 | * License along with this library; if not, see <http://www.gnu.org/licenses/>. |
33d68b5f TS |
19 | */ |
20 | ||
3953d786 TS |
21 | /* CPU / CPU family specific config register values. */ |
22 | ||
6d35524c | 23 | /* Have config1, uncached coherency */ |
3953d786 | 24 | #define MIPS_CONFIG0 \ |
f45cb2f4 | 25 | ((1U << CP0C0_M) | (0x2 << CP0C0_K0)) |
3953d786 | 26 | |
ae5d8053 | 27 | /* Have config2, no coprocessor2 attached, no MDMX support attached, |
3953d786 TS |
28 | no performance counters, watch registers present, |
29 | no code compression, EJTAG present, no FPU */ | |
30 | #define MIPS_CONFIG1 \ | |
f45cb2f4 | 31 | ((1U << CP0C1_M) | \ |
3953d786 TS |
32 | (0 << CP0C1_C2) | (0 << CP0C1_MD) | (0 << CP0C1_PC) | \ |
33 | (1 << CP0C1_WR) | (0 << CP0C1_CA) | (1 << CP0C1_EP) | \ | |
34 | (0 << CP0C1_FP)) | |
35 | ||
36 | /* Have config3, no tertiary/secondary caches implemented */ | |
37 | #define MIPS_CONFIG2 \ | |
f45cb2f4 | 38 | ((1U << CP0C2_M)) |
3953d786 | 39 | |
6d35524c | 40 | /* No config4, no DSP ASE, no large physaddr (PABITS), |
ff2712ba | 41 | no external interrupt controller, no vectored interrupts, |
ead9360e | 42 | no 1kb pages, no SmartMIPS ASE, no trace logic */ |
3953d786 TS |
43 | #define MIPS_CONFIG3 \ |
44 | ((0 << CP0C3_M) | (0 << CP0C3_DSPP) | (0 << CP0C3_LPA) | \ | |
45 | (0 << CP0C3_VEIC) | (0 << CP0C3_VInt) | (0 << CP0C3_SP) | \ | |
ead9360e | 46 | (0 << CP0C3_SM) | (0 << CP0C3_TL)) |
3953d786 | 47 | |
b4160af1 PJ |
48 | #define MIPS_CONFIG4 \ |
49 | ((0 << CP0C4_M)) | |
50 | ||
b4dd99a3 PJ |
51 | #define MIPS_CONFIG5 \ |
52 | ((0 << CP0C5_M)) | |
53 | ||
6d35524c TS |
54 | /* MMU types, the first four entries have the same layout as the |
55 | CP0C0_MT field. */ | |
56 | enum mips_mmu_types { | |
57 | MMU_TYPE_NONE, | |
58 | MMU_TYPE_R4000, | |
59 | MMU_TYPE_RESERVED, | |
60 | MMU_TYPE_FMT, | |
61 | MMU_TYPE_R3000, | |
62 | MMU_TYPE_R6000, | |
63 | MMU_TYPE_R8000 | |
64 | }; | |
65 | ||
c227f099 | 66 | struct mips_def_t { |
50366fe9 | 67 | const char *name; |
33d68b5f TS |
68 | int32_t CP0_PRid; |
69 | int32_t CP0_Config0; | |
70 | int32_t CP0_Config1; | |
3953d786 TS |
71 | int32_t CP0_Config2; |
72 | int32_t CP0_Config3; | |
b4160af1 PJ |
73 | int32_t CP0_Config4; |
74 | int32_t CP0_Config4_rw_bitmask; | |
b4dd99a3 PJ |
75 | int32_t CP0_Config5; |
76 | int32_t CP0_Config5_rw_bitmask; | |
34ee2ede TS |
77 | int32_t CP0_Config6; |
78 | int32_t CP0_Config7; | |
2a6e32dd AJ |
79 | target_ulong CP0_LLAddr_rw_bitmask; |
80 | int CP0_LLAddr_shift; | |
2f644545 TS |
81 | int32_t SYNCI_Step; |
82 | int32_t CCRes; | |
ead9360e TS |
83 | int32_t CP0_Status_rw_bitmask; |
84 | int32_t CP0_TCStatus_rw_bitmask; | |
85 | int32_t CP0_SRSCtl; | |
3953d786 | 86 | int32_t CP1_fcr0; |
863f264d | 87 | int32_t MSAIR; |
e034e2c3 | 88 | int32_t SEGBITS; |
6d35524c | 89 | int32_t PABITS; |
ead9360e TS |
90 | int32_t CP0_SRSConf0_rw_bitmask; |
91 | int32_t CP0_SRSConf0; | |
92 | int32_t CP0_SRSConf1_rw_bitmask; | |
93 | int32_t CP0_SRSConf1; | |
94 | int32_t CP0_SRSConf2_rw_bitmask; | |
95 | int32_t CP0_SRSConf2; | |
96 | int32_t CP0_SRSConf3_rw_bitmask; | |
97 | int32_t CP0_SRSConf3; | |
98 | int32_t CP0_SRSConf4_rw_bitmask; | |
99 | int32_t CP0_SRSConf4; | |
7207c7f9 LA |
100 | int32_t CP0_PageGrain_rw_bitmask; |
101 | int32_t CP0_PageGrain; | |
e189e748 | 102 | int insn_flags; |
6d35524c | 103 | enum mips_mmu_types mmu_type; |
33d68b5f TS |
104 | }; |
105 | ||
106 | /*****************************************************************************/ | |
107 | /* MIPS CPU definitions */ | |
c227f099 | 108 | static const mips_def_t mips_defs[] = |
33d68b5f | 109 | { |
33d68b5f TS |
110 | { |
111 | .name = "4Kc", | |
112 | .CP0_PRid = 0x00018000, | |
6d35524c | 113 | .CP0_Config0 = MIPS_CONFIG0 | (MMU_TYPE_R4000 << CP0C0_MT), |
ae5d8053 | 114 | .CP0_Config1 = MIPS_CONFIG1 | (15 << CP0C1_MMU) | |
6958549d | 115 | (0 << CP0C1_IS) | (3 << CP0C1_IL) | (1 << CP0C1_IA) | |
d19954f4 | 116 | (0 << CP0C1_DS) | (3 << CP0C1_DL) | (1 << CP0C1_DA) | |
ab3aee26 | 117 | (0 << CP0C1_CA), |
3953d786 TS |
118 | .CP0_Config2 = MIPS_CONFIG2, |
119 | .CP0_Config3 = MIPS_CONFIG3, | |
2a6e32dd AJ |
120 | .CP0_LLAddr_rw_bitmask = 0, |
121 | .CP0_LLAddr_shift = 4, | |
2f644545 TS |
122 | .SYNCI_Step = 32, |
123 | .CCRes = 2, | |
ead9360e | 124 | .CP0_Status_rw_bitmask = 0x1278FF17, |
6d35524c TS |
125 | .SEGBITS = 32, |
126 | .PABITS = 32, | |
73642f5b | 127 | .insn_flags = CPU_MIPS32, |
6d35524c | 128 | .mmu_type = MMU_TYPE_R4000, |
33d68b5f | 129 | }, |
8d162c2b TS |
130 | { |
131 | .name = "4Km", | |
132 | .CP0_PRid = 0x00018300, | |
133 | /* Config1 implemented, fixed mapping MMU, | |
134 | no virtual icache, uncached coherency. */ | |
6d35524c | 135 | .CP0_Config0 = MIPS_CONFIG0 | (MMU_TYPE_FMT << CP0C0_MT), |
8d162c2b | 136 | .CP0_Config1 = MIPS_CONFIG1 | |
6958549d | 137 | (0 << CP0C1_IS) | (3 << CP0C1_IL) | (1 << CP0C1_IA) | |
d19954f4 NF |
138 | (0 << CP0C1_DS) | (3 << CP0C1_DL) | (1 << CP0C1_DA) | |
139 | (1 << CP0C1_CA), | |
8d162c2b TS |
140 | .CP0_Config2 = MIPS_CONFIG2, |
141 | .CP0_Config3 = MIPS_CONFIG3, | |
2a6e32dd AJ |
142 | .CP0_LLAddr_rw_bitmask = 0, |
143 | .CP0_LLAddr_shift = 4, | |
8d162c2b TS |
144 | .SYNCI_Step = 32, |
145 | .CCRes = 2, | |
146 | .CP0_Status_rw_bitmask = 0x1258FF17, | |
6d35524c TS |
147 | .SEGBITS = 32, |
148 | .PABITS = 32, | |
8d162c2b | 149 | .insn_flags = CPU_MIPS32 | ASE_MIPS16, |
6d35524c | 150 | .mmu_type = MMU_TYPE_FMT, |
8d162c2b | 151 | }, |
33d68b5f | 152 | { |
34ee2ede | 153 | .name = "4KEcR1", |
33d68b5f | 154 | .CP0_PRid = 0x00018400, |
6d35524c | 155 | .CP0_Config0 = MIPS_CONFIG0 | (MMU_TYPE_R4000 << CP0C0_MT), |
ae5d8053 | 156 | .CP0_Config1 = MIPS_CONFIG1 | (15 << CP0C1_MMU) | |
6958549d | 157 | (0 << CP0C1_IS) | (3 << CP0C1_IL) | (1 << CP0C1_IA) | |
d19954f4 | 158 | (0 << CP0C1_DS) | (3 << CP0C1_DL) | (1 << CP0C1_DA) | |
ab3aee26 | 159 | (0 << CP0C1_CA), |
34ee2ede TS |
160 | .CP0_Config2 = MIPS_CONFIG2, |
161 | .CP0_Config3 = MIPS_CONFIG3, | |
2a6e32dd AJ |
162 | .CP0_LLAddr_rw_bitmask = 0, |
163 | .CP0_LLAddr_shift = 4, | |
2f644545 TS |
164 | .SYNCI_Step = 32, |
165 | .CCRes = 2, | |
ead9360e | 166 | .CP0_Status_rw_bitmask = 0x1278FF17, |
6d35524c TS |
167 | .SEGBITS = 32, |
168 | .PABITS = 32, | |
73642f5b | 169 | .insn_flags = CPU_MIPS32, |
6d35524c | 170 | .mmu_type = MMU_TYPE_R4000, |
34ee2ede | 171 | }, |
8d162c2b TS |
172 | { |
173 | .name = "4KEmR1", | |
174 | .CP0_PRid = 0x00018500, | |
6d35524c | 175 | .CP0_Config0 = MIPS_CONFIG0 | (MMU_TYPE_FMT << CP0C0_MT), |
8d162c2b | 176 | .CP0_Config1 = MIPS_CONFIG1 | |
6958549d | 177 | (0 << CP0C1_IS) | (3 << CP0C1_IL) | (1 << CP0C1_IA) | |
d19954f4 NF |
178 | (0 << CP0C1_DS) | (3 << CP0C1_DL) | (1 << CP0C1_DA) | |
179 | (1 << CP0C1_CA), | |
8d162c2b TS |
180 | .CP0_Config2 = MIPS_CONFIG2, |
181 | .CP0_Config3 = MIPS_CONFIG3, | |
2a6e32dd AJ |
182 | .CP0_LLAddr_rw_bitmask = 0, |
183 | .CP0_LLAddr_shift = 4, | |
8d162c2b TS |
184 | .SYNCI_Step = 32, |
185 | .CCRes = 2, | |
186 | .CP0_Status_rw_bitmask = 0x1258FF17, | |
6d35524c TS |
187 | .SEGBITS = 32, |
188 | .PABITS = 32, | |
8d162c2b | 189 | .insn_flags = CPU_MIPS32 | ASE_MIPS16, |
6d35524c | 190 | .mmu_type = MMU_TYPE_FMT, |
8d162c2b | 191 | }, |
34ee2ede TS |
192 | { |
193 | .name = "4KEc", | |
194 | .CP0_PRid = 0x00019000, | |
6d35524c TS |
195 | .CP0_Config0 = MIPS_CONFIG0 | (0x1 << CP0C0_AR) | |
196 | (MMU_TYPE_R4000 << CP0C0_MT), | |
ae5d8053 | 197 | .CP0_Config1 = MIPS_CONFIG1 | (15 << CP0C1_MMU) | |
6958549d | 198 | (0 << CP0C1_IS) | (3 << CP0C1_IL) | (1 << CP0C1_IA) | |
d19954f4 | 199 | (0 << CP0C1_DS) | (3 << CP0C1_DL) | (1 << CP0C1_DA) | |
ab3aee26 | 200 | (0 << CP0C1_CA), |
34ee2ede | 201 | .CP0_Config2 = MIPS_CONFIG2, |
ead9360e | 202 | .CP0_Config3 = MIPS_CONFIG3 | (0 << CP0C3_VInt), |
2a6e32dd AJ |
203 | .CP0_LLAddr_rw_bitmask = 0, |
204 | .CP0_LLAddr_shift = 4, | |
2f644545 TS |
205 | .SYNCI_Step = 32, |
206 | .CCRes = 2, | |
ead9360e | 207 | .CP0_Status_rw_bitmask = 0x1278FF17, |
6d35524c TS |
208 | .SEGBITS = 32, |
209 | .PABITS = 32, | |
73642f5b | 210 | .insn_flags = CPU_MIPS32R2, |
6d35524c | 211 | .mmu_type = MMU_TYPE_R4000, |
34ee2ede | 212 | }, |
3e4587d5 TS |
213 | { |
214 | .name = "4KEm", | |
215 | .CP0_PRid = 0x00019100, | |
6d35524c | 216 | .CP0_Config0 = MIPS_CONFIG0 | (0x1 << CP0C0_AR) | |
6958549d | 217 | (MMU_TYPE_FMT << CP0C0_MT), |
3e4587d5 | 218 | .CP0_Config1 = MIPS_CONFIG1 | |
6958549d | 219 | (0 << CP0C1_IS) | (3 << CP0C1_IL) | (1 << CP0C1_IA) | |
d19954f4 NF |
220 | (0 << CP0C1_DS) | (3 << CP0C1_DL) | (1 << CP0C1_DA) | |
221 | (1 << CP0C1_CA), | |
3e4587d5 TS |
222 | .CP0_Config2 = MIPS_CONFIG2, |
223 | .CP0_Config3 = MIPS_CONFIG3, | |
2a6e32dd AJ |
224 | .CP0_LLAddr_rw_bitmask = 0, |
225 | .CP0_LLAddr_shift = 4, | |
3e4587d5 TS |
226 | .SYNCI_Step = 32, |
227 | .CCRes = 2, | |
228 | .CP0_Status_rw_bitmask = 0x1258FF17, | |
6d35524c TS |
229 | .SEGBITS = 32, |
230 | .PABITS = 32, | |
3e4587d5 | 231 | .insn_flags = CPU_MIPS32R2 | ASE_MIPS16, |
6d35524c | 232 | .mmu_type = MMU_TYPE_FMT, |
3e4587d5 | 233 | }, |
34ee2ede TS |
234 | { |
235 | .name = "24Kc", | |
236 | .CP0_PRid = 0x00019300, | |
6d35524c | 237 | .CP0_Config0 = MIPS_CONFIG0 | (0x1 << CP0C0_AR) | |
6958549d | 238 | (MMU_TYPE_R4000 << CP0C0_MT), |
ae5d8053 | 239 | .CP0_Config1 = MIPS_CONFIG1 | (15 << CP0C1_MMU) | |
6958549d | 240 | (0 << CP0C1_IS) | (3 << CP0C1_IL) | (1 << CP0C1_IA) | |
d19954f4 NF |
241 | (0 << CP0C1_DS) | (3 << CP0C1_DL) | (1 << CP0C1_DA) | |
242 | (1 << CP0C1_CA), | |
3953d786 | 243 | .CP0_Config2 = MIPS_CONFIG2, |
ead9360e | 244 | .CP0_Config3 = MIPS_CONFIG3 | (0 << CP0C3_VInt), |
2a6e32dd AJ |
245 | .CP0_LLAddr_rw_bitmask = 0, |
246 | .CP0_LLAddr_shift = 4, | |
2f644545 TS |
247 | .SYNCI_Step = 32, |
248 | .CCRes = 2, | |
ead9360e | 249 | /* No DSP implemented. */ |
671880e6 | 250 | .CP0_Status_rw_bitmask = 0x1278FF1F, |
6d35524c TS |
251 | .SEGBITS = 32, |
252 | .PABITS = 32, | |
3e4587d5 | 253 | .insn_flags = CPU_MIPS32R2 | ASE_MIPS16, |
6d35524c | 254 | .mmu_type = MMU_TYPE_R4000, |
33d68b5f TS |
255 | }, |
256 | { | |
257 | .name = "24Kf", | |
258 | .CP0_PRid = 0x00019300, | |
6d35524c TS |
259 | .CP0_Config0 = MIPS_CONFIG0 | (0x1 << CP0C0_AR) | |
260 | (MMU_TYPE_R4000 << CP0C0_MT), | |
ae5d8053 | 261 | .CP0_Config1 = MIPS_CONFIG1 | (1 << CP0C1_FP) | (15 << CP0C1_MMU) | |
6958549d | 262 | (0 << CP0C1_IS) | (3 << CP0C1_IL) | (1 << CP0C1_IA) | |
d19954f4 NF |
263 | (0 << CP0C1_DS) | (3 << CP0C1_DL) | (1 << CP0C1_DA) | |
264 | (1 << CP0C1_CA), | |
3953d786 | 265 | .CP0_Config2 = MIPS_CONFIG2, |
ead9360e | 266 | .CP0_Config3 = MIPS_CONFIG3 | (0 << CP0C3_VInt), |
2a6e32dd AJ |
267 | .CP0_LLAddr_rw_bitmask = 0, |
268 | .CP0_LLAddr_shift = 4, | |
2f644545 TS |
269 | .SYNCI_Step = 32, |
270 | .CCRes = 2, | |
ead9360e | 271 | /* No DSP implemented. */ |
671880e6 | 272 | .CP0_Status_rw_bitmask = 0x3678FF1F, |
5a5012ec TS |
273 | .CP1_fcr0 = (1 << FCR0_F64) | (1 << FCR0_L) | (1 << FCR0_W) | |
274 | (1 << FCR0_D) | (1 << FCR0_S) | (0x93 << FCR0_PRID), | |
6d35524c TS |
275 | .SEGBITS = 32, |
276 | .PABITS = 32, | |
3e4587d5 | 277 | .insn_flags = CPU_MIPS32R2 | ASE_MIPS16, |
6d35524c | 278 | .mmu_type = MMU_TYPE_R4000, |
33d68b5f | 279 | }, |
ead9360e TS |
280 | { |
281 | .name = "34Kf", | |
282 | .CP0_PRid = 0x00019500, | |
6d35524c | 283 | .CP0_Config0 = MIPS_CONFIG0 | (0x1 << CP0C0_AR) | |
6958549d | 284 | (MMU_TYPE_R4000 << CP0C0_MT), |
ead9360e | 285 | .CP0_Config1 = MIPS_CONFIG1 | (1 << CP0C1_FP) | (15 << CP0C1_MMU) | |
6958549d | 286 | (0 << CP0C1_IS) | (3 << CP0C1_IL) | (1 << CP0C1_IA) | |
d19954f4 NF |
287 | (0 << CP0C1_DS) | (3 << CP0C1_DL) | (1 << CP0C1_DA) | |
288 | (1 << CP0C1_CA), | |
ead9360e | 289 | .CP0_Config2 = MIPS_CONFIG2, |
b9ac5d92 YK |
290 | .CP0_Config3 = MIPS_CONFIG3 | (1 << CP0C3_VInt) | (1 << CP0C3_MT) | |
291 | (1 << CP0C3_DSPP), | |
2a6e32dd AJ |
292 | .CP0_LLAddr_rw_bitmask = 0, |
293 | .CP0_LLAddr_shift = 0, | |
ead9360e TS |
294 | .SYNCI_Step = 32, |
295 | .CCRes = 2, | |
b9ac5d92 | 296 | .CP0_Status_rw_bitmask = 0x3778FF1F, |
ead9360e TS |
297 | .CP0_TCStatus_rw_bitmask = (0 << CP0TCSt_TCU3) | (0 << CP0TCSt_TCU2) | |
298 | (1 << CP0TCSt_TCU1) | (1 << CP0TCSt_TCU0) | | |
299 | (0 << CP0TCSt_TMX) | (1 << CP0TCSt_DT) | | |
300 | (1 << CP0TCSt_DA) | (1 << CP0TCSt_A) | | |
301 | (0x3 << CP0TCSt_TKSU) | (1 << CP0TCSt_IXMT) | | |
302 | (0xff << CP0TCSt_TASID), | |
303 | .CP1_fcr0 = (1 << FCR0_F64) | (1 << FCR0_L) | (1 << FCR0_W) | | |
304 | (1 << FCR0_D) | (1 << FCR0_S) | (0x95 << FCR0_PRID), | |
305 | .CP0_SRSCtl = (0xf << CP0SRSCtl_HSS), | |
306 | .CP0_SRSConf0_rw_bitmask = 0x3fffffff, | |
f45cb2f4 | 307 | .CP0_SRSConf0 = (1U << CP0SRSC0_M) | (0x3fe << CP0SRSC0_SRS3) | |
ead9360e TS |
308 | (0x3fe << CP0SRSC0_SRS2) | (0x3fe << CP0SRSC0_SRS1), |
309 | .CP0_SRSConf1_rw_bitmask = 0x3fffffff, | |
f45cb2f4 | 310 | .CP0_SRSConf1 = (1U << CP0SRSC1_M) | (0x3fe << CP0SRSC1_SRS6) | |
ead9360e TS |
311 | (0x3fe << CP0SRSC1_SRS5) | (0x3fe << CP0SRSC1_SRS4), |
312 | .CP0_SRSConf2_rw_bitmask = 0x3fffffff, | |
f45cb2f4 | 313 | .CP0_SRSConf2 = (1U << CP0SRSC2_M) | (0x3fe << CP0SRSC2_SRS9) | |
ead9360e TS |
314 | (0x3fe << CP0SRSC2_SRS8) | (0x3fe << CP0SRSC2_SRS7), |
315 | .CP0_SRSConf3_rw_bitmask = 0x3fffffff, | |
f45cb2f4 | 316 | .CP0_SRSConf3 = (1U << CP0SRSC3_M) | (0x3fe << CP0SRSC3_SRS12) | |
ead9360e TS |
317 | (0x3fe << CP0SRSC3_SRS11) | (0x3fe << CP0SRSC3_SRS10), |
318 | .CP0_SRSConf4_rw_bitmask = 0x3fffffff, | |
319 | .CP0_SRSConf4 = (0x3fe << CP0SRSC4_SRS15) | | |
320 | (0x3fe << CP0SRSC4_SRS14) | (0x3fe << CP0SRSC4_SRS13), | |
6d35524c TS |
321 | .SEGBITS = 32, |
322 | .PABITS = 32, | |
7385ac0b | 323 | .insn_flags = CPU_MIPS32R2 | ASE_MIPS16 | ASE_DSP | ASE_MT, |
6d35524c | 324 | .mmu_type = MMU_TYPE_R4000, |
ead9360e | 325 | }, |
af13ae03 JL |
326 | { |
327 | .name = "74Kf", | |
328 | .CP0_PRid = 0x00019700, | |
329 | .CP0_Config0 = MIPS_CONFIG0 | (0x1 << CP0C0_AR) | | |
330 | (MMU_TYPE_R4000 << CP0C0_MT), | |
331 | .CP0_Config1 = MIPS_CONFIG1 | (1 << CP0C1_FP) | (15 << CP0C1_MMU) | | |
332 | (0 << CP0C1_IS) | (3 << CP0C1_IL) | (1 << CP0C1_IA) | | |
333 | (0 << CP0C1_DS) | (3 << CP0C1_DL) | (1 << CP0C1_DA) | | |
334 | (1 << CP0C1_CA), | |
335 | .CP0_Config2 = MIPS_CONFIG2, | |
336 | .CP0_Config3 = MIPS_CONFIG3 | (0 << CP0C3_VInt) | (1 << CP0C3_DSPP), | |
337 | .CP0_LLAddr_rw_bitmask = 0, | |
338 | .CP0_LLAddr_shift = 4, | |
339 | .SYNCI_Step = 32, | |
340 | .CCRes = 2, | |
341 | .CP0_Status_rw_bitmask = 0x3778FF1F, | |
342 | .CP1_fcr0 = (1 << FCR0_F64) | (1 << FCR0_L) | (1 << FCR0_W) | | |
343 | (1 << FCR0_D) | (1 << FCR0_S) | (0x93 << FCR0_PRID), | |
344 | .SEGBITS = 32, | |
345 | .PABITS = 32, | |
346 | .insn_flags = CPU_MIPS32R2 | ASE_MIPS16 | ASE_DSP | ASE_DSPR2, | |
347 | .mmu_type = MMU_TYPE_R4000, | |
348 | }, | |
e527526d PJ |
349 | { |
350 | /* A generic CPU providing MIPS32 Release 5 features. | |
351 | FIXME: Eventually this should be replaced by a real CPU model. */ | |
352 | .name = "mips32r5-generic", | |
353 | .CP0_PRid = 0x00019700, | |
354 | .CP0_Config0 = MIPS_CONFIG0 | (0x1 << CP0C0_AR) | | |
355 | (MMU_TYPE_R4000 << CP0C0_MT), | |
356 | .CP0_Config1 = MIPS_CONFIG1 | (1 << CP0C1_FP) | (15 << CP0C1_MMU) | | |
357 | (0 << CP0C1_IS) | (3 << CP0C1_IL) | (1 << CP0C1_IA) | | |
358 | (0 << CP0C1_DS) | (3 << CP0C1_DL) | (1 << CP0C1_DA) | | |
359 | (1 << CP0C1_CA), | |
360 | .CP0_Config2 = MIPS_CONFIG2, | |
f45cb2f4 PM |
361 | .CP0_Config3 = MIPS_CONFIG3 | (1U << CP0C3_M), |
362 | .CP0_Config4 = MIPS_CONFIG4 | (1U << CP0C4_M), | |
b4160af1 | 363 | .CP0_Config4_rw_bitmask = 0, |
736d120a | 364 | .CP0_Config5 = MIPS_CONFIG5 | (1 << CP0C5_UFR), |
b4dd99a3 PJ |
365 | .CP0_Config5_rw_bitmask = (0 << CP0C5_M) | (1 << CP0C5_K) | |
366 | (1 << CP0C5_CV) | (0 << CP0C5_EVA) | | |
736d120a | 367 | (1 << CP0C5_MSAEn) | (1 << CP0C5_UFR) | |
b4dd99a3 | 368 | (0 << CP0C5_NFExists), |
e527526d PJ |
369 | .CP0_LLAddr_rw_bitmask = 0, |
370 | .CP0_LLAddr_shift = 4, | |
371 | .SYNCI_Step = 32, | |
372 | .CCRes = 2, | |
373 | .CP0_Status_rw_bitmask = 0x3778FF1F, | |
736d120a PJ |
374 | .CP1_fcr0 = (1 << FCR0_UFRP) | (1 << FCR0_F64) | (1 << FCR0_L) | |
375 | (1 << FCR0_W) | (1 << FCR0_D) | (1 << FCR0_S) | | |
376 | (0x93 << FCR0_PRID), | |
e527526d PJ |
377 | .SEGBITS = 32, |
378 | .PABITS = 32, | |
379 | .insn_flags = CPU_MIPS32R5 | ASE_MIPS16 | ASE_DSP | ASE_DSPR2, | |
380 | .mmu_type = MMU_TYPE_R4000, | |
381 | }, | |
d26bc211 | 382 | #if defined(TARGET_MIPS64) |
33d68b5f TS |
383 | { |
384 | .name = "R4000", | |
385 | .CP0_PRid = 0x00000400, | |
6d35524c TS |
386 | /* No L2 cache, icache size 8k, dcache size 8k, uncached coherency. */ |
387 | .CP0_Config0 = (1 << 17) | (0x1 << 9) | (0x1 << 6) | (0x2 << CP0C0_K0), | |
6958549d | 388 | /* Note: Config1 is only used internally, the R4000 has only Config0. */ |
6d35524c | 389 | .CP0_Config1 = (1 << CP0C1_FP) | (47 << CP0C1_MMU), |
2a6e32dd AJ |
390 | .CP0_LLAddr_rw_bitmask = 0xFFFFFFFF, |
391 | .CP0_LLAddr_shift = 4, | |
2f644545 TS |
392 | .SYNCI_Step = 16, |
393 | .CCRes = 2, | |
ead9360e | 394 | .CP0_Status_rw_bitmask = 0x3678FFFF, |
6958549d | 395 | /* The R4000 has a full 64bit FPU but doesn't use the fcr0 bits. */ |
c9c1a064 | 396 | .CP1_fcr0 = (0x5 << FCR0_PRID) | (0x0 << FCR0_REV), |
e034e2c3 | 397 | .SEGBITS = 40, |
6d35524c | 398 | .PABITS = 36, |
e189e748 | 399 | .insn_flags = CPU_MIPS3, |
6d35524c | 400 | .mmu_type = MMU_TYPE_R4000, |
c9c1a064 | 401 | }, |
e9c71dd1 TS |
402 | { |
403 | .name = "VR5432", | |
404 | .CP0_PRid = 0x00005400, | |
405 | /* No L2 cache, icache size 8k, dcache size 8k, uncached coherency. */ | |
406 | .CP0_Config0 = (1 << 17) | (0x1 << 9) | (0x1 << 6) | (0x2 << CP0C0_K0), | |
407 | .CP0_Config1 = (1 << CP0C1_FP) | (47 << CP0C1_MMU), | |
2a6e32dd AJ |
408 | .CP0_LLAddr_rw_bitmask = 0xFFFFFFFFL, |
409 | .CP0_LLAddr_shift = 4, | |
e9c71dd1 TS |
410 | .SYNCI_Step = 16, |
411 | .CCRes = 2, | |
412 | .CP0_Status_rw_bitmask = 0x3678FFFF, | |
413 | /* The VR5432 has a full 64bit FPU but doesn't use the fcr0 bits. */ | |
414 | .CP1_fcr0 = (0x54 << FCR0_PRID) | (0x0 << FCR0_REV), | |
415 | .SEGBITS = 40, | |
416 | .PABITS = 32, | |
417 | .insn_flags = CPU_VR54XX, | |
418 | .mmu_type = MMU_TYPE_R4000, | |
419 | }, | |
c9c1a064 TS |
420 | { |
421 | .name = "5Kc", | |
422 | .CP0_PRid = 0x00018100, | |
29fe0e34 | 423 | .CP0_Config0 = MIPS_CONFIG0 | (0x2 << CP0C0_AT) | |
6958549d | 424 | (MMU_TYPE_R4000 << CP0C0_MT), |
c9c1a064 | 425 | .CP0_Config1 = MIPS_CONFIG1 | (31 << CP0C1_MMU) | |
6958549d AJ |
426 | (1 << CP0C1_IS) | (4 << CP0C1_IL) | (1 << CP0C1_IA) | |
427 | (1 << CP0C1_DS) | (4 << CP0C1_DL) | (1 << CP0C1_DA) | | |
428 | (1 << CP0C1_PC) | (1 << CP0C1_WR) | (1 << CP0C1_EP), | |
c9c1a064 TS |
429 | .CP0_Config2 = MIPS_CONFIG2, |
430 | .CP0_Config3 = MIPS_CONFIG3, | |
2a6e32dd AJ |
431 | .CP0_LLAddr_rw_bitmask = 0, |
432 | .CP0_LLAddr_shift = 4, | |
c9c1a064 TS |
433 | .SYNCI_Step = 32, |
434 | .CCRes = 2, | |
ead9360e | 435 | .CP0_Status_rw_bitmask = 0x32F8FFFF, |
e034e2c3 | 436 | .SEGBITS = 42, |
6d35524c | 437 | .PABITS = 36, |
e189e748 | 438 | .insn_flags = CPU_MIPS64, |
6d35524c | 439 | .mmu_type = MMU_TYPE_R4000, |
c9c1a064 TS |
440 | }, |
441 | { | |
442 | .name = "5Kf", | |
443 | .CP0_PRid = 0x00018100, | |
29fe0e34 | 444 | .CP0_Config0 = MIPS_CONFIG0 | (0x2 << CP0C0_AT) | |
6958549d | 445 | (MMU_TYPE_R4000 << CP0C0_MT), |
c9c1a064 | 446 | .CP0_Config1 = MIPS_CONFIG1 | (1 << CP0C1_FP) | (31 << CP0C1_MMU) | |
6958549d AJ |
447 | (1 << CP0C1_IS) | (4 << CP0C1_IL) | (1 << CP0C1_IA) | |
448 | (1 << CP0C1_DS) | (4 << CP0C1_DL) | (1 << CP0C1_DA) | | |
449 | (1 << CP0C1_PC) | (1 << CP0C1_WR) | (1 << CP0C1_EP), | |
c9c1a064 TS |
450 | .CP0_Config2 = MIPS_CONFIG2, |
451 | .CP0_Config3 = MIPS_CONFIG3, | |
2a6e32dd AJ |
452 | .CP0_LLAddr_rw_bitmask = 0, |
453 | .CP0_LLAddr_shift = 4, | |
c9c1a064 TS |
454 | .SYNCI_Step = 32, |
455 | .CCRes = 2, | |
ead9360e | 456 | .CP0_Status_rw_bitmask = 0x36F8FFFF, |
6958549d | 457 | /* The 5Kf has F64 / L / W but doesn't use the fcr0 bits. */ |
c9c1a064 TS |
458 | .CP1_fcr0 = (1 << FCR0_D) | (1 << FCR0_S) | |
459 | (0x81 << FCR0_PRID) | (0x0 << FCR0_REV), | |
e034e2c3 | 460 | .SEGBITS = 42, |
6d35524c | 461 | .PABITS = 36, |
e189e748 | 462 | .insn_flags = CPU_MIPS64, |
6d35524c | 463 | .mmu_type = MMU_TYPE_R4000, |
c9c1a064 TS |
464 | }, |
465 | { | |
466 | .name = "20Kc", | |
6958549d | 467 | /* We emulate a later version of the 20Kc, earlier ones had a broken |
bd04c6fe TS |
468 | WAIT instruction. */ |
469 | .CP0_PRid = 0x000182a0, | |
29fe0e34 | 470 | .CP0_Config0 = MIPS_CONFIG0 | (0x2 << CP0C0_AT) | |
6d35524c | 471 | (MMU_TYPE_R4000 << CP0C0_MT) | (1 << CP0C0_VI), |
c9c1a064 | 472 | .CP0_Config1 = MIPS_CONFIG1 | (1 << CP0C1_FP) | (47 << CP0C1_MMU) | |
6958549d AJ |
473 | (2 << CP0C1_IS) | (4 << CP0C1_IL) | (3 << CP0C1_IA) | |
474 | (2 << CP0C1_DS) | (4 << CP0C1_DL) | (3 << CP0C1_DA) | | |
475 | (1 << CP0C1_PC) | (1 << CP0C1_WR) | (1 << CP0C1_EP), | |
c9c1a064 TS |
476 | .CP0_Config2 = MIPS_CONFIG2, |
477 | .CP0_Config3 = MIPS_CONFIG3, | |
2a6e32dd AJ |
478 | .CP0_LLAddr_rw_bitmask = 0, |
479 | .CP0_LLAddr_shift = 0, | |
c9c1a064 | 480 | .SYNCI_Step = 32, |
a1daafd8 | 481 | .CCRes = 1, |
ead9360e | 482 | .CP0_Status_rw_bitmask = 0x36FBFFFF, |
6958549d | 483 | /* The 20Kc has F64 / L / W but doesn't use the fcr0 bits. */ |
c9c1a064 | 484 | .CP1_fcr0 = (1 << FCR0_3D) | (1 << FCR0_PS) | |
5a5012ec | 485 | (1 << FCR0_D) | (1 << FCR0_S) | |
c9c1a064 | 486 | (0x82 << FCR0_PRID) | (0x0 << FCR0_REV), |
e034e2c3 | 487 | .SEGBITS = 40, |
6d35524c | 488 | .PABITS = 36, |
e189e748 | 489 | .insn_flags = CPU_MIPS64 | ASE_MIPS3D, |
6d35524c | 490 | .mmu_type = MMU_TYPE_R4000, |
33d68b5f | 491 | }, |
d2123ead | 492 | { |
6958549d | 493 | /* A generic CPU providing MIPS64 Release 2 features. |
d2123ead TS |
494 | FIXME: Eventually this should be replaced by a real CPU model. */ |
495 | .name = "MIPS64R2-generic", | |
8c89395e | 496 | .CP0_PRid = 0x00010000, |
6d35524c | 497 | .CP0_Config0 = MIPS_CONFIG0 | (0x1 << CP0C0_AR) | (0x2 << CP0C0_AT) | |
6958549d | 498 | (MMU_TYPE_R4000 << CP0C0_MT), |
d2123ead | 499 | .CP0_Config1 = MIPS_CONFIG1 | (1 << CP0C1_FP) | (63 << CP0C1_MMU) | |
6958549d AJ |
500 | (2 << CP0C1_IS) | (4 << CP0C1_IL) | (3 << CP0C1_IA) | |
501 | (2 << CP0C1_DS) | (4 << CP0C1_DL) | (3 << CP0C1_DA) | | |
502 | (1 << CP0C1_PC) | (1 << CP0C1_WR) | (1 << CP0C1_EP), | |
d2123ead | 503 | .CP0_Config2 = MIPS_CONFIG2, |
6d35524c | 504 | .CP0_Config3 = MIPS_CONFIG3 | (1 << CP0C3_LPA), |
2a6e32dd AJ |
505 | .CP0_LLAddr_rw_bitmask = 0, |
506 | .CP0_LLAddr_shift = 0, | |
d2123ead TS |
507 | .SYNCI_Step = 32, |
508 | .CCRes = 2, | |
509 | .CP0_Status_rw_bitmask = 0x36FBFFFF, | |
ea4b07f7 TS |
510 | .CP1_fcr0 = (1 << FCR0_F64) | (1 << FCR0_3D) | (1 << FCR0_PS) | |
511 | (1 << FCR0_L) | (1 << FCR0_W) | (1 << FCR0_D) | | |
512 | (1 << FCR0_S) | (0x00 << FCR0_PRID) | (0x0 << FCR0_REV), | |
6d35524c TS |
513 | .SEGBITS = 42, |
514 | /* The architectural limit is 59, but we have hardcoded 36 bit | |
515 | in some places... | |
516 | .PABITS = 59, */ /* the architectural limit */ | |
517 | .PABITS = 36, | |
d2123ead | 518 | .insn_flags = CPU_MIPS64R2 | ASE_MIPS3D, |
6d35524c | 519 | .mmu_type = MMU_TYPE_R4000, |
d2123ead | 520 | }, |
a773cc79 LA |
521 | { |
522 | /* A generic CPU supporting MIPS64 Release 6 ISA. | |
2d9e48bc | 523 | FIXME: Support IEEE 754-2008 FP and misaligned memory accesses. |
a773cc79 LA |
524 | Eventually this should be replaced by a real CPU model. */ |
525 | .name = "MIPS64R6-generic", | |
526 | .CP0_PRid = 0x00010000, | |
527 | .CP0_Config0 = MIPS_CONFIG0 | (0x2 << CP0C0_AR) | (0x2 << CP0C0_AT) | | |
528 | (MMU_TYPE_R4000 << CP0C0_MT), | |
529 | .CP0_Config1 = MIPS_CONFIG1 | (1 << CP0C1_FP) | (63 << CP0C1_MMU) | | |
530 | (2 << CP0C1_IS) | (4 << CP0C1_IL) | (3 << CP0C1_IA) | | |
531 | (2 << CP0C1_DS) | (4 << CP0C1_DL) | (3 << CP0C1_DA) | | |
532 | (0 << CP0C1_PC) | (1 << CP0C1_WR) | (1 << CP0C1_EP), | |
533 | .CP0_Config2 = MIPS_CONFIG2, | |
2d9e48bc LA |
534 | .CP0_Config3 = MIPS_CONFIG3 | (1 << CP0C3_RXI) | (1 << CP0C3_BP) | |
535 | (1 << CP0C3_BI) | (1 << CP0C3_ULRI) | (1U << CP0C3_M), | |
536 | .CP0_Config4 = MIPS_CONFIG4 | (0xfc << CP0C4_KScrExist) | | |
537 | (3 << CP0C4_IE) | (1 << CP0C4_M), | |
538 | .CP0_Config5_rw_bitmask = (1 << CP0C5_SBRI), | |
a773cc79 LA |
539 | .CP0_LLAddr_rw_bitmask = 0, |
540 | .CP0_LLAddr_shift = 0, | |
541 | .SYNCI_Step = 32, | |
542 | .CCRes = 2, | |
543 | .CP0_Status_rw_bitmask = 0x30D8FFFF, | |
2d9e48bc LA |
544 | .CP0_PageGrain = (1 << CP0PG_IEC) | (1 << CP0PG_XIE) | |
545 | (1U << CP0PG_RIE), | |
546 | .CP0_PageGrain_rw_bitmask = 0, | |
a773cc79 LA |
547 | .CP1_fcr0 = (1 << FCR0_F64) | (1 << FCR0_L) | (1 << FCR0_W) | |
548 | (1 << FCR0_D) | (1 << FCR0_S) | (0x00 << FCR0_PRID) | | |
549 | (0x0 << FCR0_REV), | |
550 | .SEGBITS = 42, | |
551 | /* The architectural limit is 59, but we have hardcoded 36 bit | |
552 | in some places... | |
553 | .PABITS = 59, */ /* the architectural limit */ | |
554 | .PABITS = 36, | |
555 | .insn_flags = CPU_MIPS64R6, | |
556 | .mmu_type = MMU_TYPE_R4000, | |
557 | }, | |
5bc6fba8 HC |
558 | { |
559 | .name = "Loongson-2E", | |
560 | .CP0_PRid = 0x6302, | |
561 | /*64KB I-cache and d-cache. 4 way with 32 bit cache line size*/ | |
562 | .CP0_Config0 = (0x1<<17) | (0x1<<16) | (0x1<<11) | (0x1<<8) | (0x1<<5) | | |
563 | (0x1<<4) | (0x1<<1), | |
564 | /* Note: Config1 is only used internally, Loongson-2E has only Config0. */ | |
565 | .CP0_Config1 = (1 << CP0C1_FP) | (47 << CP0C1_MMU), | |
566 | .SYNCI_Step = 16, | |
567 | .CCRes = 2, | |
568 | .CP0_Status_rw_bitmask = 0x35D0FFFF, | |
569 | .CP1_fcr0 = (0x5 << FCR0_PRID) | (0x1 << FCR0_REV), | |
570 | .SEGBITS = 40, | |
571 | .PABITS = 40, | |
572 | .insn_flags = CPU_LOONGSON2E, | |
573 | .mmu_type = MMU_TYPE_R4000, | |
574 | }, | |
575 | { | |
576 | .name = "Loongson-2F", | |
577 | .CP0_PRid = 0x6303, | |
578 | /*64KB I-cache and d-cache. 4 way with 32 bit cache line size*/ | |
579 | .CP0_Config0 = (0x1<<17) | (0x1<<16) | (0x1<<11) | (0x1<<8) | (0x1<<5) | | |
580 | (0x1<<4) | (0x1<<1), | |
581 | /* Note: Config1 is only used internally, Loongson-2F has only Config0. */ | |
582 | .CP0_Config1 = (1 << CP0C1_FP) | (47 << CP0C1_MMU), | |
583 | .SYNCI_Step = 16, | |
584 | .CCRes = 2, | |
ebabb67a | 585 | .CP0_Status_rw_bitmask = 0xF5D0FF1F, /*bit5:7 not writable*/ |
5bc6fba8 HC |
586 | .CP1_fcr0 = (0x5 << FCR0_PRID) | (0x1 << FCR0_REV), |
587 | .SEGBITS = 40, | |
588 | .PABITS = 40, | |
589 | .insn_flags = CPU_LOONGSON2F, | |
590 | .mmu_type = MMU_TYPE_R4000, | |
591 | }, | |
af13ae03 JL |
592 | { |
593 | /* A generic CPU providing MIPS64 ASE DSP 2 features. | |
594 | FIXME: Eventually this should be replaced by a real CPU model. */ | |
595 | .name = "mips64dspr2", | |
596 | .CP0_PRid = 0x00010000, | |
597 | .CP0_Config0 = MIPS_CONFIG0 | (0x1 << CP0C0_AR) | (0x2 << CP0C0_AT) | | |
598 | (MMU_TYPE_R4000 << CP0C0_MT), | |
599 | .CP0_Config1 = MIPS_CONFIG1 | (1 << CP0C1_FP) | (63 << CP0C1_MMU) | | |
600 | (2 << CP0C1_IS) | (4 << CP0C1_IL) | (3 << CP0C1_IA) | | |
601 | (2 << CP0C1_DS) | (4 << CP0C1_DL) | (3 << CP0C1_DA) | | |
602 | (1 << CP0C1_PC) | (1 << CP0C1_WR) | (1 << CP0C1_EP), | |
603 | .CP0_Config2 = MIPS_CONFIG2, | |
604 | .CP0_Config3 = MIPS_CONFIG3 | (1 << CP0C3_LPA), | |
605 | .CP0_LLAddr_rw_bitmask = 0, | |
606 | .CP0_LLAddr_shift = 0, | |
607 | .SYNCI_Step = 32, | |
608 | .CCRes = 2, | |
609 | .CP0_Status_rw_bitmask = 0x37FBFFFF, | |
610 | .CP1_fcr0 = (1 << FCR0_F64) | (1 << FCR0_3D) | (1 << FCR0_PS) | | |
611 | (1 << FCR0_L) | (1 << FCR0_W) | (1 << FCR0_D) | | |
612 | (1 << FCR0_S) | (0x00 << FCR0_PRID) | (0x0 << FCR0_REV), | |
613 | .SEGBITS = 42, | |
614 | /* The architectural limit is 59, but we have hardcoded 36 bit | |
615 | in some places... | |
616 | .PABITS = 59, */ /* the architectural limit */ | |
617 | .PABITS = 36, | |
618 | .insn_flags = CPU_MIPS64R2 | ASE_DSP | ASE_DSPR2, | |
619 | .mmu_type = MMU_TYPE_R4000, | |
620 | }, | |
5bc6fba8 | 621 | |
33d68b5f TS |
622 | #endif |
623 | }; | |
624 | ||
c227f099 | 625 | static const mips_def_t *cpu_mips_find_by_name (const char *name) |
33d68b5f | 626 | { |
aaed909a | 627 | int i; |
33d68b5f | 628 | |
b1503cda | 629 | for (i = 0; i < ARRAY_SIZE(mips_defs); i++) { |
33d68b5f | 630 | if (strcasecmp(name, mips_defs[i].name) == 0) { |
aaed909a | 631 | return &mips_defs[i]; |
33d68b5f TS |
632 | } |
633 | } | |
aaed909a | 634 | return NULL; |
33d68b5f TS |
635 | } |
636 | ||
9a78eead | 637 | void mips_cpu_list (FILE *f, fprintf_function cpu_fprintf) |
33d68b5f TS |
638 | { |
639 | int i; | |
640 | ||
b1503cda | 641 | for (i = 0; i < ARRAY_SIZE(mips_defs); i++) { |
33d68b5f TS |
642 | (*cpu_fprintf)(f, "MIPS '%s'\n", |
643 | mips_defs[i].name); | |
644 | } | |
645 | } | |
646 | ||
f8a6ec58 | 647 | #ifndef CONFIG_USER_ONLY |
c227f099 | 648 | static void no_mmu_init (CPUMIPSState *env, const mips_def_t *def) |
29929e34 | 649 | { |
ead9360e TS |
650 | env->tlb->nb_tlb = 1; |
651 | env->tlb->map_address = &no_mmu_map_address; | |
29929e34 TS |
652 | } |
653 | ||
c227f099 | 654 | static void fixed_mmu_init (CPUMIPSState *env, const mips_def_t *def) |
29929e34 | 655 | { |
ead9360e TS |
656 | env->tlb->nb_tlb = 1; |
657 | env->tlb->map_address = &fixed_mmu_map_address; | |
29929e34 TS |
658 | } |
659 | ||
c227f099 | 660 | static void r4k_mmu_init (CPUMIPSState *env, const mips_def_t *def) |
29929e34 | 661 | { |
ead9360e TS |
662 | env->tlb->nb_tlb = 1 + ((def->CP0_Config1 >> CP0C1_MMU) & 63); |
663 | env->tlb->map_address = &r4k_map_address; | |
c01fccd2 AJ |
664 | env->tlb->helper_tlbwi = r4k_helper_tlbwi; |
665 | env->tlb->helper_tlbwr = r4k_helper_tlbwr; | |
666 | env->tlb->helper_tlbp = r4k_helper_tlbp; | |
667 | env->tlb->helper_tlbr = r4k_helper_tlbr; | |
9456c2fb LA |
668 | env->tlb->helper_tlbinv = r4k_helper_tlbinv; |
669 | env->tlb->helper_tlbinvf = r4k_helper_tlbinvf; | |
ead9360e TS |
670 | } |
671 | ||
c227f099 | 672 | static void mmu_init (CPUMIPSState *env, const mips_def_t *def) |
ead9360e | 673 | { |
a47dddd7 AF |
674 | MIPSCPU *cpu = mips_env_get_cpu(env); |
675 | ||
7267c094 | 676 | env->tlb = g_malloc0(sizeof(CPUMIPSTLBContext)); |
ead9360e | 677 | |
6d35524c TS |
678 | switch (def->mmu_type) { |
679 | case MMU_TYPE_NONE: | |
ead9360e TS |
680 | no_mmu_init(env, def); |
681 | break; | |
6d35524c | 682 | case MMU_TYPE_R4000: |
ead9360e TS |
683 | r4k_mmu_init(env, def); |
684 | break; | |
6d35524c | 685 | case MMU_TYPE_FMT: |
ead9360e TS |
686 | fixed_mmu_init(env, def); |
687 | break; | |
6d35524c TS |
688 | case MMU_TYPE_R3000: |
689 | case MMU_TYPE_R6000: | |
690 | case MMU_TYPE_R8000: | |
ead9360e | 691 | default: |
a47dddd7 | 692 | cpu_abort(CPU(cpu), "MMU type not supported\n"); |
ead9360e | 693 | } |
29929e34 | 694 | } |
f8a6ec58 | 695 | #endif /* CONFIG_USER_ONLY */ |
29929e34 | 696 | |
c227f099 | 697 | static void fpu_init (CPUMIPSState *env, const mips_def_t *def) |
ead9360e | 698 | { |
f01be154 TS |
699 | int i; |
700 | ||
701 | for (i = 0; i < MIPS_FPU_MAX; i++) | |
702 | env->fpus[i].fcr0 = def->CP1_fcr0; | |
ead9360e | 703 | |
f01be154 | 704 | memcpy(&env->active_fpu, &env->fpus[0], sizeof(env->active_fpu)); |
ead9360e TS |
705 | } |
706 | ||
c227f099 | 707 | static void mvp_init (CPUMIPSState *env, const mips_def_t *def) |
ead9360e | 708 | { |
7267c094 | 709 | env->mvp = g_malloc0(sizeof(CPUMIPSMVPContext)); |
ead9360e TS |
710 | |
711 | /* MVPConf1 implemented, TLB sharable, no gating storage support, | |
712 | programmable cache partitioning implemented, number of allocatable | |
713 | and sharable TLB entries, MVP has allocatable TCs, 2 VPEs | |
714 | implemented, 5 TCs implemented. */ | |
f45cb2f4 | 715 | env->mvp->CP0_MVPConf0 = (1U << CP0MVPC0_M) | (1 << CP0MVPC0_TLBS) | |
ead9360e | 716 | (0 << CP0MVPC0_GS) | (1 << CP0MVPC0_PCP) | |
ead9360e TS |
717 | // TODO: actually do 2 VPEs. |
718 | // (1 << CP0MVPC0_TCA) | (0x1 << CP0MVPC0_PVPE) | | |
719 | // (0x04 << CP0MVPC0_PTC); | |
720 | (1 << CP0MVPC0_TCA) | (0x0 << CP0MVPC0_PVPE) | | |
1dab005a | 721 | (0x00 << CP0MVPC0_PTC); |
932e71cd | 722 | #if !defined(CONFIG_USER_ONLY) |
0eaef5aa | 723 | /* Usermode has no TLB support */ |
932e71cd AJ |
724 | env->mvp->CP0_MVPConf0 |= (env->tlb->nb_tlb << CP0MVPC0_PTLBE); |
725 | #endif | |
0eaef5aa | 726 | |
ead9360e TS |
727 | /* Allocatable CP1 have media extensions, allocatable CP1 have FP support, |
728 | no UDI implemented, no CP2 implemented, 1 CP1 implemented. */ | |
f45cb2f4 | 729 | env->mvp->CP0_MVPConf1 = (1U << CP0MVPC1_CIM) | (1 << CP0MVPC1_CIF) | |
ead9360e TS |
730 | (0x0 << CP0MVPC1_PCX) | (0x0 << CP0MVPC1_PCP2) | |
731 | (0x1 << CP0MVPC1_PCP1); | |
732 | } | |
863f264d YK |
733 | |
734 | static void msa_reset(CPUMIPSState *env) | |
735 | { | |
736 | #ifdef CONFIG_USER_ONLY | |
737 | /* MSA access enabled */ | |
738 | env->CP0_Config5 |= 1 << CP0C5_MSAEn; | |
739 | env->CP0_Status |= (1 << CP0St_CU1) | (1 << CP0St_FR); | |
740 | #endif | |
741 | ||
742 | /* MSA CSR: | |
743 | - non-signaling floating point exception mode off (NX bit is 0) | |
744 | - Cause, Enables, and Flags are all 0 | |
745 | - round to nearest / ties to even (RM bits are 0) */ | |
746 | env->active_tc.msacsr = 0; | |
747 | ||
748 | /* tininess detected after rounding.*/ | |
749 | set_float_detect_tininess(float_tininess_after_rounding, | |
750 | &env->active_tc.msa_fp_status); | |
751 | ||
752 | /* clear float_status exception flags */ | |
753 | set_float_exception_flags(0, &env->active_tc.msa_fp_status); | |
754 | ||
755 | /* set float_status rounding mode */ | |
756 | set_float_rounding_mode(float_round_nearest_even, | |
757 | &env->active_tc.msa_fp_status); | |
758 | ||
759 | /* set float_status flush modes */ | |
760 | set_flush_to_zero(0, &env->active_tc.msa_fp_status); | |
761 | set_flush_inputs_to_zero(0, &env->active_tc.msa_fp_status); | |
762 | ||
763 | /* clear float_status nan mode */ | |
764 | set_default_nan_mode(0, &env->active_tc.msa_fp_status); | |
765 | } |