]> Git Repo - qemu.git/blame - hw/intc/apic.c
nios2: iic: Convert CPU prop to qom link
[qemu.git] / hw / intc / apic.c
CommitLineData
574bbf7b
FB
1/*
2 * APIC support
5fafdf24 3 *
574bbf7b
FB
4 * Copyright (c) 2004-2005 Fabrice Bellard
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
8167ee88 17 * License along with this library; if not, see <http://www.gnu.org/licenses/>
574bbf7b 18 */
b6a0aa05 19#include "qemu/osdep.h"
33c11879
PB
20#include "qemu-common.h"
21#include "cpu.h"
1de7afc9 22#include "qemu/thread.h"
0d09e41a
PB
23#include "hw/i386/apic_internal.h"
24#include "hw/i386/apic.h"
25#include "hw/i386/ioapic.h"
83c9f4ca 26#include "hw/pci/msi.h"
1de7afc9 27#include "qemu/host-utils.h"
d8023f31 28#include "trace.h"
0d09e41a
PB
29#include "hw/i386/pc.h"
30#include "hw/i386/apic-msidef.h"
889211b1 31#include "qapi/error.h"
574bbf7b 32
889211b1 33#define MAX_APICS 255
d3e9db93
FB
34#define MAX_APIC_WORDS 8
35
e5ad936b
JK
36#define SYNC_FROM_VAPIC 0x1
37#define SYNC_TO_VAPIC 0x2
38#define SYNC_ISR_IRR_TO_VAPIC 0x4
39
dae01685 40static APICCommonState *local_apics[MAX_APICS + 1];
73822ec8 41
927d5a1d
WL
42#define TYPE_APIC "apic"
43#define APIC(obj) \
44 OBJECT_CHECK(APICCommonState, (obj), TYPE_APIC)
45
dae01685
JK
46static void apic_set_irq(APICCommonState *s, int vector_num, int trigger_mode);
47static void apic_update_irq(APICCommonState *s);
610626af
AL
48static void apic_get_delivery_bitmask(uint32_t *deliver_bitmask,
49 uint8_t dest, uint8_t dest_mode);
d592d303 50
3b63c04e 51/* Find first bit starting from msb */
edf9735e 52static int apic_fls_bit(uint32_t value)
3b63c04e
AJ
53{
54 return 31 - clz32(value);
55}
56
e95f5491 57/* Find first bit starting from lsb */
edf9735e 58static int apic_ffs_bit(uint32_t value)
d3e9db93 59{
bb7e7293 60 return ctz32(value);
d3e9db93
FB
61}
62
edf9735e 63static inline void apic_reset_bit(uint32_t *tab, int index)
d3e9db93
FB
64{
65 int i, mask;
66 i = index >> 5;
67 mask = 1 << (index & 0x1f);
68 tab[i] &= ~mask;
69}
70
e5ad936b
JK
71/* return -1 if no bit is set */
72static int get_highest_priority_int(uint32_t *tab)
73{
74 int i;
75 for (i = 7; i >= 0; i--) {
76 if (tab[i] != 0) {
edf9735e 77 return i * 32 + apic_fls_bit(tab[i]);
e5ad936b
JK
78 }
79 }
80 return -1;
81}
82
83static void apic_sync_vapic(APICCommonState *s, int sync_type)
84{
85 VAPICState vapic_state;
86 size_t length;
87 off_t start;
88 int vector;
89
90 if (!s->vapic_paddr) {
91 return;
92 }
93 if (sync_type & SYNC_FROM_VAPIC) {
eb6282f2
SW
94 cpu_physical_memory_read(s->vapic_paddr, &vapic_state,
95 sizeof(vapic_state));
e5ad936b
JK
96 s->tpr = vapic_state.tpr;
97 }
98 if (sync_type & (SYNC_TO_VAPIC | SYNC_ISR_IRR_TO_VAPIC)) {
99 start = offsetof(VAPICState, isr);
100 length = offsetof(VAPICState, enabled) - offsetof(VAPICState, isr);
101
102 if (sync_type & SYNC_TO_VAPIC) {
60e82579 103 assert(qemu_cpu_is_self(CPU(s->cpu)));
e5ad936b
JK
104
105 vapic_state.tpr = s->tpr;
106 vapic_state.enabled = 1;
107 start = 0;
108 length = sizeof(VAPICState);
109 }
110
111 vector = get_highest_priority_int(s->isr);
112 if (vector < 0) {
113 vector = 0;
114 }
115 vapic_state.isr = vector & 0xf0;
116
117 vapic_state.zero = 0;
118
119 vector = get_highest_priority_int(s->irr);
120 if (vector < 0) {
121 vector = 0;
122 }
123 vapic_state.irr = vector & 0xff;
124
2a221651
EI
125 cpu_physical_memory_write_rom(&address_space_memory,
126 s->vapic_paddr + start,
e5ad936b
JK
127 ((void *)&vapic_state) + start, length);
128 }
129}
130
131static void apic_vapic_base_update(APICCommonState *s)
132{
133 apic_sync_vapic(s, SYNC_TO_VAPIC);
134}
135
dae01685 136static void apic_local_deliver(APICCommonState *s, int vector)
a5b38b51 137{
a5b38b51
AJ
138 uint32_t lvt = s->lvt[vector];
139 int trigger_mode;
140
d8023f31
BS
141 trace_apic_local_deliver(vector, (lvt >> 8) & 7);
142
a5b38b51
AJ
143 if (lvt & APIC_LVT_MASKED)
144 return;
145
146 switch ((lvt >> 8) & 7) {
147 case APIC_DM_SMI:
c3affe56 148 cpu_interrupt(CPU(s->cpu), CPU_INTERRUPT_SMI);
a5b38b51
AJ
149 break;
150
151 case APIC_DM_NMI:
c3affe56 152 cpu_interrupt(CPU(s->cpu), CPU_INTERRUPT_NMI);
a5b38b51
AJ
153 break;
154
155 case APIC_DM_EXTINT:
c3affe56 156 cpu_interrupt(CPU(s->cpu), CPU_INTERRUPT_HARD);
a5b38b51
AJ
157 break;
158
159 case APIC_DM_FIXED:
160 trigger_mode = APIC_TRIGGER_EDGE;
161 if ((vector == APIC_LVT_LINT0 || vector == APIC_LVT_LINT1) &&
162 (lvt & APIC_LVT_LEVEL_TRIGGER))
163 trigger_mode = APIC_TRIGGER_LEVEL;
164 apic_set_irq(s, lvt & 0xff, trigger_mode);
165 }
166}
167
d3b0c9e9 168void apic_deliver_pic_intr(DeviceState *dev, int level)
1a7de94a 169{
927d5a1d 170 APICCommonState *s = APIC(dev);
92a16d7a 171
cf6d64bf
BS
172 if (level) {
173 apic_local_deliver(s, APIC_LVT_LINT0);
174 } else {
1a7de94a
AJ
175 uint32_t lvt = s->lvt[APIC_LVT_LINT0];
176
177 switch ((lvt >> 8) & 7) {
178 case APIC_DM_FIXED:
179 if (!(lvt & APIC_LVT_LEVEL_TRIGGER))
180 break;
edf9735e 181 apic_reset_bit(s->irr, lvt & 0xff);
1a7de94a
AJ
182 /* fall through */
183 case APIC_DM_EXTINT:
8092cb71 184 apic_update_irq(s);
1a7de94a
AJ
185 break;
186 }
187 }
188}
189
dae01685 190static void apic_external_nmi(APICCommonState *s)
02c09195 191{
02c09195
JK
192 apic_local_deliver(s, APIC_LVT_LINT1);
193}
194
d3e9db93
FB
195#define foreach_apic(apic, deliver_bitmask, code) \
196{\
6d55574a 197 int __i, __j;\
d3e9db93 198 for(__i = 0; __i < MAX_APIC_WORDS; __i++) {\
6d55574a 199 uint32_t __mask = deliver_bitmask[__i];\
d3e9db93
FB
200 if (__mask) {\
201 for(__j = 0; __j < 32; __j++) {\
6d55574a 202 if (__mask & (1U << __j)) {\
d3e9db93
FB
203 apic = local_apics[__i * 32 + __j];\
204 if (apic) {\
205 code;\
206 }\
207 }\
208 }\
209 }\
210 }\
211}
212
5fafdf24 213static void apic_bus_deliver(const uint32_t *deliver_bitmask,
1f6f408c 214 uint8_t delivery_mode, uint8_t vector_num,
d592d303
FB
215 uint8_t trigger_mode)
216{
dae01685 217 APICCommonState *apic_iter;
d592d303
FB
218
219 switch (delivery_mode) {
220 case APIC_DM_LOWPRI:
8dd69b8f 221 /* XXX: search for focus processor, arbitration */
d3e9db93
FB
222 {
223 int i, d;
224 d = -1;
225 for(i = 0; i < MAX_APIC_WORDS; i++) {
226 if (deliver_bitmask[i]) {
edf9735e 227 d = i * 32 + apic_ffs_bit(deliver_bitmask[i]);
d3e9db93
FB
228 break;
229 }
230 }
231 if (d >= 0) {
232 apic_iter = local_apics[d];
233 if (apic_iter) {
234 apic_set_irq(apic_iter, vector_num, trigger_mode);
235 }
236 }
8dd69b8f 237 }
d3e9db93 238 return;
8dd69b8f 239
d592d303 240 case APIC_DM_FIXED:
d592d303
FB
241 break;
242
243 case APIC_DM_SMI:
e2eb9d3e 244 foreach_apic(apic_iter, deliver_bitmask,
c3affe56 245 cpu_interrupt(CPU(apic_iter->cpu), CPU_INTERRUPT_SMI)
60671e58 246 );
e2eb9d3e
AJ
247 return;
248
d592d303 249 case APIC_DM_NMI:
e2eb9d3e 250 foreach_apic(apic_iter, deliver_bitmask,
c3affe56 251 cpu_interrupt(CPU(apic_iter->cpu), CPU_INTERRUPT_NMI)
60671e58 252 );
e2eb9d3e 253 return;
d592d303
FB
254
255 case APIC_DM_INIT:
256 /* normal INIT IPI sent to processors */
5fafdf24 257 foreach_apic(apic_iter, deliver_bitmask,
c3affe56 258 cpu_interrupt(CPU(apic_iter->cpu),
60671e58
AF
259 CPU_INTERRUPT_INIT)
260 );
d592d303 261 return;
3b46e624 262
d592d303 263 case APIC_DM_EXTINT:
b1fc0348 264 /* handled in I/O APIC code */
d592d303
FB
265 break;
266
267 default:
268 return;
269 }
270
5fafdf24 271 foreach_apic(apic_iter, deliver_bitmask,
d3e9db93 272 apic_set_irq(apic_iter, vector_num, trigger_mode) );
d592d303 273}
574bbf7b 274
1f6f408c
JK
275void apic_deliver_irq(uint8_t dest, uint8_t dest_mode, uint8_t delivery_mode,
276 uint8_t vector_num, uint8_t trigger_mode)
610626af
AL
277{
278 uint32_t deliver_bitmask[MAX_APIC_WORDS];
279
d8023f31 280 trace_apic_deliver_irq(dest, dest_mode, delivery_mode, vector_num,
1f6f408c 281 trigger_mode);
d8023f31 282
610626af 283 apic_get_delivery_bitmask(deliver_bitmask, dest, dest_mode);
1f6f408c 284 apic_bus_deliver(deliver_bitmask, delivery_mode, vector_num, trigger_mode);
610626af
AL
285}
286
dae01685 287static void apic_set_base(APICCommonState *s, uint64_t val)
574bbf7b 288{
5fafdf24 289 s->apicbase = (val & 0xfffff000) |
574bbf7b
FB
290 (s->apicbase & (MSR_IA32_APICBASE_BSP | MSR_IA32_APICBASE_ENABLE));
291 /* if disabled, cannot be enabled again */
292 if (!(val & MSR_IA32_APICBASE_ENABLE)) {
293 s->apicbase &= ~MSR_IA32_APICBASE_ENABLE;
60671e58 294 cpu_clear_apic_feature(&s->cpu->env);
574bbf7b
FB
295 s->spurious_vec &= ~APIC_SV_ENABLE;
296 }
297}
298
dae01685 299static void apic_set_tpr(APICCommonState *s, uint8_t val)
574bbf7b 300{
e5ad936b
JK
301 /* Updates from cr8 are ignored while the VAPIC is active */
302 if (!s->vapic_paddr) {
303 s->tpr = val << 4;
304 apic_update_irq(s);
305 }
9230e66e
FB
306}
307
e5ad936b 308static uint8_t apic_get_tpr(APICCommonState *s)
d592d303 309{
e5ad936b
JK
310 apic_sync_vapic(s, SYNC_FROM_VAPIC);
311 return s->tpr >> 4;
d592d303
FB
312}
313
82a5e042 314int apic_get_ppr(APICCommonState *s)
574bbf7b
FB
315{
316 int tpr, isrv, ppr;
317
318 tpr = (s->tpr >> 4);
319 isrv = get_highest_priority_int(s->isr);
320 if (isrv < 0)
321 isrv = 0;
322 isrv >>= 4;
323 if (tpr >= isrv)
324 ppr = s->tpr;
325 else
326 ppr = isrv << 4;
327 return ppr;
328}
329
dae01685 330static int apic_get_arb_pri(APICCommonState *s)
d592d303
FB
331{
332 /* XXX: arbitration */
333 return 0;
334}
335
0fbfbb59
GN
336
337/*
338 * <0 - low prio interrupt,
339 * 0 - no interrupt,
340 * >0 - interrupt number
341 */
dae01685 342static int apic_irq_pending(APICCommonState *s)
574bbf7b 343{
d592d303 344 int irrv, ppr;
60e68042
PB
345
346 if (!(s->spurious_vec & APIC_SV_ENABLE)) {
347 return 0;
348 }
349
574bbf7b 350 irrv = get_highest_priority_int(s->irr);
0fbfbb59
GN
351 if (irrv < 0) {
352 return 0;
353 }
d592d303 354 ppr = apic_get_ppr(s);
0fbfbb59
GN
355 if (ppr && (irrv & 0xf0) <= (ppr & 0xf0)) {
356 return -1;
357 }
358
359 return irrv;
360}
361
362/* signal the CPU if an irq is pending */
dae01685 363static void apic_update_irq(APICCommonState *s)
0fbfbb59 364{
c3affe56 365 CPUState *cpu;
be9f8a08 366 DeviceState *dev = (DeviceState *)s;
60e82579 367
c3affe56 368 cpu = CPU(s->cpu);
60e82579 369 if (!qemu_cpu_is_self(cpu)) {
c3affe56 370 cpu_interrupt(cpu, CPU_INTERRUPT_POLL);
5d62c43a 371 } else if (apic_irq_pending(s) > 0) {
c3affe56 372 cpu_interrupt(cpu, CPU_INTERRUPT_HARD);
be9f8a08 373 } else if (!apic_accept_pic_intr(dev) || !pic_get_output(isa_pic)) {
8092cb71 374 cpu_reset_interrupt(cpu, CPU_INTERRUPT_HARD);
0fbfbb59 375 }
574bbf7b
FB
376}
377
d3b0c9e9 378void apic_poll_irq(DeviceState *dev)
e5ad936b 379{
927d5a1d 380 APICCommonState *s = APIC(dev);
e5ad936b
JK
381
382 apic_sync_vapic(s, SYNC_FROM_VAPIC);
383 apic_update_irq(s);
384}
385
dae01685 386static void apic_set_irq(APICCommonState *s, int vector_num, int trigger_mode)
574bbf7b 387{
edf9735e 388 apic_report_irq_delivered(!apic_get_bit(s->irr, vector_num));
73822ec8 389
edf9735e 390 apic_set_bit(s->irr, vector_num);
574bbf7b 391 if (trigger_mode)
edf9735e 392 apic_set_bit(s->tmr, vector_num);
574bbf7b 393 else
edf9735e 394 apic_reset_bit(s->tmr, vector_num);
e5ad936b
JK
395 if (s->vapic_paddr) {
396 apic_sync_vapic(s, SYNC_ISR_IRR_TO_VAPIC);
397 /*
398 * The vcpu thread needs to see the new IRR before we pull its current
399 * TPR value. That way, if we miss a lowering of the TRP, the guest
400 * has the chance to notice the new IRR and poll for IRQs on its own.
401 */
402 smp_wmb();
403 apic_sync_vapic(s, SYNC_FROM_VAPIC);
404 }
574bbf7b
FB
405 apic_update_irq(s);
406}
407
dae01685 408static void apic_eoi(APICCommonState *s)
574bbf7b
FB
409{
410 int isrv;
411 isrv = get_highest_priority_int(s->isr);
412 if (isrv < 0)
413 return;
edf9735e
MT
414 apic_reset_bit(s->isr, isrv);
415 if (!(s->spurious_vec & APIC_SV_DIRECTED_IO) && apic_get_bit(s->tmr, isrv)) {
0280b571
JK
416 ioapic_eoi_broadcast(isrv);
417 }
e5ad936b 418 apic_sync_vapic(s, SYNC_FROM_VAPIC | SYNC_TO_VAPIC);
574bbf7b
FB
419 apic_update_irq(s);
420}
421
678e12cc
GN
422static int apic_find_dest(uint8_t dest)
423{
dae01685 424 APICCommonState *apic = local_apics[dest];
678e12cc
GN
425 int i;
426
427 if (apic && apic->id == dest)
1dfe3282 428 return dest; /* shortcut in case apic->id == local_apics[dest]->id */
678e12cc
GN
429
430 for (i = 0; i < MAX_APICS; i++) {
431 apic = local_apics[i];
432 if (apic && apic->id == dest)
433 return i;
b538e53e
AW
434 if (!apic)
435 break;
678e12cc
GN
436 }
437
438 return -1;
439}
440
d3e9db93
FB
441static void apic_get_delivery_bitmask(uint32_t *deliver_bitmask,
442 uint8_t dest, uint8_t dest_mode)
d592d303 443{
dae01685 444 APICCommonState *apic_iter;
d3e9db93 445 int i;
d592d303
FB
446
447 if (dest_mode == 0) {
d3e9db93
FB
448 if (dest == 0xff) {
449 memset(deliver_bitmask, 0xff, MAX_APIC_WORDS * sizeof(uint32_t));
450 } else {
678e12cc 451 int idx = apic_find_dest(dest);
d3e9db93 452 memset(deliver_bitmask, 0x00, MAX_APIC_WORDS * sizeof(uint32_t));
678e12cc 453 if (idx >= 0)
edf9735e 454 apic_set_bit(deliver_bitmask, idx);
d3e9db93 455 }
d592d303
FB
456 } else {
457 /* XXX: cluster mode */
d3e9db93
FB
458 memset(deliver_bitmask, 0x00, MAX_APIC_WORDS * sizeof(uint32_t));
459 for(i = 0; i < MAX_APICS; i++) {
460 apic_iter = local_apics[i];
461 if (apic_iter) {
462 if (apic_iter->dest_mode == 0xf) {
463 if (dest & apic_iter->log_dest)
edf9735e 464 apic_set_bit(deliver_bitmask, i);
d3e9db93
FB
465 } else if (apic_iter->dest_mode == 0x0) {
466 if ((dest & 0xf0) == (apic_iter->log_dest & 0xf0) &&
467 (dest & apic_iter->log_dest & 0x0f)) {
edf9735e 468 apic_set_bit(deliver_bitmask, i);
d3e9db93
FB
469 }
470 }
b538e53e
AW
471 } else {
472 break;
d3e9db93 473 }
d592d303
FB
474 }
475 }
d592d303
FB
476}
477
dae01685 478static void apic_startup(APICCommonState *s, int vector_num)
e0fd8781 479{
b09ea7d5 480 s->sipi_vector = vector_num;
c3affe56 481 cpu_interrupt(CPU(s->cpu), CPU_INTERRUPT_SIPI);
b09ea7d5
GN
482}
483
d3b0c9e9 484void apic_sipi(DeviceState *dev)
b09ea7d5 485{
927d5a1d 486 APICCommonState *s = APIC(dev);
92a16d7a 487
d8ed887b 488 cpu_reset_interrupt(CPU(s->cpu), CPU_INTERRUPT_SIPI);
b09ea7d5
GN
489
490 if (!s->wait_for_sipi)
e0fd8781 491 return;
e9f9d6b1 492 cpu_x86_load_seg_cache_sipi(s->cpu, s->sipi_vector);
b09ea7d5 493 s->wait_for_sipi = 0;
e0fd8781
FB
494}
495
d3b0c9e9 496static void apic_deliver(DeviceState *dev, uint8_t dest, uint8_t dest_mode,
d592d303 497 uint8_t delivery_mode, uint8_t vector_num,
1f6f408c 498 uint8_t trigger_mode)
d592d303 499{
927d5a1d 500 APICCommonState *s = APIC(dev);
d3e9db93 501 uint32_t deliver_bitmask[MAX_APIC_WORDS];
d592d303 502 int dest_shorthand = (s->icr[0] >> 18) & 3;
dae01685 503 APICCommonState *apic_iter;
d592d303 504
e0fd8781 505 switch (dest_shorthand) {
d3e9db93
FB
506 case 0:
507 apic_get_delivery_bitmask(deliver_bitmask, dest, dest_mode);
508 break;
509 case 1:
510 memset(deliver_bitmask, 0x00, sizeof(deliver_bitmask));
1dfe3282 511 apic_set_bit(deliver_bitmask, s->id);
d3e9db93
FB
512 break;
513 case 2:
514 memset(deliver_bitmask, 0xff, sizeof(deliver_bitmask));
515 break;
516 case 3:
517 memset(deliver_bitmask, 0xff, sizeof(deliver_bitmask));
1dfe3282 518 apic_reset_bit(deliver_bitmask, s->id);
d3e9db93 519 break;
e0fd8781
FB
520 }
521
d592d303 522 switch (delivery_mode) {
d592d303
FB
523 case APIC_DM_INIT:
524 {
525 int trig_mode = (s->icr[0] >> 15) & 1;
526 int level = (s->icr[0] >> 14) & 1;
527 if (level == 0 && trig_mode == 1) {
5fafdf24 528 foreach_apic(apic_iter, deliver_bitmask,
d3e9db93 529 apic_iter->arb_id = apic_iter->id );
d592d303
FB
530 return;
531 }
532 }
533 break;
534
535 case APIC_DM_SIPI:
5fafdf24 536 foreach_apic(apic_iter, deliver_bitmask,
d3e9db93 537 apic_startup(apic_iter, vector_num) );
d592d303
FB
538 return;
539 }
540
1f6f408c 541 apic_bus_deliver(deliver_bitmask, delivery_mode, vector_num, trigger_mode);
d592d303
FB
542}
543
a94820dd
JK
544static bool apic_check_pic(APICCommonState *s)
545{
be9f8a08
ZG
546 DeviceState *dev = (DeviceState *)s;
547
548 if (!apic_accept_pic_intr(dev) || !pic_get_output(isa_pic)) {
a94820dd
JK
549 return false;
550 }
be9f8a08 551 apic_deliver_pic_intr(dev, 1);
a94820dd
JK
552 return true;
553}
554
d3b0c9e9 555int apic_get_interrupt(DeviceState *dev)
574bbf7b 556{
927d5a1d 557 APICCommonState *s = APIC(dev);
574bbf7b
FB
558 int intno;
559
560 /* if the APIC is installed or enabled, we let the 8259 handle the
561 IRQs */
562 if (!s)
563 return -1;
564 if (!(s->spurious_vec & APIC_SV_ENABLE))
565 return -1;
3b46e624 566
e5ad936b 567 apic_sync_vapic(s, SYNC_FROM_VAPIC);
0fbfbb59
GN
568 intno = apic_irq_pending(s);
569
5224c88d
PB
570 /* if there is an interrupt from the 8259, let the caller handle
571 * that first since ExtINT interrupts ignore the priority.
572 */
573 if (intno == 0 || apic_check_pic(s)) {
e5ad936b 574 apic_sync_vapic(s, SYNC_TO_VAPIC);
574bbf7b 575 return -1;
0fbfbb59 576 } else if (intno < 0) {
e5ad936b 577 apic_sync_vapic(s, SYNC_TO_VAPIC);
d592d303 578 return s->spurious_vec & 0xff;
0fbfbb59 579 }
edf9735e
MT
580 apic_reset_bit(s->irr, intno);
581 apic_set_bit(s->isr, intno);
e5ad936b 582 apic_sync_vapic(s, SYNC_TO_VAPIC);
3db3659b 583
574bbf7b 584 apic_update_irq(s);
3db3659b 585
574bbf7b
FB
586 return intno;
587}
588
d3b0c9e9 589int apic_accept_pic_intr(DeviceState *dev)
0e21e12b 590{
927d5a1d 591 APICCommonState *s = APIC(dev);
0e21e12b
TS
592 uint32_t lvt0;
593
594 if (!s)
595 return -1;
596
597 lvt0 = s->lvt[APIC_LVT_LINT0];
598
a5b38b51
AJ
599 if ((s->apicbase & MSR_IA32_APICBASE_ENABLE) == 0 ||
600 (lvt0 & APIC_LVT_MASKED) == 0)
0e21e12b
TS
601 return 1;
602
603 return 0;
604}
605
dae01685 606static uint32_t apic_get_current_count(APICCommonState *s)
574bbf7b
FB
607{
608 int64_t d;
609 uint32_t val;
bc72ad67 610 d = (qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) - s->initial_count_load_time) >>
574bbf7b
FB
611 s->count_shift;
612 if (s->lvt[APIC_LVT_TIMER] & APIC_LVT_TIMER_PERIODIC) {
613 /* periodic */
d592d303 614 val = s->initial_count - (d % ((uint64_t)s->initial_count + 1));
574bbf7b
FB
615 } else {
616 if (d >= s->initial_count)
617 val = 0;
618 else
619 val = s->initial_count - d;
620 }
621 return val;
622}
623
dae01685 624static void apic_timer_update(APICCommonState *s, int64_t current_time)
574bbf7b 625{
7a380ca3 626 if (apic_next_timer(s, current_time)) {
bc72ad67 627 timer_mod(s->timer, s->next_time);
574bbf7b 628 } else {
bc72ad67 629 timer_del(s->timer);
574bbf7b
FB
630 }
631}
632
633static void apic_timer(void *opaque)
634{
dae01685 635 APICCommonState *s = opaque;
574bbf7b 636
cf6d64bf 637 apic_local_deliver(s, APIC_LVT_TIMER);
574bbf7b
FB
638 apic_timer_update(s, s->next_time);
639}
640
a8170e5e 641static uint32_t apic_mem_readb(void *opaque, hwaddr addr)
574bbf7b
FB
642{
643 return 0;
644}
645
a8170e5e 646static uint32_t apic_mem_readw(void *opaque, hwaddr addr)
574bbf7b
FB
647{
648 return 0;
649}
650
a8170e5e 651static void apic_mem_writeb(void *opaque, hwaddr addr, uint32_t val)
574bbf7b
FB
652{
653}
654
a8170e5e 655static void apic_mem_writew(void *opaque, hwaddr addr, uint32_t val)
574bbf7b
FB
656{
657}
658
a8170e5e 659static uint32_t apic_mem_readl(void *opaque, hwaddr addr)
574bbf7b 660{
d3b0c9e9 661 DeviceState *dev;
dae01685 662 APICCommonState *s;
574bbf7b
FB
663 uint32_t val;
664 int index;
665
d3b0c9e9
XZ
666 dev = cpu_get_current_apic();
667 if (!dev) {
574bbf7b 668 return 0;
0e26b7b8 669 }
927d5a1d 670 s = APIC(dev);
574bbf7b
FB
671
672 index = (addr >> 4) & 0xff;
673 switch(index) {
674 case 0x02: /* id */
675 val = s->id << 24;
676 break;
677 case 0x03: /* version */
aa93200b 678 val = s->version | ((APIC_LVT_NB - 1) << 16);
574bbf7b
FB
679 break;
680 case 0x08:
e5ad936b
JK
681 apic_sync_vapic(s, SYNC_FROM_VAPIC);
682 if (apic_report_tpr_access) {
60671e58 683 cpu_report_tpr_access(&s->cpu->env, TPR_ACCESS_READ);
e5ad936b 684 }
574bbf7b
FB
685 val = s->tpr;
686 break;
d592d303
FB
687 case 0x09:
688 val = apic_get_arb_pri(s);
689 break;
574bbf7b
FB
690 case 0x0a:
691 /* ppr */
692 val = apic_get_ppr(s);
693 break;
b237db36
AJ
694 case 0x0b:
695 val = 0;
696 break;
d592d303
FB
697 case 0x0d:
698 val = s->log_dest << 24;
699 break;
700 case 0x0e:
d6c140a7 701 val = (s->dest_mode << 28) | 0xfffffff;
d592d303 702 break;
574bbf7b
FB
703 case 0x0f:
704 val = s->spurious_vec;
705 break;
706 case 0x10 ... 0x17:
707 val = s->isr[index & 7];
708 break;
709 case 0x18 ... 0x1f:
710 val = s->tmr[index & 7];
711 break;
712 case 0x20 ... 0x27:
713 val = s->irr[index & 7];
714 break;
715 case 0x28:
716 val = s->esr;
717 break;
574bbf7b
FB
718 case 0x30:
719 case 0x31:
720 val = s->icr[index & 1];
721 break;
e0fd8781
FB
722 case 0x32 ... 0x37:
723 val = s->lvt[index - 0x32];
724 break;
574bbf7b
FB
725 case 0x38:
726 val = s->initial_count;
727 break;
728 case 0x39:
729 val = apic_get_current_count(s);
730 break;
731 case 0x3e:
732 val = s->divide_conf;
733 break;
734 default:
a22bf99c 735 s->esr |= APIC_ESR_ILLEGAL_ADDRESS;
574bbf7b
FB
736 val = 0;
737 break;
738 }
d8023f31 739 trace_apic_mem_readl(addr, val);
574bbf7b
FB
740 return val;
741}
742
267ee357 743static void apic_send_msi(MSIMessage *msi)
54c96da7 744{
267ee357
RK
745 uint64_t addr = msi->address;
746 uint32_t data = msi->data;
54c96da7
MT
747 uint8_t dest = (addr & MSI_ADDR_DEST_ID_MASK) >> MSI_ADDR_DEST_ID_SHIFT;
748 uint8_t vector = (data & MSI_DATA_VECTOR_MASK) >> MSI_DATA_VECTOR_SHIFT;
749 uint8_t dest_mode = (addr >> MSI_ADDR_DEST_MODE_SHIFT) & 0x1;
750 uint8_t trigger_mode = (data >> MSI_DATA_TRIGGER_SHIFT) & 0x1;
751 uint8_t delivery = (data >> MSI_DATA_DELIVERY_MODE_SHIFT) & 0x7;
752 /* XXX: Ignore redirection hint. */
1f6f408c 753 apic_deliver_irq(dest, dest_mode, delivery, vector, trigger_mode);
54c96da7
MT
754}
755
a8170e5e 756static void apic_mem_writel(void *opaque, hwaddr addr, uint32_t val)
574bbf7b 757{
d3b0c9e9 758 DeviceState *dev;
dae01685 759 APICCommonState *s;
54c96da7
MT
760 int index = (addr >> 4) & 0xff;
761 if (addr > 0xfff || !index) {
762 /* MSI and MMIO APIC are at the same memory location,
763 * but actually not on the global bus: MSI is on PCI bus
764 * APIC is connected directly to the CPU.
765 * Mapping them on the global bus happens to work because
766 * MSI registers are reserved in APIC MMIO and vice versa. */
267ee357
RK
767 MSIMessage msi = { .address = addr, .data = val };
768 apic_send_msi(&msi);
54c96da7
MT
769 return;
770 }
574bbf7b 771
d3b0c9e9
XZ
772 dev = cpu_get_current_apic();
773 if (!dev) {
574bbf7b 774 return;
0e26b7b8 775 }
927d5a1d 776 s = APIC(dev);
574bbf7b 777
d8023f31 778 trace_apic_mem_writel(addr, val);
574bbf7b 779
574bbf7b
FB
780 switch(index) {
781 case 0x02:
782 s->id = (val >> 24);
783 break;
e0fd8781
FB
784 case 0x03:
785 break;
574bbf7b 786 case 0x08:
e5ad936b 787 if (apic_report_tpr_access) {
60671e58 788 cpu_report_tpr_access(&s->cpu->env, TPR_ACCESS_WRITE);
e5ad936b 789 }
574bbf7b 790 s->tpr = val;
e5ad936b 791 apic_sync_vapic(s, SYNC_TO_VAPIC);
d592d303 792 apic_update_irq(s);
574bbf7b 793 break;
e0fd8781
FB
794 case 0x09:
795 case 0x0a:
796 break;
574bbf7b
FB
797 case 0x0b: /* EOI */
798 apic_eoi(s);
799 break;
d592d303
FB
800 case 0x0d:
801 s->log_dest = val >> 24;
802 break;
803 case 0x0e:
804 s->dest_mode = val >> 28;
805 break;
574bbf7b
FB
806 case 0x0f:
807 s->spurious_vec = val & 0x1ff;
d592d303 808 apic_update_irq(s);
574bbf7b 809 break;
e0fd8781
FB
810 case 0x10 ... 0x17:
811 case 0x18 ... 0x1f:
812 case 0x20 ... 0x27:
813 case 0x28:
814 break;
574bbf7b 815 case 0x30:
d592d303 816 s->icr[0] = val;
d3b0c9e9 817 apic_deliver(dev, (s->icr[1] >> 24) & 0xff, (s->icr[0] >> 11) & 1,
d592d303 818 (s->icr[0] >> 8) & 7, (s->icr[0] & 0xff),
1f6f408c 819 (s->icr[0] >> 15) & 1);
d592d303 820 break;
574bbf7b 821 case 0x31:
d592d303 822 s->icr[1] = val;
574bbf7b
FB
823 break;
824 case 0x32 ... 0x37:
825 {
826 int n = index - 0x32;
827 s->lvt[n] = val;
a94820dd 828 if (n == APIC_LVT_TIMER) {
bc72ad67 829 apic_timer_update(s, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL));
a94820dd
JK
830 } else if (n == APIC_LVT_LINT0 && apic_check_pic(s)) {
831 apic_update_irq(s);
832 }
574bbf7b
FB
833 }
834 break;
835 case 0x38:
836 s->initial_count = val;
bc72ad67 837 s->initial_count_load_time = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
574bbf7b
FB
838 apic_timer_update(s, s->initial_count_load_time);
839 break;
e0fd8781
FB
840 case 0x39:
841 break;
574bbf7b
FB
842 case 0x3e:
843 {
844 int v;
845 s->divide_conf = val & 0xb;
846 v = (s->divide_conf & 3) | ((s->divide_conf >> 1) & 4);
847 s->count_shift = (v + 1) & 7;
848 }
849 break;
850 default:
a22bf99c 851 s->esr |= APIC_ESR_ILLEGAL_ADDRESS;
574bbf7b
FB
852 break;
853 }
854}
855
e5ad936b
JK
856static void apic_pre_save(APICCommonState *s)
857{
858 apic_sync_vapic(s, SYNC_FROM_VAPIC);
859}
860
7a380ca3
JK
861static void apic_post_load(APICCommonState *s)
862{
863 if (s->timer_expiry != -1) {
bc72ad67 864 timer_mod(s->timer, s->timer_expiry);
7a380ca3 865 } else {
bc72ad67 866 timer_del(s->timer);
7a380ca3
JK
867 }
868}
869
312b4234
AK
870static const MemoryRegionOps apic_io_ops = {
871 .old_mmio = {
872 .read = { apic_mem_readb, apic_mem_readw, apic_mem_readl, },
873 .write = { apic_mem_writeb, apic_mem_writew, apic_mem_writel, },
874 },
875 .endianness = DEVICE_NATIVE_ENDIAN,
574bbf7b
FB
876};
877
ff6986ce 878static void apic_realize(DeviceState *dev, Error **errp)
8546b099 879{
927d5a1d 880 APICCommonState *s = APIC(dev);
889211b1 881
1dfe3282
IM
882 if (s->id >= MAX_APICS) {
883 error_setg(errp, "%s initialization failed. APIC ID %d is invalid",
884 object_get_typename(OBJECT(dev)), s->id);
889211b1
IM
885 return;
886 }
ff6986ce 887
1437c94b 888 memory_region_init_io(&s->io_memory, OBJECT(s), &apic_io_ops, s, "apic-msi",
baaeda08 889 APIC_SPACE_SIZE);
8546b099 890
bc72ad67 891 s->timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, apic_timer, s);
1dfe3282 892 local_apics[s->id] = s;
08a82ac0 893
226419d6 894 msi_nonbroken = true;
8546b099
BS
895}
896
9c156f9d
IM
897static void apic_unrealize(DeviceState *dev, Error **errp)
898{
927d5a1d 899 APICCommonState *s = APIC(dev);
9c156f9d
IM
900
901 timer_del(s->timer);
902 timer_free(s->timer);
903 local_apics[s->id] = NULL;
904}
905
999e12bb
AL
906static void apic_class_init(ObjectClass *klass, void *data)
907{
908 APICCommonClass *k = APIC_COMMON_CLASS(klass);
909
ff6986ce 910 k->realize = apic_realize;
9c156f9d 911 k->unrealize = apic_unrealize;
999e12bb
AL
912 k->set_base = apic_set_base;
913 k->set_tpr = apic_set_tpr;
e5ad936b
JK
914 k->get_tpr = apic_get_tpr;
915 k->vapic_base_update = apic_vapic_base_update;
999e12bb 916 k->external_nmi = apic_external_nmi;
e5ad936b 917 k->pre_save = apic_pre_save;
999e12bb 918 k->post_load = apic_post_load;
267ee357 919 k->send_msi = apic_send_msi;
999e12bb
AL
920}
921
8c43a6f0 922static const TypeInfo apic_info = {
927d5a1d 923 .name = TYPE_APIC,
39bffca2
AL
924 .instance_size = sizeof(APICCommonState),
925 .parent = TYPE_APIC_COMMON,
926 .class_init = apic_class_init,
8546b099
BS
927};
928
83f7d43a 929static void apic_register_types(void)
8546b099 930{
39bffca2 931 type_register_static(&apic_info);
8546b099
BS
932}
933
83f7d43a 934type_init(apic_register_types)
This page took 0.9178 seconds and 4 git commands to generate.