]> Git Repo - qemu.git/blame - hw/pci/msix.c
tests/docker: Remove old Debian 9 containers
[qemu.git] / hw / pci / msix.c
CommitLineData
02eb84d0
MT
1/*
2 * MSI-X device support
3 *
4 * This module includes support for MSI-X in pci devices.
5 *
6 * Author: Michael S. Tsirkin <[email protected]>
7 *
8 * Copyright (c) 2009, Red Hat Inc, Michael S. Tsirkin ([email protected])
9 *
10 * This work is licensed under the terms of the GNU GPL, version 2. See
11 * the COPYING file in the top-level directory.
6b620ca3
PB
12 *
13 * Contributions after 2012-01-13 are licensed under the terms of the
14 * GNU GPL, version 2 or (at your option) any later version.
02eb84d0
MT
15 */
16
97d5408f 17#include "qemu/osdep.h"
c759b24f
MT
18#include "hw/pci/msi.h"
19#include "hw/pci/msix.h"
20#include "hw/pci/pci.h"
428c3ece 21#include "hw/xen/xen.h"
da278d58 22#include "sysemu/xen.h"
ca77ee28 23#include "migration/qemu-file-types.h"
d6454270 24#include "migration/vmstate.h"
1de7afc9 25#include "qemu/range.h"
ee640c62 26#include "qapi/error.h"
993b1f4b 27#include "trace.h"
02eb84d0 28
2760952b
MT
29/* MSI enable bit and maskall bit are in byte 1 in FLAGS register */
30#define MSIX_CONTROL_OFFSET (PCI_MSIX_FLAGS + 1)
02eb84d0 31#define MSIX_ENABLE_MASK (PCI_MSIX_FLAGS_ENABLE >> 8)
5b5cb086 32#define MSIX_MASKALL_MASK (PCI_MSIX_FLAGS_MASKALL >> 8)
02eb84d0 33
4c93bfa9 34MSIMessage msix_get_message(PCIDevice *dev, unsigned vector)
bc4caf49 35{
d35e428c 36 uint8_t *table_entry = dev->msix_table + vector * PCI_MSIX_ENTRY_SIZE;
bc4caf49
JK
37 MSIMessage msg;
38
39 msg.address = pci_get_quad(table_entry + PCI_MSIX_ENTRY_LOWER_ADDR);
40 msg.data = pci_get_long(table_entry + PCI_MSIX_ENTRY_DATA);
41 return msg;
42}
02eb84d0 43
932d4a42
AK
44/*
45 * Special API for POWER to configure the vectors through
46 * a side channel. Should never be used by devices.
47 */
48void msix_set_message(PCIDevice *dev, int vector, struct MSIMessage msg)
49{
50 uint8_t *table_entry = dev->msix_table + vector * PCI_MSIX_ENTRY_SIZE;
51
52 pci_set_quad(table_entry + PCI_MSIX_ENTRY_LOWER_ADDR, msg.address);
53 pci_set_long(table_entry + PCI_MSIX_ENTRY_DATA, msg.data);
54 table_entry[PCI_MSIX_ENTRY_VECTOR_CTRL] &= ~PCI_MSIX_ENTRY_CTRL_MASKBIT;
55}
56
02eb84d0
MT
57static uint8_t msix_pending_mask(int vector)
58{
59 return 1 << (vector % 8);
60}
61
62static uint8_t *msix_pending_byte(PCIDevice *dev, int vector)
63{
d35e428c 64 return dev->msix_pba + vector / 8;
02eb84d0
MT
65}
66
67static int msix_is_pending(PCIDevice *dev, int vector)
68{
69 return *msix_pending_byte(dev, vector) & msix_pending_mask(vector);
70}
71
70f8ee39 72void msix_set_pending(PCIDevice *dev, unsigned int vector)
02eb84d0
MT
73{
74 *msix_pending_byte(dev, vector) |= msix_pending_mask(vector);
75}
76
3bdfaabb 77void msix_clr_pending(PCIDevice *dev, int vector)
02eb84d0
MT
78{
79 *msix_pending_byte(dev, vector) &= ~msix_pending_mask(vector);
80}
81
70f8ee39 82static bool msix_vector_masked(PCIDevice *dev, unsigned int vector, bool fmask)
02eb84d0 83{
428c3ece 84 unsigned offset = vector * PCI_MSIX_ENTRY_SIZE;
e1e4bf22 85 uint8_t *data = &dev->msix_table[offset + PCI_MSIX_ENTRY_DATA];
428c3ece
SS
86 /* MSIs on Xen can be remapped into pirqs. In those cases, masking
87 * and unmasking go through the PV evtchn path. */
e1e4bf22 88 if (xen_enabled() && xen_is_pirq_msi(pci_get_long(data))) {
428c3ece
SS
89 return false;
90 }
91 return fmask || dev->msix_table[offset + PCI_MSIX_ENTRY_VECTOR_CTRL] &
92 PCI_MSIX_ENTRY_CTRL_MASKBIT;
5b5cb086
MT
93}
94
70f8ee39 95bool msix_is_masked(PCIDevice *dev, unsigned int vector)
5b5cb086 96{
ae392c41
MT
97 return msix_vector_masked(dev, vector, dev->msix_function_masked);
98}
99
2cdfe53c
JK
100static void msix_fire_vector_notifier(PCIDevice *dev,
101 unsigned int vector, bool is_masked)
102{
103 MSIMessage msg;
104 int ret;
105
106 if (!dev->msix_vector_use_notifier) {
107 return;
108 }
109 if (is_masked) {
110 dev->msix_vector_release_notifier(dev, vector);
111 } else {
112 msg = msix_get_message(dev, vector);
113 ret = dev->msix_vector_use_notifier(dev, vector, msg);
114 assert(ret >= 0);
115 }
116}
117
ae392c41
MT
118static void msix_handle_mask_update(PCIDevice *dev, int vector, bool was_masked)
119{
120 bool is_masked = msix_is_masked(dev, vector);
2cdfe53c 121
ae392c41
MT
122 if (is_masked == was_masked) {
123 return;
124 }
125
2cdfe53c
JK
126 msix_fire_vector_notifier(dev, vector, is_masked);
127
ae392c41 128 if (!is_masked && msix_is_pending(dev, vector)) {
5b5cb086
MT
129 msix_clr_pending(dev, vector);
130 msix_notify(dev, vector);
131 }
132}
133
993b1f4b
PX
134static bool msix_masked(PCIDevice *dev)
135{
136 return dev->config[dev->msix_cap + MSIX_CONTROL_OFFSET] & MSIX_MASKALL_MASK;
137}
138
50322249
MT
139static void msix_update_function_masked(PCIDevice *dev)
140{
993b1f4b 141 dev->msix_function_masked = !msix_enabled(dev) || msix_masked(dev);
50322249
MT
142}
143
5b5cb086
MT
144/* Handle MSI-X capability config write. */
145void msix_write_config(PCIDevice *dev, uint32_t addr,
146 uint32_t val, int len)
147{
148 unsigned enable_pos = dev->msix_cap + MSIX_CONTROL_OFFSET;
149 int vector;
50322249 150 bool was_masked;
5b5cb086 151
7c9958b0 152 if (!msix_present(dev) || !range_covers_byte(addr, len, enable_pos)) {
5b5cb086
MT
153 return;
154 }
155
993b1f4b
PX
156 trace_msix_write_config(dev->name, msix_enabled(dev), msix_masked(dev));
157
50322249
MT
158 was_masked = dev->msix_function_masked;
159 msix_update_function_masked(dev);
160
5b5cb086
MT
161 if (!msix_enabled(dev)) {
162 return;
163 }
164
e407bf13 165 pci_device_deassert_intx(dev);
5b5cb086 166
50322249 167 if (dev->msix_function_masked == was_masked) {
5b5cb086
MT
168 return;
169 }
170
171 for (vector = 0; vector < dev->msix_entries_nr; ++vector) {
ae392c41
MT
172 msix_handle_mask_update(dev, vector,
173 msix_vector_masked(dev, vector, was_masked));
5b5cb086 174 }
02eb84d0
MT
175}
176
a8170e5e 177static uint64_t msix_table_mmio_read(void *opaque, hwaddr addr,
d35e428c 178 unsigned size)
eebcb0a7
AW
179{
180 PCIDevice *dev = opaque;
eebcb0a7 181
d35e428c 182 return pci_get_long(dev->msix_table + addr);
eebcb0a7
AW
183}
184
a8170e5e 185static void msix_table_mmio_write(void *opaque, hwaddr addr,
d35e428c 186 uint64_t val, unsigned size)
02eb84d0
MT
187{
188 PCIDevice *dev = opaque;
d35e428c 189 int vector = addr / PCI_MSIX_ENTRY_SIZE;
ae392c41 190 bool was_masked;
9a93b617 191
ae392c41 192 was_masked = msix_is_masked(dev, vector);
d35e428c 193 pci_set_long(dev->msix_table + addr, val);
ae392c41 194 msix_handle_mask_update(dev, vector, was_masked);
02eb84d0
MT
195}
196
d35e428c
AW
197static const MemoryRegionOps msix_table_mmio_ops = {
198 .read = msix_table_mmio_read,
199 .write = msix_table_mmio_write,
68d1e1f5 200 .endianness = DEVICE_LITTLE_ENDIAN,
d35e428c
AW
201 .valid = {
202 .min_access_size = 4,
191f90cb
MT
203 .max_access_size = 8,
204 },
205 .impl = {
d35e428c
AW
206 .max_access_size = 4,
207 },
208};
209
a8170e5e 210static uint64_t msix_pba_mmio_read(void *opaque, hwaddr addr,
d35e428c
AW
211 unsigned size)
212{
213 PCIDevice *dev = opaque;
bbef882c
MT
214 if (dev->msix_vector_poll_notifier) {
215 unsigned vector_start = addr * 8;
216 unsigned vector_end = MIN(addr + size * 8, dev->msix_entries_nr);
217 dev->msix_vector_poll_notifier(dev, vector_start, vector_end);
218 }
d35e428c
AW
219
220 return pci_get_long(dev->msix_pba + addr);
221}
222
43b11a91
MAL
223static void msix_pba_mmio_write(void *opaque, hwaddr addr,
224 uint64_t val, unsigned size)
225{
226}
227
d35e428c
AW
228static const MemoryRegionOps msix_pba_mmio_ops = {
229 .read = msix_pba_mmio_read,
43b11a91 230 .write = msix_pba_mmio_write,
68d1e1f5 231 .endianness = DEVICE_LITTLE_ENDIAN,
95524ae8
AK
232 .valid = {
233 .min_access_size = 4,
191f90cb
MT
234 .max_access_size = 8,
235 },
236 .impl = {
95524ae8
AK
237 .max_access_size = 4,
238 },
02eb84d0
MT
239};
240
ae1be0bb
MT
241static void msix_mask_all(struct PCIDevice *dev, unsigned nentries)
242{
243 int vector;
5b5f1330 244
ae1be0bb 245 for (vector = 0; vector < nentries; ++vector) {
01731cfb
JK
246 unsigned offset =
247 vector * PCI_MSIX_ENTRY_SIZE + PCI_MSIX_ENTRY_VECTOR_CTRL;
5b5f1330
JK
248 bool was_masked = msix_is_masked(dev, vector);
249
d35e428c 250 dev->msix_table[offset] |= PCI_MSIX_ENTRY_CTRL_MASKBIT;
5b5f1330 251 msix_handle_mask_update(dev, vector, was_masked);
ae1be0bb
MT
252 }
253}
254
ee640c62
C
255/*
256 * Make PCI device @dev MSI-X capable
257 * @nentries is the max number of MSI-X vectors that the device support.
258 * @table_bar is the MemoryRegion that MSI-X table structure resides.
259 * @table_bar_nr is number of base address register corresponding to @table_bar.
260 * @table_offset indicates the offset that the MSI-X table structure starts with
261 * in @table_bar.
262 * @pba_bar is the MemoryRegion that the Pending Bit Array structure resides.
263 * @pba_bar_nr is number of base address register corresponding to @pba_bar.
264 * @pba_offset indicates the offset that the Pending Bit Array structure
265 * starts with in @pba_bar.
266 * Non-zero @cap_pos puts capability MSI-X at that offset in PCI config space.
267 * @errp is for returning errors.
268 *
269 * Return 0 on success; set @errp and return -errno on error:
270 * -ENOTSUP means lacking msi support for a msi-capable platform.
271 * -EINVAL means capability overlap, happens when @cap_pos is non-zero,
272 * also means a programming error, except device assignment, which can check
273 * if a real HW is broken.
274 */
02eb84d0 275int msix_init(struct PCIDevice *dev, unsigned short nentries,
5a2c2029
AW
276 MemoryRegion *table_bar, uint8_t table_bar_nr,
277 unsigned table_offset, MemoryRegion *pba_bar,
ee640c62
C
278 uint8_t pba_bar_nr, unsigned pba_offset, uint8_t cap_pos,
279 Error **errp)
02eb84d0 280{
5a2c2029 281 int cap;
d35e428c 282 unsigned table_size, pba_size;
5a2c2029 283 uint8_t *config;
60ba3cc2 284
02eb84d0 285 /* Nothing to do if MSI is not supported by interrupt controller */
226419d6 286 if (!msi_nonbroken) {
ee640c62 287 error_setg(errp, "MSI-X is not supported by interrupt controller");
02eb84d0 288 return -ENOTSUP;
60ba3cc2 289 }
5a2c2029
AW
290
291 if (nentries < 1 || nentries > PCI_MSIX_FLAGS_QSIZE + 1) {
ee640c62 292 error_setg(errp, "The number of MSI-X vectors is invalid");
02eb84d0 293 return -EINVAL;
5a2c2029 294 }
02eb84d0 295
d35e428c
AW
296 table_size = nentries * PCI_MSIX_ENTRY_SIZE;
297 pba_size = QEMU_ALIGN_UP(nentries, 64) / 8;
298
5a2c2029
AW
299 /* Sanity test: table & pba don't overlap, fit within BARs, min aligned */
300 if ((table_bar_nr == pba_bar_nr &&
301 ranges_overlap(table_offset, table_size, pba_offset, pba_size)) ||
302 table_offset + table_size > memory_region_size(table_bar) ||
303 pba_offset + pba_size > memory_region_size(pba_bar) ||
304 (table_offset | pba_offset) & PCI_MSIX_FLAGS_BIRMASK) {
ee640c62
C
305 error_setg(errp, "table & pba overlap, or they don't fit in BARs,"
306 " or don't align");
5a2c2029
AW
307 return -EINVAL;
308 }
309
27841278 310 cap = pci_add_capability(dev, PCI_CAP_ID_MSIX,
ee640c62 311 cap_pos, MSIX_CAP_LENGTH, errp);
5a2c2029
AW
312 if (cap < 0) {
313 return cap;
314 }
315
316 dev->msix_cap = cap;
317 dev->cap_present |= QEMU_PCI_CAP_MSIX;
318 config = dev->config + cap;
319
320 pci_set_word(config + PCI_MSIX_FLAGS, nentries - 1);
321 dev->msix_entries_nr = nentries;
322 dev->msix_function_masked = true;
323
324 pci_set_long(config + PCI_MSIX_TABLE, table_offset | table_bar_nr);
325 pci_set_long(config + PCI_MSIX_PBA, pba_offset | pba_bar_nr);
326
327 /* Make flags bit writable. */
328 dev->wmask[cap + MSIX_CONTROL_OFFSET] |= MSIX_ENABLE_MASK |
329 MSIX_MASKALL_MASK;
02eb84d0 330
d35e428c
AW
331 dev->msix_table = g_malloc0(table_size);
332 dev->msix_pba = g_malloc0(pba_size);
5a2c2029
AW
333 dev->msix_entry_used = g_malloc0(nentries * sizeof *dev->msix_entry_used);
334
ae1be0bb 335 msix_mask_all(dev, nentries);
02eb84d0 336
40c5dce9 337 memory_region_init_io(&dev->msix_table_mmio, OBJECT(dev), &msix_table_mmio_ops, dev,
d35e428c 338 "msix-table", table_size);
5a2c2029 339 memory_region_add_subregion(table_bar, table_offset, &dev->msix_table_mmio);
40c5dce9 340 memory_region_init_io(&dev->msix_pba_mmio, OBJECT(dev), &msix_pba_mmio_ops, dev,
d35e428c 341 "msix-pba", pba_size);
5a2c2029 342 memory_region_add_subregion(pba_bar, pba_offset, &dev->msix_pba_mmio);
02eb84d0 343
02eb84d0 344 return 0;
02eb84d0
MT
345}
346
53f94925 347int msix_init_exclusive_bar(PCIDevice *dev, unsigned short nentries,
ee640c62 348 uint8_t bar_nr, Error **errp)
53f94925
AW
349{
350 int ret;
351 char *name;
a0ccd212
JW
352 uint32_t bar_size = 4096;
353 uint32_t bar_pba_offset = bar_size / 2;
17323e8b 354 uint32_t bar_pba_size = QEMU_ALIGN_UP(nentries, 64) / 8;
53f94925
AW
355
356 /*
357 * Migration compatibility dictates that this remains a 4k
358 * BAR with the vector table in the lower half and PBA in
a0ccd212
JW
359 * the upper half for nentries which is lower or equal to 128.
360 * No need to care about using more than 65 entries for legacy
361 * machine types who has at most 64 queues.
53f94925 362 */
a0ccd212
JW
363 if (nentries * PCI_MSIX_ENTRY_SIZE > bar_pba_offset) {
364 bar_pba_offset = nentries * PCI_MSIX_ENTRY_SIZE;
365 }
53f94925 366
a0ccd212
JW
367 if (bar_pba_offset + bar_pba_size > 4096) {
368 bar_size = bar_pba_offset + bar_pba_size;
369 }
370
9bff5d81 371 bar_size = pow2ceil(bar_size);
53f94925 372
5f893b4e 373 name = g_strdup_printf("%s-msix", dev->name);
a0ccd212 374 memory_region_init(&dev->msix_exclusive_bar, OBJECT(dev), name, bar_size);
5f893b4e 375 g_free(name);
53f94925
AW
376
377 ret = msix_init(dev, nentries, &dev->msix_exclusive_bar, bar_nr,
a0ccd212
JW
378 0, &dev->msix_exclusive_bar,
379 bar_nr, bar_pba_offset,
ee640c62 380 0, errp);
53f94925 381 if (ret) {
53f94925
AW
382 return ret;
383 }
384
385 pci_register_bar(dev, bar_nr, PCI_BASE_ADDRESS_SPACE_MEMORY,
386 &dev->msix_exclusive_bar);
387
388 return 0;
389}
390
98304c84
MT
391static void msix_free_irq_entries(PCIDevice *dev)
392{
393 int vector;
394
395 for (vector = 0; vector < dev->msix_entries_nr; ++vector) {
396 dev->msix_entry_used[vector] = 0;
397 msix_clr_pending(dev, vector);
398 }
399}
400
3cac001e
MT
401static void msix_clear_all_vectors(PCIDevice *dev)
402{
403 int vector;
404
405 for (vector = 0; vector < dev->msix_entries_nr; ++vector) {
406 msix_clr_pending(dev, vector);
407 }
408}
409
02eb84d0 410/* Clean up resources for the device. */
572992ee 411void msix_uninit(PCIDevice *dev, MemoryRegion *table_bar, MemoryRegion *pba_bar)
02eb84d0 412{
44701ab7 413 if (!msix_present(dev)) {
572992ee 414 return;
44701ab7 415 }
02eb84d0
MT
416 pci_del_capability(dev, PCI_CAP_ID_MSIX, MSIX_CAP_LENGTH);
417 dev->msix_cap = 0;
418 msix_free_irq_entries(dev);
419 dev->msix_entries_nr = 0;
5a2c2029 420 memory_region_del_subregion(pba_bar, &dev->msix_pba_mmio);
d35e428c
AW
421 g_free(dev->msix_pba);
422 dev->msix_pba = NULL;
5a2c2029 423 memory_region_del_subregion(table_bar, &dev->msix_table_mmio);
d35e428c
AW
424 g_free(dev->msix_table);
425 dev->msix_table = NULL;
7267c094 426 g_free(dev->msix_entry_used);
02eb84d0
MT
427 dev->msix_entry_used = NULL;
428 dev->cap_present &= ~QEMU_PCI_CAP_MSIX;
02eb84d0
MT
429}
430
53f94925
AW
431void msix_uninit_exclusive_bar(PCIDevice *dev)
432{
433 if (msix_present(dev)) {
5a2c2029 434 msix_uninit(dev, &dev->msix_exclusive_bar, &dev->msix_exclusive_bar);
53f94925
AW
435 }
436}
437
02eb84d0
MT
438void msix_save(PCIDevice *dev, QEMUFile *f)
439{
9a3e12c8
MT
440 unsigned n = dev->msix_entries_nr;
441
44701ab7 442 if (!msix_present(dev)) {
9a3e12c8 443 return;
72755a70 444 }
9a3e12c8 445
d35e428c 446 qemu_put_buffer(f, dev->msix_table, n * PCI_MSIX_ENTRY_SIZE);
0ef1efcf 447 qemu_put_buffer(f, dev->msix_pba, DIV_ROUND_UP(n, 8));
02eb84d0
MT
448}
449
450/* Should be called after restoring the config space. */
451void msix_load(PCIDevice *dev, QEMUFile *f)
452{
453 unsigned n = dev->msix_entries_nr;
2cdfe53c 454 unsigned int vector;
02eb84d0 455
44701ab7 456 if (!msix_present(dev)) {
02eb84d0 457 return;
98846d73 458 }
02eb84d0 459
3cac001e 460 msix_clear_all_vectors(dev);
d35e428c 461 qemu_get_buffer(f, dev->msix_table, n * PCI_MSIX_ENTRY_SIZE);
0ef1efcf 462 qemu_get_buffer(f, dev->msix_pba, DIV_ROUND_UP(n, 8));
50322249 463 msix_update_function_masked(dev);
2cdfe53c
JK
464
465 for (vector = 0; vector < n; vector++) {
466 msix_handle_mask_update(dev, vector, true);
467 }
02eb84d0
MT
468}
469
470/* Does device support MSI-X? */
471int msix_present(PCIDevice *dev)
472{
473 return dev->cap_present & QEMU_PCI_CAP_MSIX;
474}
475
476/* Is MSI-X enabled? */
477int msix_enabled(PCIDevice *dev)
478{
479 return (dev->cap_present & QEMU_PCI_CAP_MSIX) &&
2760952b 480 (dev->config[dev->msix_cap + MSIX_CONTROL_OFFSET] &
02eb84d0
MT
481 MSIX_ENABLE_MASK);
482}
483
02eb84d0
MT
484/* Send an MSI-X message */
485void msix_notify(PCIDevice *dev, unsigned vector)
486{
bc4caf49 487 MSIMessage msg;
02eb84d0 488
93482436 489 if (vector >= dev->msix_entries_nr || !dev->msix_entry_used[vector]) {
02eb84d0 490 return;
93482436
C
491 }
492
02eb84d0
MT
493 if (msix_is_masked(dev, vector)) {
494 msix_set_pending(dev, vector);
495 return;
496 }
497
bc4caf49
JK
498 msg = msix_get_message(dev, vector);
499
38d40ff1 500 msi_send_message(dev, msg);
02eb84d0
MT
501}
502
503void msix_reset(PCIDevice *dev)
504{
44701ab7 505 if (!msix_present(dev)) {
02eb84d0 506 return;
44701ab7 507 }
3cac001e 508 msix_clear_all_vectors(dev);
2760952b 509 dev->config[dev->msix_cap + MSIX_CONTROL_OFFSET] &=
7d37435b 510 ~dev->wmask[dev->msix_cap + MSIX_CONTROL_OFFSET];
d35e428c
AW
511 memset(dev->msix_table, 0, dev->msix_entries_nr * PCI_MSIX_ENTRY_SIZE);
512 memset(dev->msix_pba, 0, QEMU_ALIGN_UP(dev->msix_entries_nr, 64) / 8);
ae1be0bb 513 msix_mask_all(dev, dev->msix_entries_nr);
02eb84d0
MT
514}
515
516/* PCI spec suggests that devices make it possible for software to configure
517 * less vectors than supported by the device, but does not specify a standard
518 * mechanism for devices to do so.
519 *
520 * We support this by asking devices to declare vectors software is going to
521 * actually use, and checking this on the notification path. Devices that
522 * don't want to follow the spec suggestion can declare all vectors as used. */
523
524/* Mark vector as used. */
525int msix_vector_use(PCIDevice *dev, unsigned vector)
526{
93482436 527 if (vector >= dev->msix_entries_nr) {
02eb84d0 528 return -EINVAL;
93482436
C
529 }
530
02eb84d0
MT
531 dev->msix_entry_used[vector]++;
532 return 0;
533}
534
535/* Mark vector as unused. */
536void msix_vector_unuse(PCIDevice *dev, unsigned vector)
537{
98304c84
MT
538 if (vector >= dev->msix_entries_nr || !dev->msix_entry_used[vector]) {
539 return;
540 }
541 if (--dev->msix_entry_used[vector]) {
542 return;
543 }
544 msix_clr_pending(dev, vector);
02eb84d0 545}
b5f28bca
MT
546
547void msix_unuse_all_vectors(PCIDevice *dev)
548{
44701ab7 549 if (!msix_present(dev)) {
b5f28bca 550 return;
44701ab7 551 }
b5f28bca
MT
552 msix_free_irq_entries(dev);
553}
2cdfe53c 554
cb697aaa
JK
555unsigned int msix_nr_vectors_allocated(const PCIDevice *dev)
556{
557 return dev->msix_entries_nr;
558}
559
2cdfe53c
JK
560static int msix_set_notifier_for_vector(PCIDevice *dev, unsigned int vector)
561{
562 MSIMessage msg;
563
564 if (msix_is_masked(dev, vector)) {
565 return 0;
566 }
567 msg = msix_get_message(dev, vector);
568 return dev->msix_vector_use_notifier(dev, vector, msg);
569}
570
571static void msix_unset_notifier_for_vector(PCIDevice *dev, unsigned int vector)
572{
573 if (msix_is_masked(dev, vector)) {
574 return;
575 }
576 dev->msix_vector_release_notifier(dev, vector);
577}
578
579int msix_set_vector_notifiers(PCIDevice *dev,
580 MSIVectorUseNotifier use_notifier,
bbef882c
MT
581 MSIVectorReleaseNotifier release_notifier,
582 MSIVectorPollNotifier poll_notifier)
2cdfe53c
JK
583{
584 int vector, ret;
585
586 assert(use_notifier && release_notifier);
587
588 dev->msix_vector_use_notifier = use_notifier;
589 dev->msix_vector_release_notifier = release_notifier;
bbef882c 590 dev->msix_vector_poll_notifier = poll_notifier;
2cdfe53c
JK
591
592 if ((dev->config[dev->msix_cap + MSIX_CONTROL_OFFSET] &
593 (MSIX_ENABLE_MASK | MSIX_MASKALL_MASK)) == MSIX_ENABLE_MASK) {
594 for (vector = 0; vector < dev->msix_entries_nr; vector++) {
595 ret = msix_set_notifier_for_vector(dev, vector);
596 if (ret < 0) {
597 goto undo;
598 }
599 }
600 }
bbef882c
MT
601 if (dev->msix_vector_poll_notifier) {
602 dev->msix_vector_poll_notifier(dev, 0, dev->msix_entries_nr);
603 }
2cdfe53c
JK
604 return 0;
605
606undo:
607 while (--vector >= 0) {
608 msix_unset_notifier_for_vector(dev, vector);
609 }
610 dev->msix_vector_use_notifier = NULL;
611 dev->msix_vector_release_notifier = NULL;
612 return ret;
613}
614
615void msix_unset_vector_notifiers(PCIDevice *dev)
616{
617 int vector;
618
619 assert(dev->msix_vector_use_notifier &&
620 dev->msix_vector_release_notifier);
621
622 if ((dev->config[dev->msix_cap + MSIX_CONTROL_OFFSET] &
623 (MSIX_ENABLE_MASK | MSIX_MASKALL_MASK)) == MSIX_ENABLE_MASK) {
624 for (vector = 0; vector < dev->msix_entries_nr; vector++) {
625 msix_unset_notifier_for_vector(dev, vector);
626 }
627 }
628 dev->msix_vector_use_notifier = NULL;
629 dev->msix_vector_release_notifier = NULL;
bbef882c 630 dev->msix_vector_poll_notifier = NULL;
2cdfe53c 631}
340b50c7 632
2c21ee76 633static int put_msix_state(QEMUFile *f, void *pv, size_t size,
03fee66f 634 const VMStateField *field, QJSON *vmdesc)
340b50c7
GH
635{
636 msix_save(pv, f);
2c21ee76
JD
637
638 return 0;
340b50c7
GH
639}
640
2c21ee76 641static int get_msix_state(QEMUFile *f, void *pv, size_t size,
03fee66f 642 const VMStateField *field)
340b50c7
GH
643{
644 msix_load(pv, f);
645 return 0;
646}
647
648static VMStateInfo vmstate_info_msix = {
649 .name = "msix state",
650 .get = get_msix_state,
651 .put = put_msix_state,
652};
653
654const VMStateDescription vmstate_msix = {
655 .name = "msix",
656 .fields = (VMStateField[]) {
657 {
658 .name = "msix",
659 .version_id = 0,
660 .field_exists = NULL,
661 .size = 0, /* ouch */
662 .info = &vmstate_info_msix,
663 .flags = VMS_SINGLE,
664 .offset = 0,
665 },
666 VMSTATE_END_OF_LIST()
667 }
668};
This page took 0.871481 seconds and 4 git commands to generate.