]> Git Repo - qemu.git/blame - hw/mips/mips_jazz.c
dma/rc4030: use AddressSpace and address_space_rw in users
[qemu.git] / hw / mips / mips_jazz.c
CommitLineData
4ce7ff6e
AJ
1/*
2 * QEMU MIPS Jazz support
3 *
4 * Copyright (c) 2007-2008 Hervé Poussineau
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
24
83c9f4ca 25#include "hw/hw.h"
0d09e41a
PB
26#include "hw/mips/mips.h"
27#include "hw/mips/cpudevs.h"
28#include "hw/i386/pc.h"
29#include "hw/char/serial.h"
30#include "hw/isa/isa.h"
31#include "hw/block/fdc.h"
9c17d615
PB
32#include "sysemu/sysemu.h"
33#include "sysemu/arch_init.h"
83c9f4ca 34#include "hw/boards.h"
1422e32d 35#include "net/net.h"
0d09e41a
PB
36#include "hw/scsi/esp.h"
37#include "hw/mips/bios.h"
83c9f4ca 38#include "hw/loader.h"
0d09e41a
PB
39#include "hw/timer/mc146818rtc.h"
40#include "hw/timer/i8254.h"
41#include "hw/audio/pcspk.h"
4be74634 42#include "sysemu/block-backend.h"
83c9f4ca 43#include "hw/sysbus.h"
022c62cb 44#include "exec/address-spaces.h"
38c8894f 45#include "sysemu/qtest.h"
2e985fe0 46#include "qemu/error-report.h"
4ce7ff6e 47
4ce7ff6e
AJ
48enum jazz_model_e
49{
50 JAZZ_MAGNUM,
c171148c 51 JAZZ_PICA61,
4ce7ff6e
AJ
52};
53
54static void main_cpu_reset(void *opaque)
55{
f37f435a
AF
56 MIPSCPU *cpu = opaque;
57
58 cpu_reset(CPU(cpu));
4ce7ff6e
AJ
59}
60
a8170e5e 61static uint64_t rtc_read(void *opaque, hwaddr addr, unsigned size)
4ce7ff6e 62{
5c63bcf7 63 uint8_t val;
5c9eb028
PM
64 address_space_read(&address_space_memory, 0x90000071,
65 MEMTXATTRS_UNSPECIFIED, &val, 1);
5c63bcf7 66 return val;
4ce7ff6e
AJ
67}
68
a8170e5e 69static void rtc_write(void *opaque, hwaddr addr,
60581b37 70 uint64_t val, unsigned size)
4ce7ff6e 71{
5c63bcf7 72 uint8_t buf = val & 0xff;
5c9eb028
PM
73 address_space_write(&address_space_memory, 0x90000071,
74 MEMTXATTRS_UNSPECIFIED, &buf, 1);
4ce7ff6e
AJ
75}
76
60581b37
AK
77static const MemoryRegionOps rtc_ops = {
78 .read = rtc_read,
79 .write = rtc_write,
80 .endianness = DEVICE_NATIVE_ENDIAN,
4ce7ff6e
AJ
81};
82
a8170e5e 83static uint64_t dma_dummy_read(void *opaque, hwaddr addr,
60581b37 84 unsigned size)
c6945b15
AJ
85{
86 /* Nothing to do. That is only to ensure that
87 * the current DMA acknowledge cycle is completed. */
60581b37 88 return 0xff;
c6945b15
AJ
89}
90
a8170e5e 91static void dma_dummy_write(void *opaque, hwaddr addr,
60581b37
AK
92 uint64_t val, unsigned size)
93{
94 /* Nothing to do. That is only to ensure that
95 * the current DMA acknowledge cycle is completed. */
96}
c6945b15 97
60581b37
AK
98static const MemoryRegionOps dma_dummy_ops = {
99 .read = dma_dummy_read,
100 .write = dma_dummy_write,
101 .endianness = DEVICE_NATIVE_ENDIAN,
c6945b15
AJ
102};
103
4ce7ff6e
AJ
104#define MAGNUM_BIOS_SIZE_MAX 0x7e000
105#define MAGNUM_BIOS_SIZE (BIOS_SIZE < MAGNUM_BIOS_SIZE_MAX ? BIOS_SIZE : MAGNUM_BIOS_SIZE_MAX)
106
4556bd8b
BS
107static void cpu_request_exit(void *opaque, int irq, int level)
108{
4917cf44 109 CPUState *cpu = current_cpu;
4556bd8b 110
4917cf44
AF
111 if (cpu && level) {
112 cpu_exit(cpu);
4556bd8b
BS
113 }
114}
115
54e75558
HP
116static CPUUnassignedAccess real_do_unassigned_access;
117static void mips_jazz_do_unassigned_access(CPUState *cpu, hwaddr addr,
118 bool is_write, bool is_exec,
119 int opaque, unsigned size)
120{
121 if (!is_exec) {
122 /* ignore invalid access (ie do not raise exception) */
123 return;
124 }
125 (*real_do_unassigned_access)(cpu, addr, is_write, is_exec, opaque, size);
126}
127
f33772c8 128static void mips_jazz_init(MachineState *machine,
c2d0d012 129 enum jazz_model_e jazz_model)
4ce7ff6e 130{
f33772c8 131 MemoryRegion *address_space = get_system_memory();
f33772c8 132 const char *cpu_model = machine->cpu_model;
5cea8590 133 char *filename;
4ce7ff6e 134 int bios_size, n;
6bd8da65 135 MIPSCPU *cpu;
54e75558 136 CPUClass *cc;
61c56c8c 137 CPUMIPSState *env;
4ce7ff6e 138 qemu_irq *rc4030, *i8259;
c6945b15 139 rc4030_dma *dmas;
dd820513 140 MemoryRegion *rc4030_dma_mr;
5c63bcf7
HP
141 MemoryRegion *isa_mem = g_new(MemoryRegion, 1);
142 MemoryRegion *isa_io = g_new(MemoryRegion, 1);
60581b37 143 MemoryRegion *rtc = g_new(MemoryRegion, 1);
dbff76ac 144 MemoryRegion *i8042 = g_new(MemoryRegion, 1);
60581b37 145 MemoryRegion *dma_dummy = g_new(MemoryRegion, 1);
a65f56ee 146 NICInfo *nd;
cd3e2409
HP
147 DeviceState *dev;
148 SysBusDevice *sysbus;
48a18b3c 149 ISABus *isa_bus;
64d7e9a4 150 ISADevice *pit;
fd8014e1 151 DriveInfo *fds[MAX_FD];
73d74342 152 qemu_irq esp_reset, dma_enable;
4556bd8b 153 qemu_irq *cpu_exit_irq;
60581b37
AK
154 MemoryRegion *ram = g_new(MemoryRegion, 1);
155 MemoryRegion *bios = g_new(MemoryRegion, 1);
156 MemoryRegion *bios2 = g_new(MemoryRegion, 1);
4ce7ff6e
AJ
157
158 /* init CPUs */
159 if (cpu_model == NULL) {
4ce7ff6e 160 cpu_model = "R4000";
4ce7ff6e 161 }
6bd8da65
AF
162 cpu = cpu_mips_init(cpu_model);
163 if (cpu == NULL) {
4ce7ff6e
AJ
164 fprintf(stderr, "Unable to find CPU definition\n");
165 exit(1);
166 }
6bd8da65 167 env = &cpu->env;
f37f435a 168 qemu_register_reset(main_cpu_reset, cpu);
4ce7ff6e 169
54e75558
HP
170 /* Chipset returns 0 in invalid reads and do not raise data exceptions.
171 * However, we can't simply add a global memory region to catch
172 * everything, as memory core directly call unassigned_mem_read/write
173 * on some invalid accesses, which call do_unassigned_access on the
174 * CPU, which raise an exception.
175 * Handle that case by hijacking the do_unassigned_access method on
176 * the CPU, and do not raise exceptions for data access. */
177 cc = CPU_GET_CLASS(cpu);
178 real_do_unassigned_access = cc->do_unassigned_access;
179 cc->do_unassigned_access = mips_jazz_do_unassigned_access;
180
4ce7ff6e 181 /* allocate RAM */
6a926fbc
DM
182 memory_region_allocate_system_memory(ram, NULL, "mips_jazz.ram",
183 machine->ram_size);
60581b37 184 memory_region_add_subregion(address_space, 0, ram);
dcac9679 185
49946538
HT
186 memory_region_init_ram(bios, NULL, "mips_jazz.bios", MAGNUM_BIOS_SIZE,
187 &error_abort);
c5705a77 188 vmstate_register_ram_global(bios);
60581b37 189 memory_region_set_readonly(bios, true);
2c9b15ca 190 memory_region_init_alias(bios2, NULL, "mips_jazz.bios", bios,
60581b37
AK
191 0, MAGNUM_BIOS_SIZE);
192 memory_region_add_subregion(address_space, 0x1fc00000LL, bios);
193 memory_region_add_subregion(address_space, 0xfff00000LL, bios2);
4ce7ff6e
AJ
194
195 /* load the BIOS image. */
c6945b15
AJ
196 if (bios_name == NULL)
197 bios_name = BIOS_FILENAME;
5cea8590
PB
198 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
199 if (filename) {
200 bios_size = load_image_targphys(filename, 0xfff00000LL,
201 MAGNUM_BIOS_SIZE);
7267c094 202 g_free(filename);
5cea8590
PB
203 } else {
204 bios_size = -1;
205 }
38c8894f 206 if ((bios_size < 0 || bios_size > MAGNUM_BIOS_SIZE) && !qtest_enabled()) {
2e985fe0
AJ
207 error_report("Could not load MIPS bios '%s'", bios_name);
208 exit(1);
4ce7ff6e
AJ
209 }
210
4ce7ff6e
AJ
211 /* Init CPU internal devices */
212 cpu_mips_irq_init_cpu(env);
213 cpu_mips_clock_init(env);
214
215 /* Chipset */
dd820513 216 rc4030_dma_mr = rc4030_init(env->irq[6], env->irq[3], &rc4030, &dmas,
3054434d 217 address_space);
2c9b15ca 218 memory_region_init_io(dma_dummy, NULL, &dma_dummy_ops, NULL, "dummy_dma", 0x1000);
60581b37 219 memory_region_add_subregion(address_space, 0x8000d000, dma_dummy);
4ce7ff6e 220
5c63bcf7
HP
221 /* ISA bus: IO space at 0x90000000, mem space at 0x91000000 */
222 memory_region_init(isa_io, NULL, "isa-io", 0x00010000);
223 memory_region_init(isa_mem, NULL, "isa-mem", 0x01000000);
224 memory_region_add_subregion(address_space, 0x90000000, isa_io);
225 memory_region_add_subregion(address_space, 0x91000000, isa_mem);
226 isa_bus = isa_bus_new(NULL, isa_mem, isa_io);
227
4ce7ff6e 228 /* ISA devices */
48a18b3c
HP
229 i8259 = i8259_init(isa_bus, env->irq[4]);
230 isa_bus_irqs(isa_bus, i8259);
4556bd8b
BS
231 cpu_exit_irq = qemu_allocate_irqs(cpu_request_exit, NULL, 1);
232 DMA_init(0, cpu_exit_irq);
319ba9f5 233 pit = pit_init(isa_bus, 0x40, 0, NULL);
302fe51b 234 pcspk_init(isa_bus, pit);
4ce7ff6e 235
4ce7ff6e
AJ
236 /* Video card */
237 switch (jazz_model) {
238 case JAZZ_MAGNUM:
97a3f6ff
HP
239 dev = qdev_create(NULL, "sysbus-g364");
240 qdev_init_nofail(dev);
1356b98d 241 sysbus = SYS_BUS_DEVICE(dev);
97a3f6ff
HP
242 sysbus_mmio_map(sysbus, 0, 0x60080000);
243 sysbus_mmio_map(sysbus, 1, 0x40000000);
244 sysbus_connect_irq(sysbus, 0, rc4030[3]);
245 {
246 /* Simple ROM, so user doesn't have to provide one */
60581b37 247 MemoryRegion *rom_mr = g_new(MemoryRegion, 1);
49946538
HT
248 memory_region_init_ram(rom_mr, NULL, "g364fb.rom", 0x80000,
249 &error_abort);
c5705a77 250 vmstate_register_ram_global(rom_mr);
60581b37
AK
251 memory_region_set_readonly(rom_mr, true);
252 uint8_t *rom = memory_region_get_ram_ptr(rom_mr);
253 memory_region_add_subregion(address_space, 0x60000000, rom_mr);
97a3f6ff
HP
254 rom[0] = 0x10; /* Mips G364 */
255 }
4ce7ff6e 256 break;
c171148c 257 case JAZZ_PICA61:
be20f9e9 258 isa_vga_mm_init(0x40000000, 0x60000000, 0, get_system_memory());
c171148c 259 break;
4ce7ff6e
AJ
260 default:
261 break;
262 }
263
264 /* Network controller */
a65f56ee
AJ
265 for (n = 0; n < nb_nics; n++) {
266 nd = &nd_table[n];
267 if (!nd->model)
7267c094 268 nd->model = g_strdup("dp83932");
a65f56ee 269 if (strcmp(nd->model, "dp83932") == 0) {
024e5bb6 270 dp83932_init(nd, 0x80001000, 2, get_system_memory(), rc4030[4],
dd820513 271 rc4030_dma_mr);
a65f56ee 272 break;
c8057f95 273 } else if (is_help_option(nd->model)) {
a65f56ee
AJ
274 fprintf(stderr, "qemu: Supported NICs: dp83932\n");
275 exit(1);
276 } else {
277 fprintf(stderr, "qemu: Unsupported NIC: %s\n", nd->model);
278 exit(1);
279 }
280 }
4ce7ff6e
AJ
281
282 /* SCSI adapter */
cfb9de9c
PB
283 esp_init(0x80002000, 0,
284 rc4030_dma_read, rc4030_dma_write, dmas[0],
73d74342 285 rc4030[5], &esp_reset, &dma_enable);
4ce7ff6e
AJ
286
287 /* Floppy */
288 if (drive_get_max_bus(IF_FLOPPY) >= MAX_FD) {
289 fprintf(stderr, "qemu: too many floppy drives\n");
290 exit(1);
291 }
292 for (n = 0; n < MAX_FD; n++) {
fd8014e1 293 fds[n] = drive_get(IF_FLOPPY, 0, n);
4ce7ff6e 294 }
2091ba23 295 fdctrl_init_sysbus(rc4030[1], 0, 0x80003000, fds);
4ce7ff6e
AJ
296
297 /* Real time clock */
48a18b3c 298 rtc_init(isa_bus, 1980, NULL);
2c9b15ca 299 memory_region_init_io(rtc, NULL, &rtc_ops, NULL, "rtc", 0x1000);
60581b37 300 memory_region_add_subregion(address_space, 0x80004000, rtc);
4ce7ff6e
AJ
301
302 /* Keyboard (i8042) */
dbff76ac
RH
303 i8042_mm_init(rc4030[6], rc4030[7], i8042, 0x1000, 0x1);
304 memory_region_add_subregion(address_space, 0x80005000, i8042);
4ce7ff6e
AJ
305
306 /* Serial ports */
2d48377a 307 if (serial_hds[0]) {
39186d8a
RH
308 serial_mm_init(address_space, 0x80006000, 0, rc4030[8], 8000000/16,
309 serial_hds[0], DEVICE_NATIVE_ENDIAN);
2d48377a
BS
310 }
311 if (serial_hds[1]) {
39186d8a
RH
312 serial_mm_init(address_space, 0x80007000, 0, rc4030[9], 8000000/16,
313 serial_hds[1], DEVICE_NATIVE_ENDIAN);
2d48377a 314 }
4ce7ff6e
AJ
315
316 /* Parallel port */
317 if (parallel_hds[0])
63858cd9
AK
318 parallel_mm_init(address_space, 0x80008000, 0, rc4030[0],
319 parallel_hds[0]);
4ce7ff6e 320
4ce7ff6e 321 /* FIXME: missing Jazz sound at 0x8000c000, rc4030[2] */
4ce7ff6e 322
cd3e2409
HP
323 /* NVRAM */
324 dev = qdev_create(NULL, "ds1225y");
325 qdev_init_nofail(dev);
1356b98d 326 sysbus = SYS_BUS_DEVICE(dev);
cd3e2409 327 sysbus_mmio_map(sysbus, 0, 0x80009000);
4ce7ff6e
AJ
328
329 /* LED indicator */
b39506e4 330 sysbus_create_simple("jazz-led", 0x8000f000, NULL);
4ce7ff6e
AJ
331}
332
333static
3ef96221 334void mips_magnum_init(MachineState *machine)
4ce7ff6e 335{
f33772c8 336 mips_jazz_init(machine, JAZZ_MAGNUM);
4ce7ff6e
AJ
337}
338
c171148c 339static
3ef96221 340void mips_pica61_init(MachineState *machine)
c171148c 341{
f33772c8 342 mips_jazz_init(machine, JAZZ_PICA61);
c171148c
AJ
343}
344
f80f9ec9 345static QEMUMachine mips_magnum_machine = {
eec2743e
TS
346 .name = "magnum",
347 .desc = "MIPS Magnum",
348 .init = mips_magnum_init,
2d0d2837 349 .block_default_type = IF_SCSI,
4ce7ff6e 350};
c171148c 351
f80f9ec9 352static QEMUMachine mips_pica61_machine = {
eec2743e
TS
353 .name = "pica61",
354 .desc = "Acer Pica 61",
355 .init = mips_pica61_init,
2d0d2837 356 .block_default_type = IF_SCSI,
c171148c 357};
f80f9ec9
AL
358
359static void mips_jazz_machine_init(void)
360{
361 qemu_register_machine(&mips_magnum_machine);
362 qemu_register_machine(&mips_pica61_machine);
363}
364
365machine_init(mips_jazz_machine_init);
This page took 0.790214 seconds and 4 git commands to generate.