]>
Commit | Line | Data |
---|---|---|
798b0c25 FB |
1 | /* |
2 | * QEMU internal VGA defines. | |
5fafdf24 | 3 | * |
798b0c25 | 4 | * Copyright (c) 2003-2004 Fabrice Bellard |
5fafdf24 | 5 | * |
798b0c25 FB |
6 | * Permission is hereby granted, free of charge, to any person obtaining a copy |
7 | * of this software and associated documentation files (the "Software"), to deal | |
8 | * in the Software without restriction, including without limitation the rights | |
9 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | |
10 | * copies of the Software, and to permit persons to whom the Software is | |
11 | * furnished to do so, subject to the following conditions: | |
12 | * | |
13 | * The above copyright notice and this permission notice shall be included in | |
14 | * all copies or substantial portions of the Software. | |
15 | * | |
16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | |
17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | |
18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | |
19 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | |
20 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | |
21 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | |
22 | * THE SOFTWARE. | |
23 | */ | |
cb9c377f PB |
24 | #ifndef HW_VGA_INT_H |
25 | #define HW_VGA_INT_H 1 | |
11b6b345 JQ |
26 | |
27 | #include <hw/hw.h> | |
7b1b5d19 | 28 | #include "qapi/error.h" |
022c62cb | 29 | #include "exec/memory.h" |
11b6b345 | 30 | |
798b0c25 FB |
31 | #define ST01_V_RETRACE 0x08 |
32 | #define ST01_DISP_ENABLE 0x01 | |
33 | ||
e9c6149f GH |
34 | #define VBE_DISPI_MAX_XRES 16000 |
35 | #define VBE_DISPI_MAX_YRES 12000 | |
8454df8b | 36 | #define VBE_DISPI_MAX_BPP 32 |
798b0c25 FB |
37 | |
38 | #define VBE_DISPI_INDEX_ID 0x0 | |
39 | #define VBE_DISPI_INDEX_XRES 0x1 | |
40 | #define VBE_DISPI_INDEX_YRES 0x2 | |
41 | #define VBE_DISPI_INDEX_BPP 0x3 | |
42 | #define VBE_DISPI_INDEX_ENABLE 0x4 | |
43 | #define VBE_DISPI_INDEX_BANK 0x5 | |
44 | #define VBE_DISPI_INDEX_VIRT_WIDTH 0x6 | |
45 | #define VBE_DISPI_INDEX_VIRT_HEIGHT 0x7 | |
46 | #define VBE_DISPI_INDEX_X_OFFSET 0x8 | |
47 | #define VBE_DISPI_INDEX_Y_OFFSET 0x9 | |
af92284b GH |
48 | #define VBE_DISPI_INDEX_NB 0xa /* size of vbe_regs[] */ |
49 | #define VBE_DISPI_INDEX_VIDEO_MEMORY_64K 0xa /* read-only, not in vbe_regs */ | |
3b46e624 | 50 | |
798b0c25 FB |
51 | #define VBE_DISPI_ID0 0xB0C0 |
52 | #define VBE_DISPI_ID1 0xB0C1 | |
53 | #define VBE_DISPI_ID2 0xB0C2 | |
37dd208d FB |
54 | #define VBE_DISPI_ID3 0xB0C3 |
55 | #define VBE_DISPI_ID4 0xB0C4 | |
af92284b | 56 | #define VBE_DISPI_ID5 0xB0C5 |
3b46e624 | 57 | |
798b0c25 FB |
58 | #define VBE_DISPI_DISABLED 0x00 |
59 | #define VBE_DISPI_ENABLED 0x01 | |
8454df8b FB |
60 | #define VBE_DISPI_GETCAPS 0x02 |
61 | #define VBE_DISPI_8BIT_DAC 0x20 | |
798b0c25 FB |
62 | #define VBE_DISPI_LFB_ENABLED 0x40 |
63 | #define VBE_DISPI_NOCLEARMEM 0x80 | |
3b46e624 | 64 | |
798b0c25 FB |
65 | #define VBE_DISPI_LFB_PHYSICAL_ADDRESS 0xE0000000 |
66 | ||
798b0c25 | 67 | #define CH_ATTR_SIZE (160 * 100) |
8454df8b | 68 | #define VGA_MAX_HEIGHT 2048 |
4e3e9d0b | 69 | |
cb5a7aa8 | 70 | struct vga_precise_retrace { |
71 | int64_t ticks_per_char; | |
72 | int64_t total_chars; | |
73 | int htotal; | |
74 | int hstart; | |
75 | int hend; | |
76 | int vstart; | |
77 | int vend; | |
78 | int freq; | |
79 | }; | |
80 | ||
81 | union vga_retrace { | |
82 | struct vga_precise_retrace precise; | |
83 | }; | |
84 | ||
4e12cd94 AK |
85 | struct VGACommonState; |
86 | typedef uint8_t (* vga_retrace_fn)(struct VGACommonState *s); | |
87 | typedef void (* vga_update_retrace_info_fn)(struct VGACommonState *s); | |
88 | ||
89 | typedef struct VGACommonState { | |
80763888 | 90 | MemoryRegion *legacy_address_space; |
4e12cd94 | 91 | uint8_t *vram_ptr; |
b1950430 | 92 | MemoryRegion vram; |
8294a64d | 93 | MemoryRegion vram_vbe; |
a19cbfb3 | 94 | uint32_t vram_size; |
4a1e244e | 95 | uint32_t vram_size_mb; /* property */ |
4e12cd94 | 96 | uint32_t latch; |
80763888 | 97 | MemoryRegion *chain4_alias; |
4e12cd94 AK |
98 | uint8_t sr_index; |
99 | uint8_t sr[256]; | |
100 | uint8_t gr_index; | |
101 | uint8_t gr[256]; | |
102 | uint8_t ar_index; | |
103 | uint8_t ar[21]; | |
104 | int ar_flip_flop; | |
105 | uint8_t cr_index; | |
106 | uint8_t cr[256]; /* CRT registers */ | |
107 | uint8_t msr; /* Misc Output Register */ | |
108 | uint8_t fcr; /* Feature Control Register */ | |
109 | uint8_t st00; /* status 0 */ | |
110 | uint8_t st01; /* status 1 */ | |
111 | uint8_t dac_state; | |
112 | uint8_t dac_sub_index; | |
113 | uint8_t dac_read_index; | |
114 | uint8_t dac_write_index; | |
115 | uint8_t dac_cache[3]; /* used when writing */ | |
116 | int dac_8bit; | |
117 | uint8_t palette[768]; | |
118 | int32_t bank_offset; | |
4e12cd94 AK |
119 | int (*get_bpp)(struct VGACommonState *s); |
120 | void (*get_offsets)(struct VGACommonState *s, | |
121 | uint32_t *pline_offset, | |
122 | uint32_t *pstart_addr, | |
123 | uint32_t *pline_compare); | |
124 | void (*get_resolution)(struct VGACommonState *s, | |
125 | int *pwidth, | |
126 | int *pheight); | |
a96d8bea GH |
127 | /* bochs vbe state */ |
128 | uint16_t vbe_index; | |
129 | uint16_t vbe_regs[VBE_DISPI_INDEX_NB]; | |
130 | uint32_t vbe_start_addr; | |
131 | uint32_t vbe_line_offset; | |
132 | uint32_t vbe_bank_mask; | |
133 | int vbe_mapped; | |
4e12cd94 | 134 | /* display refresh support */ |
c78f7137 | 135 | QemuConsole *con; |
4e12cd94 AK |
136 | uint32_t font_offsets[2]; |
137 | int graphic_mode; | |
138 | uint8_t shift_control; | |
139 | uint8_t double_scan; | |
140 | uint32_t line_offset; | |
141 | uint32_t line_compare; | |
142 | uint32_t start_addr; | |
143 | uint32_t plane_updated; | |
144 | uint32_t last_line_offset; | |
145 | uint8_t last_cw, last_ch; | |
146 | uint32_t last_width, last_height; /* in chars or pixels */ | |
147 | uint32_t last_scr_width, last_scr_height; /* in pixels */ | |
148 | uint32_t last_depth; /* in bits */ | |
149 | uint8_t cursor_start, cursor_end; | |
9aa0ff0b JK |
150 | bool cursor_visible_phase; |
151 | int64_t cursor_blink_time; | |
4e12cd94 AK |
152 | uint32_t cursor_offset; |
153 | unsigned int (*rgb_to_pixel)(unsigned int r, | |
154 | unsigned int g, unsigned b); | |
380cd056 | 155 | const GraphicHwOps *hw_ops; |
9678aedd GH |
156 | bool full_update_text; |
157 | bool full_update_gfx; | |
4e12cd94 AK |
158 | /* hardware mouse cursor support */ |
159 | uint32_t invalidated_y_table[VGA_MAX_HEIGHT / 32]; | |
160 | void (*cursor_invalidate)(struct VGACommonState *s); | |
161 | void (*cursor_draw_line)(struct VGACommonState *s, uint8_t *d, int y); | |
162 | /* tell for each page if it has been updated since the last time */ | |
163 | uint32_t last_palette[256]; | |
164 | uint32_t last_ch_attr[CH_ATTR_SIZE]; /* XXX: make it dynamic */ | |
165 | /* retrace */ | |
166 | vga_retrace_fn retrace; | |
167 | vga_update_retrace_info_fn update_retrace_info; | |
cb5a7aa8 | 168 | union vga_retrace retrace_info; |
2a3138ab | 169 | uint8_t is_vbe_vmstate; |
4e12cd94 | 170 | } VGACommonState; |
4e3e9d0b | 171 | |
a8aa669b FB |
172 | static inline int c6_to_8(int v) |
173 | { | |
174 | int b; | |
175 | v &= 0x3f; | |
176 | b = v & 1; | |
177 | return (v << 2) | (b << 1) | b; | |
178 | } | |
179 | ||
270327fe | 180 | void vga_common_init(VGACommonState *s, Object *obj); |
712f0cc7 | 181 | void vga_init(VGACommonState *s, Object *obj, MemoryRegion *address_space, |
0a039dc7 | 182 | MemoryRegion *address_space_io, bool init_vga_ports); |
c84b28ee | 183 | MemoryRegion *vga_init_io(VGACommonState *s, Object *obj, |
0a039dc7 RH |
184 | const MemoryRegionPortio **vga_ports, |
185 | const MemoryRegionPortio **vbe_ports); | |
03a3e7ba | 186 | void vga_common_reset(VGACommonState *s); |
2bec46dc | 187 | |
b51d7b2e | 188 | void vga_sync_dirty_bitmap(VGACommonState *s); |
a4a2f59c | 189 | void vga_dirty_log_start(VGACommonState *s); |
b5cc6e32 | 190 | void vga_dirty_log_stop(VGACommonState *s); |
2bec46dc | 191 | |
11b6b345 | 192 | extern const VMStateDescription vmstate_vga_common; |
43bf782b JQ |
193 | uint32_t vga_ioport_read(void *opaque, uint32_t addr); |
194 | void vga_ioport_write(void *opaque, uint32_t addr, uint32_t val); | |
a8170e5e AK |
195 | uint32_t vga_mem_readb(VGACommonState *s, hwaddr addr); |
196 | void vga_mem_writeb(VGACommonState *s, hwaddr addr, uint32_t val); | |
a4a2f59c | 197 | void vga_invalidate_scanlines(VGACommonState *s, int y1, int y2); |
a8aa669b | 198 | |
25a18cbd | 199 | int vga_ioport_invalid(VGACommonState *s, uint32_t addr); |
803ff052 | 200 | |
83118327 | 201 | void vga_init_vbe(VGACommonState *s, Object *obj, MemoryRegion *address_space); |
803ff052 GH |
202 | uint32_t vbe_ioport_read_data(void *opaque, uint32_t addr); |
203 | void vbe_ioport_write_index(void *opaque, uint32_t addr, uint32_t val); | |
204 | void vbe_ioport_write_data(void *opaque, uint32_t addr, uint32_t val); | |
25a18cbd | 205 | |
798b0c25 FB |
206 | extern const uint8_t sr_mask[8]; |
207 | extern const uint8_t gr_mask[16]; | |
fbe1b595 | 208 | |
5245d57a GH |
209 | #define VGABIOS_FILENAME "vgabios.bin" |
210 | #define VGABIOS_CIRRUS_FILENAME "vgabios-cirrus.bin" | |
fbe1b595 | 211 | |
b1950430 | 212 | extern const MemoryRegionOps vga_mem_ops; |
cb9c377f PB |
213 | |
214 | #endif |