]> Git Repo - qemu.git/blame - hw/nvram/fw_cfg.c
Merge remote-tracking branch 'remotes/jasowang/tags/net-pull-request' into staging
[qemu.git] / hw / nvram / fw_cfg.c
CommitLineData
3cce6243
BS
1/*
2 * QEMU Firmware configuration device emulation
3 *
4 * Copyright (c) 2008 Gleb Natapov
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
0430891c 24#include "qemu/osdep.h"
83c9f4ca 25#include "hw/hw.h"
9c17d615 26#include "sysemu/sysemu.h"
a4c0d1de 27#include "sysemu/dma.h"
cfc58cf3 28#include "hw/boards.h"
0d09e41a
PB
29#include "hw/isa/isa.h"
30#include "hw/nvram/fw_cfg.h"
83c9f4ca 31#include "hw/sysbus.h"
f6e35343 32#include "trace.h"
1de7afc9
PB
33#include "qemu/error-report.h"
34#include "qemu/config-file.h"
f348b6d1 35#include "qemu/cutils.h"
e12f3a13 36#include "qapi/error.h"
3cce6243 37
a5b3ebfd
LE
38#define FW_CFG_FILE_SLOTS_DFLT 0x20
39
600c60b7
MT
40#define FW_CFG_NAME "fw_cfg"
41#define FW_CFG_PATH "/machine/" FW_CFG_NAME
5712db6a
LE
42
43#define TYPE_FW_CFG "fw_cfg"
44#define TYPE_FW_CFG_IO "fw_cfg_io"
45#define TYPE_FW_CFG_MEM "fw_cfg_mem"
46
47#define FW_CFG(obj) OBJECT_CHECK(FWCfgState, (obj), TYPE_FW_CFG)
48#define FW_CFG_IO(obj) OBJECT_CHECK(FWCfgIoState, (obj), TYPE_FW_CFG_IO)
49#define FW_CFG_MEM(obj) OBJECT_CHECK(FWCfgMemState, (obj), TYPE_FW_CFG_MEM)
3cce6243 50
a4c0d1de
MM
51/* FW_CFG_VERSION bits */
52#define FW_CFG_VERSION 0x01
53#define FW_CFG_VERSION_DMA 0x02
54
55/* FW_CFG_DMA_CONTROL bits */
56#define FW_CFG_DMA_CTL_ERROR 0x01
57#define FW_CFG_DMA_CTL_READ 0x02
58#define FW_CFG_DMA_CTL_SKIP 0x04
59#define FW_CFG_DMA_CTL_SELECT 0x08
baf2d5bf 60#define FW_CFG_DMA_CTL_WRITE 0x10
a4c0d1de 61
2cc06a88
KC
62#define FW_CFG_DMA_SIGNATURE 0x51454d5520434647ULL /* "QEMU CFG" */
63
b96ae2da 64typedef struct FWCfgEntry {
ff06108b 65 uint32_t len;
baf2d5bf 66 bool allow_write;
3cce6243
BS
67 uint8_t *data;
68 void *callback_opaque;
d87072ce 69 FWCfgReadCallback read_callback;
3cce6243
BS
70} FWCfgEntry;
71
b96ae2da 72struct FWCfgState {
2ce92a11
HT
73 /*< private >*/
74 SysBusDevice parent_obj;
75 /*< public >*/
76
e12f3a13
LE
77 uint16_t file_slots;
78 FWCfgEntry *entries[2];
79 int *entry_order;
abe147e0 80 FWCfgFiles *files;
3cce6243 81 uint16_t cur_entry;
ff06108b 82 uint32_t cur_offset;
962630f2 83 Notifier machine_ready;
a4c0d1de 84
bab47d9a
GH
85 int fw_cfg_order_override;
86
a4c0d1de
MM
87 bool dma_enabled;
88 dma_addr_t dma_addr;
89 AddressSpace *dma_as;
90 MemoryRegion dma_iomem;
c2b5bda4 91};
3cce6243 92
5712db6a
LE
93struct FWCfgIoState {
94 /*< private >*/
95 FWCfgState parent_obj;
96 /*< public >*/
97
98 MemoryRegion comb_iomem;
a4c0d1de 99 uint32_t iobase, dma_iobase;
5712db6a
LE
100};
101
102struct FWCfgMemState {
103 /*< private >*/
104 FWCfgState parent_obj;
105 /*< public >*/
106
107 MemoryRegion ctl_iomem, data_iomem;
cfaadf0e
LE
108 uint32_t data_width;
109 MemoryRegionOps wide_data_ops;
5712db6a
LE
110};
111
3d3b8303
WX
112#define JPG_FILE 0
113#define BMP_FILE 1
114
3d1bba20 115static char *read_splashfile(char *filename, gsize *file_sizep,
d09acb9b 116 int *file_typep)
3d3b8303 117{
9477c87e
PB
118 GError *err = NULL;
119 gboolean res;
120 gchar *content;
9f8863eb
MA
121 int file_type;
122 unsigned int filehead;
3d3b8303
WX
123 int bmp_bpp;
124
d09acb9b 125 res = g_file_get_contents(filename, &content, file_sizep, &err);
9477c87e
PB
126 if (res == FALSE) {
127 error_report("failed to read splash file '%s'", filename);
128 g_error_free(err);
129 return NULL;
3d3b8303 130 }
9477c87e 131
3d3b8303 132 /* check file size */
9477c87e
PB
133 if (*file_sizep < 30) {
134 goto error;
3d3b8303 135 }
9477c87e 136
3d3b8303 137 /* check magic ID */
9477c87e
PB
138 filehead = ((content[0] & 0xff) + (content[1] << 8)) & 0xffff;
139 if (filehead == 0xd8ff) {
3d3b8303 140 file_type = JPG_FILE;
9477c87e
PB
141 } else if (filehead == 0x4d42) {
142 file_type = BMP_FILE;
3d3b8303 143 } else {
9477c87e 144 goto error;
3d3b8303 145 }
9477c87e 146
3d3b8303
WX
147 /* check BMP bpp */
148 if (file_type == BMP_FILE) {
9477c87e 149 bmp_bpp = (content[28] + (content[29] << 8)) & 0xffff;
3d3b8303 150 if (bmp_bpp != 24) {
9477c87e 151 goto error;
3d3b8303
WX
152 }
153 }
9477c87e 154
3d3b8303 155 /* return values */
3d3b8303 156 *file_typep = file_type;
9477c87e
PB
157
158 return content;
159
160error:
161 error_report("splash file '%s' format not recognized; must be JPEG "
162 "or 24 bit BMP", filename);
163 g_free(content);
164 return NULL;
3d3b8303
WX
165}
166
167static void fw_cfg_bootsplash(FWCfgState *s)
168{
169 int boot_splash_time = -1;
170 const char *boot_splash_filename = NULL;
171 char *p;
9477c87e 172 char *filename, *file_data;
3d1bba20 173 gsize file_size;
9f8863eb 174 int file_type;
3d3b8303
WX
175 const char *temp;
176
177 /* get user configuration */
178 QemuOptsList *plist = qemu_find_opts("boot-opts");
179 QemuOpts *opts = QTAILQ_FIRST(&plist->head);
180 if (opts != NULL) {
181 temp = qemu_opt_get(opts, "splash");
182 if (temp != NULL) {
183 boot_splash_filename = temp;
184 }
185 temp = qemu_opt_get(opts, "splash-time");
186 if (temp != NULL) {
187 p = (char *)temp;
ec8193a0 188 boot_splash_time = strtol(p, &p, 10);
3d3b8303
WX
189 }
190 }
191
192 /* insert splash time if user configurated */
193 if (boot_splash_time >= 0) {
194 /* validate the input */
195 if (boot_splash_time > 0xffff) {
196 error_report("splash time is big than 65535, force it to 65535.");
197 boot_splash_time = 0xffff;
198 }
199 /* use little endian format */
200 qemu_extra_params_fw[0] = (uint8_t)(boot_splash_time & 0xff);
201 qemu_extra_params_fw[1] = (uint8_t)((boot_splash_time >> 8) & 0xff);
202 fw_cfg_add_file(s, "etc/boot-menu-wait", qemu_extra_params_fw, 2);
203 }
204
205 /* insert splash file if user configurated */
206 if (boot_splash_filename != NULL) {
207 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, boot_splash_filename);
208 if (filename == NULL) {
209 error_report("failed to find file '%s'.", boot_splash_filename);
210 return;
211 }
9477c87e
PB
212
213 /* loading file data */
214 file_data = read_splashfile(filename, &file_size, &file_type);
215 if (file_data == NULL) {
7267c094 216 g_free(filename);
3d3b8303
WX
217 return;
218 }
ef1e1e07 219 g_free(boot_splash_filedata);
9477c87e 220 boot_splash_filedata = (uint8_t *)file_data;
3d3b8303 221 boot_splash_filedata_size = file_size;
9477c87e 222
3d3b8303
WX
223 /* insert data */
224 if (file_type == JPG_FILE) {
225 fw_cfg_add_file(s, "bootsplash.jpg",
226 boot_splash_filedata, boot_splash_filedata_size);
227 } else {
228 fw_cfg_add_file(s, "bootsplash.bmp",
229 boot_splash_filedata, boot_splash_filedata_size);
230 }
7267c094 231 g_free(filename);
3d3b8303
WX
232 }
233}
234
ac05f349
AK
235static void fw_cfg_reboot(FWCfgState *s)
236{
237 int reboot_timeout = -1;
238 char *p;
239 const char *temp;
240
241 /* get user configuration */
242 QemuOptsList *plist = qemu_find_opts("boot-opts");
243 QemuOpts *opts = QTAILQ_FIRST(&plist->head);
244 if (opts != NULL) {
245 temp = qemu_opt_get(opts, "reboot-timeout");
246 if (temp != NULL) {
247 p = (char *)temp;
ec8193a0 248 reboot_timeout = strtol(p, &p, 10);
ac05f349
AK
249 }
250 }
251 /* validate the input */
252 if (reboot_timeout > 0xffff) {
253 error_report("reboot timeout is larger than 65535, force it to 65535.");
254 reboot_timeout = 0xffff;
255 }
256 fw_cfg_add_file(s, "etc/boot-fail-wait", g_memdup(&reboot_timeout, 4), 4);
257}
258
3cce6243
BS
259static void fw_cfg_write(FWCfgState *s, uint8_t value)
260{
023e3148 261 /* nothing, write support removed in QEMU v2.4+ */
3cce6243
BS
262}
263
e12f3a13
LE
264static inline uint16_t fw_cfg_file_slots(const FWCfgState *s)
265{
266 return s->file_slots;
267}
268
269/* Note: this function returns an exclusive limit. */
270static inline uint32_t fw_cfg_max_entry(const FWCfgState *s)
271{
272 return FW_CFG_FILE_FIRST + fw_cfg_file_slots(s);
273}
274
3cce6243
BS
275static int fw_cfg_select(FWCfgState *s, uint16_t key)
276{
3bef7e8a
GS
277 int arch, ret;
278 FWCfgEntry *e;
3cce6243
BS
279
280 s->cur_offset = 0;
e12f3a13 281 if ((key & FW_CFG_ENTRY_MASK) >= fw_cfg_max_entry(s)) {
3cce6243
BS
282 s->cur_entry = FW_CFG_INVALID;
283 ret = 0;
284 } else {
285 s->cur_entry = key;
286 ret = 1;
3bef7e8a
GS
287 /* entry successfully selected, now run callback if present */
288 arch = !!(key & FW_CFG_ARCH_LOCAL);
289 e = &s->entries[arch][key & FW_CFG_ENTRY_MASK];
290 if (e->read_callback) {
3f8752b4 291 e->read_callback(e->callback_opaque);
3bef7e8a 292 }
3cce6243
BS
293 }
294
f6e35343 295 trace_fw_cfg_select(s, key, ret);
3cce6243
BS
296 return ret;
297}
298
38bf2093
GS
299static uint64_t fw_cfg_data_read(void *opaque, hwaddr addr, unsigned size)
300{
301 FWCfgState *s = opaque;
302 int arch = !!(s->cur_entry & FW_CFG_ARCH_LOCAL);
303 FWCfgEntry *e = (s->cur_entry == FW_CFG_INVALID) ? NULL :
304 &s->entries[arch][s->cur_entry & FW_CFG_ENTRY_MASK];
305 uint64_t value = 0;
306
307 assert(size > 0 && size <= sizeof(value));
308 if (s->cur_entry != FW_CFG_INVALID && e->data && s->cur_offset < e->len) {
309 /* The least significant 'size' bytes of the return value are
310 * expected to contain a string preserving portion of the item
311 * data, padded with zeros on the right in case we run out early.
312 * In technical terms, we're composing the host-endian representation
313 * of the big endian interpretation of the fw_cfg string.
314 */
315 do {
316 value = (value << 8) | e->data[s->cur_offset++];
317 } while (--size && s->cur_offset < e->len);
318 /* If size is still not zero, we *did* run out early, so continue
319 * left-shifting, to add the appropriate number of padding zeros
320 * on the right.
321 */
322 value <<= 8 * size;
323 }
324
325 trace_fw_cfg_read(s, value);
326 return value;
327}
328
a8170e5e 329static void fw_cfg_data_mem_write(void *opaque, hwaddr addr,
561e1827 330 uint64_t value, unsigned size)
3cce6243 331{
cfaadf0e 332 FWCfgState *s = opaque;
36b62ae6 333 unsigned i = size;
cfaadf0e 334
36b62ae6
LE
335 do {
336 fw_cfg_write(s, value >> (8 * --i));
337 } while (i);
cfaadf0e
LE
338}
339
a4c0d1de
MM
340static void fw_cfg_dma_transfer(FWCfgState *s)
341{
342 dma_addr_t len;
343 FWCfgDmaAccess dma;
344 int arch;
345 FWCfgEntry *e;
baf2d5bf 346 int read = 0, write = 0;
a4c0d1de
MM
347 dma_addr_t dma_addr;
348
349 /* Reset the address before the next access */
350 dma_addr = s->dma_addr;
351 s->dma_addr = 0;
352
353 if (dma_memory_read(s->dma_as, dma_addr, &dma, sizeof(dma))) {
354 stl_be_dma(s->dma_as, dma_addr + offsetof(FWCfgDmaAccess, control),
355 FW_CFG_DMA_CTL_ERROR);
356 return;
357 }
358
359 dma.address = be64_to_cpu(dma.address);
360 dma.length = be32_to_cpu(dma.length);
361 dma.control = be32_to_cpu(dma.control);
362
363 if (dma.control & FW_CFG_DMA_CTL_SELECT) {
364 fw_cfg_select(s, dma.control >> 16);
365 }
366
367 arch = !!(s->cur_entry & FW_CFG_ARCH_LOCAL);
66f8fd9d
GS
368 e = (s->cur_entry == FW_CFG_INVALID) ? NULL :
369 &s->entries[arch][s->cur_entry & FW_CFG_ENTRY_MASK];
a4c0d1de
MM
370
371 if (dma.control & FW_CFG_DMA_CTL_READ) {
372 read = 1;
baf2d5bf
MT
373 write = 0;
374 } else if (dma.control & FW_CFG_DMA_CTL_WRITE) {
375 read = 0;
376 write = 1;
a4c0d1de
MM
377 } else if (dma.control & FW_CFG_DMA_CTL_SKIP) {
378 read = 0;
baf2d5bf 379 write = 0;
a4c0d1de
MM
380 } else {
381 dma.length = 0;
382 }
383
384 dma.control = 0;
385
386 while (dma.length > 0 && !(dma.control & FW_CFG_DMA_CTL_ERROR)) {
387 if (s->cur_entry == FW_CFG_INVALID || !e->data ||
388 s->cur_offset >= e->len) {
389 len = dma.length;
390
391 /* If the access is not a read access, it will be a skip access,
392 * tested before.
393 */
394 if (read) {
395 if (dma_memory_set(s->dma_as, dma.address, 0, len)) {
396 dma.control |= FW_CFG_DMA_CTL_ERROR;
397 }
398 }
baf2d5bf
MT
399 if (write) {
400 dma.control |= FW_CFG_DMA_CTL_ERROR;
401 }
a4c0d1de
MM
402 } else {
403 if (dma.length <= (e->len - s->cur_offset)) {
404 len = dma.length;
405 } else {
406 len = (e->len - s->cur_offset);
407 }
408
a4c0d1de
MM
409 /* If the access is not a read access, it will be a skip access,
410 * tested before.
411 */
412 if (read) {
413 if (dma_memory_write(s->dma_as, dma.address,
414 &e->data[s->cur_offset], len)) {
415 dma.control |= FW_CFG_DMA_CTL_ERROR;
416 }
417 }
baf2d5bf
MT
418 if (write) {
419 if (!e->allow_write ||
420 len != dma.length ||
421 dma_memory_read(s->dma_as, dma.address,
422 &e->data[s->cur_offset], len)) {
423 dma.control |= FW_CFG_DMA_CTL_ERROR;
424 }
425 }
a4c0d1de
MM
426
427 s->cur_offset += len;
428 }
429
430 dma.address += len;
431 dma.length -= len;
432
433 }
434
435 stl_be_dma(s->dma_as, dma_addr + offsetof(FWCfgDmaAccess, control),
436 dma.control);
437
438 trace_fw_cfg_read(s, 0);
439}
440
2cc06a88
KC
441static uint64_t fw_cfg_dma_mem_read(void *opaque, hwaddr addr,
442 unsigned size)
443{
444 /* Return a signature value (and handle various read sizes) */
445 return extract64(FW_CFG_DMA_SIGNATURE, (8 - addr - size) * 8, size * 8);
446}
447
a4c0d1de
MM
448static void fw_cfg_dma_mem_write(void *opaque, hwaddr addr,
449 uint64_t value, unsigned size)
450{
451 FWCfgState *s = opaque;
452
453 if (size == 4) {
454 if (addr == 0) {
455 /* FWCfgDmaAccess high address */
456 s->dma_addr = value << 32;
457 } else if (addr == 4) {
458 /* FWCfgDmaAccess low address */
459 s->dma_addr |= value;
460 fw_cfg_dma_transfer(s);
461 }
462 } else if (size == 8 && addr == 0) {
463 s->dma_addr = value;
464 fw_cfg_dma_transfer(s);
465 }
466}
467
468static bool fw_cfg_dma_mem_valid(void *opaque, hwaddr addr,
469 unsigned size, bool is_write)
470{
2cc06a88
KC
471 return !is_write || ((size == 4 && (addr == 0 || addr == 4)) ||
472 (size == 8 && addr == 0));
a4c0d1de
MM
473}
474
cfaadf0e
LE
475static bool fw_cfg_data_mem_valid(void *opaque, hwaddr addr,
476 unsigned size, bool is_write)
477{
478 return addr == 0;
3cce6243
BS
479}
480
a8170e5e 481static void fw_cfg_ctl_mem_write(void *opaque, hwaddr addr,
561e1827 482 uint64_t value, unsigned size)
3cce6243
BS
483{
484 fw_cfg_select(opaque, (uint16_t)value);
485}
486
a8170e5e 487static bool fw_cfg_ctl_mem_valid(void *opaque, hwaddr addr,
561e1827 488 unsigned size, bool is_write)
3cce6243 489{
561e1827 490 return is_write && size == 2;
3cce6243
BS
491}
492
a8170e5e 493static void fw_cfg_comb_write(void *opaque, hwaddr addr,
561e1827 494 uint64_t value, unsigned size)
3cce6243 495{
561e1827
AK
496 switch (size) {
497 case 1:
498 fw_cfg_write(opaque, (uint8_t)value);
499 break;
500 case 2:
501 fw_cfg_select(opaque, (uint16_t)value);
502 break;
503 }
3cce6243
BS
504}
505
a8170e5e 506static bool fw_cfg_comb_valid(void *opaque, hwaddr addr,
561e1827
AK
507 unsigned size, bool is_write)
508{
509 return (size == 1) || (is_write && size == 2);
510}
3cce6243 511
561e1827
AK
512static const MemoryRegionOps fw_cfg_ctl_mem_ops = {
513 .write = fw_cfg_ctl_mem_write,
d789c845 514 .endianness = DEVICE_BIG_ENDIAN,
561e1827 515 .valid.accepts = fw_cfg_ctl_mem_valid,
3cce6243
BS
516};
517
561e1827 518static const MemoryRegionOps fw_cfg_data_mem_ops = {
38bf2093 519 .read = fw_cfg_data_read,
561e1827 520 .write = fw_cfg_data_mem_write,
d789c845 521 .endianness = DEVICE_BIG_ENDIAN,
561e1827
AK
522 .valid = {
523 .min_access_size = 1,
524 .max_access_size = 1,
cfaadf0e 525 .accepts = fw_cfg_data_mem_valid,
561e1827 526 },
3cce6243
BS
527};
528
561e1827 529static const MemoryRegionOps fw_cfg_comb_mem_ops = {
6c8d56a2 530 .read = fw_cfg_data_read,
561e1827 531 .write = fw_cfg_comb_write,
6fdf98f2 532 .endianness = DEVICE_LITTLE_ENDIAN,
561e1827 533 .valid.accepts = fw_cfg_comb_valid,
3cce6243
BS
534};
535
a4c0d1de 536static const MemoryRegionOps fw_cfg_dma_mem_ops = {
2cc06a88 537 .read = fw_cfg_dma_mem_read,
a4c0d1de
MM
538 .write = fw_cfg_dma_mem_write,
539 .endianness = DEVICE_BIG_ENDIAN,
540 .valid.accepts = fw_cfg_dma_mem_valid,
541 .valid.max_access_size = 8,
542 .impl.max_access_size = 8,
543};
544
3a5c16fc 545static void fw_cfg_reset(DeviceState *d)
3cce6243 546{
2ce92a11 547 FWCfgState *s = FW_CFG(d);
3cce6243 548
3bef7e8a
GS
549 /* we never register a read callback for FW_CFG_SIGNATURE */
550 fw_cfg_select(s, FW_CFG_SIGNATURE);
3cce6243
BS
551}
552
ff06108b
JQ
553/* Save restore 32 bit int as uint16_t
554 This is a Big hack, but it is how the old state did it.
555 Or we broke compatibility in the state, or we can't use struct tm
556 */
557
558static int get_uint32_as_uint16(QEMUFile *f, void *pv, size_t size)
559{
560 uint32_t *v = pv;
561 *v = qemu_get_be16(f);
562 return 0;
563}
564
565static void put_unused(QEMUFile *f, void *pv, size_t size)
566{
66c80e75 567 fprintf(stderr, "uint32_as_uint16 is only used for backward compatibility.\n");
ff06108b
JQ
568 fprintf(stderr, "This functions shouldn't be called.\n");
569}
570
d05ac8fa 571static const VMStateInfo vmstate_hack_uint32_as_uint16 = {
ff06108b
JQ
572 .name = "int32_as_uint16",
573 .get = get_uint32_as_uint16,
574 .put = put_unused,
575};
576
577#define VMSTATE_UINT16_HACK(_f, _s, _t) \
578 VMSTATE_SINGLE_TEST(_f, _s, _t, 0, vmstate_hack_uint32_as_uint16, uint32_t)
579
580
581static bool is_version_1(void *opaque, int version_id)
582{
583 return version_id == 1;
584}
585
b2a575a1 586bool fw_cfg_dma_enabled(void *opaque)
a4c0d1de
MM
587{
588 FWCfgState *s = opaque;
589
590 return s->dma_enabled;
591}
592
593static const VMStateDescription vmstate_fw_cfg_dma = {
594 .name = "fw_cfg/dma",
595 .needed = fw_cfg_dma_enabled,
596 .fields = (VMStateField[]) {
597 VMSTATE_UINT64(dma_addr, FWCfgState),
598 VMSTATE_END_OF_LIST()
599 },
600};
601
7d2edd40
JQ
602static const VMStateDescription vmstate_fw_cfg = {
603 .name = "fw_cfg",
ff06108b 604 .version_id = 2,
7d2edd40 605 .minimum_version_id = 1,
d49805ae 606 .fields = (VMStateField[]) {
7d2edd40 607 VMSTATE_UINT16(cur_entry, FWCfgState),
ff06108b
JQ
608 VMSTATE_UINT16_HACK(cur_offset, FWCfgState, is_version_1),
609 VMSTATE_UINT32_V(cur_offset, FWCfgState, 2),
7d2edd40 610 VMSTATE_END_OF_LIST()
a4c0d1de
MM
611 },
612 .subsections = (const VMStateDescription*[]) {
613 &vmstate_fw_cfg_dma,
614 NULL,
7d2edd40
JQ
615 }
616};
3cce6243 617
d87072ce
MT
618static void fw_cfg_add_bytes_read_callback(FWCfgState *s, uint16_t key,
619 FWCfgReadCallback callback,
620 void *callback_opaque,
baf2d5bf
MT
621 void *data, size_t len,
622 bool read_only)
3cce6243 623{
3cce6243
BS
624 int arch = !!(key & FW_CFG_ARCH_LOCAL);
625
626 key &= FW_CFG_ENTRY_MASK;
627
e12f3a13 628 assert(key < fw_cfg_max_entry(s) && len < UINT32_MAX);
0f9b2141 629 assert(s->entries[arch][key].data == NULL); /* avoid key conflict */
3cce6243
BS
630
631 s->entries[arch][key].data = data;
089da572 632 s->entries[arch][key].len = (uint32_t)len;
d87072ce
MT
633 s->entries[arch][key].read_callback = callback;
634 s->entries[arch][key].callback_opaque = callback_opaque;
baf2d5bf 635 s->entries[arch][key].allow_write = !read_only;
d87072ce
MT
636}
637
bdbb5b17
GA
638static void *fw_cfg_modify_bytes_read(FWCfgState *s, uint16_t key,
639 void *data, size_t len)
640{
641 void *ptr;
642 int arch = !!(key & FW_CFG_ARCH_LOCAL);
643
644 key &= FW_CFG_ENTRY_MASK;
645
e12f3a13 646 assert(key < fw_cfg_max_entry(s) && len < UINT32_MAX);
bdbb5b17
GA
647
648 /* return the old data to the function caller, avoid memory leak */
649 ptr = s->entries[arch][key].data;
650 s->entries[arch][key].data = data;
651 s->entries[arch][key].len = len;
652 s->entries[arch][key].callback_opaque = NULL;
baf2d5bf 653 s->entries[arch][key].allow_write = false;
bdbb5b17
GA
654
655 return ptr;
656}
657
d87072ce
MT
658void fw_cfg_add_bytes(FWCfgState *s, uint16_t key, void *data, size_t len)
659{
baf2d5bf 660 fw_cfg_add_bytes_read_callback(s, key, NULL, NULL, data, len, true);
3cce6243
BS
661}
662
44687f75
MA
663void fw_cfg_add_string(FWCfgState *s, uint16_t key, const char *value)
664{
665 size_t sz = strlen(value) + 1;
666
e7ae771f 667 fw_cfg_add_bytes(s, key, g_memdup(value, sz), sz);
44687f75
MA
668}
669
4cad3867 670void fw_cfg_add_i16(FWCfgState *s, uint16_t key, uint16_t value)
3cce6243
BS
671{
672 uint16_t *copy;
673
7267c094 674 copy = g_malloc(sizeof(value));
3cce6243 675 *copy = cpu_to_le16(value);
089da572 676 fw_cfg_add_bytes(s, key, copy, sizeof(value));
3cce6243
BS
677}
678
1edd34b6
GS
679void fw_cfg_modify_i16(FWCfgState *s, uint16_t key, uint16_t value)
680{
681 uint16_t *copy, *old;
682
683 copy = g_malloc(sizeof(value));
684 *copy = cpu_to_le16(value);
685 old = fw_cfg_modify_bytes_read(s, key, copy, sizeof(value));
686 g_free(old);
687}
688
4cad3867 689void fw_cfg_add_i32(FWCfgState *s, uint16_t key, uint32_t value)
3cce6243
BS
690{
691 uint32_t *copy;
692
7267c094 693 copy = g_malloc(sizeof(value));
3cce6243 694 *copy = cpu_to_le32(value);
089da572 695 fw_cfg_add_bytes(s, key, copy, sizeof(value));
3cce6243
BS
696}
697
4cad3867 698void fw_cfg_add_i64(FWCfgState *s, uint16_t key, uint64_t value)
3cce6243
BS
699{
700 uint64_t *copy;
701
7267c094 702 copy = g_malloc(sizeof(value));
3cce6243 703 *copy = cpu_to_le64(value);
089da572 704 fw_cfg_add_bytes(s, key, copy, sizeof(value));
3cce6243
BS
705}
706
bab47d9a
GH
707void fw_cfg_set_order_override(FWCfgState *s, int order)
708{
709 assert(s->fw_cfg_order_override == 0);
710 s->fw_cfg_order_override = order;
711}
712
713void fw_cfg_reset_order_override(FWCfgState *s)
714{
715 assert(s->fw_cfg_order_override != 0);
716 s->fw_cfg_order_override = 0;
717}
718
719/*
720 * This is the legacy order list. For legacy systems, files are in
721 * the fw_cfg in the order defined below, by the "order" value. Note
722 * that some entries (VGA ROMs, NIC option ROMS, etc.) go into a
723 * specific area, but there may be more than one and they occur in the
724 * order that the user specifies them on the command line. Those are
725 * handled in a special manner, using the order override above.
726 *
727 * For non-legacy, the files are sorted by filename to avoid this kind
728 * of complexity in the future.
729 *
730 * This is only for x86, other arches don't implement versioning so
731 * they won't set legacy mode.
732 */
733static struct {
734 const char *name;
735 int order;
736} fw_cfg_order[] = {
737 { "etc/boot-menu-wait", 10 },
738 { "bootsplash.jpg", 11 },
739 { "bootsplash.bmp", 12 },
740 { "etc/boot-fail-wait", 15 },
741 { "etc/smbios/smbios-tables", 20 },
742 { "etc/smbios/smbios-anchor", 30 },
743 { "etc/e820", 40 },
744 { "etc/reserved-memory-end", 50 },
745 { "genroms/kvmvapic.bin", 55 },
746 { "genroms/linuxboot.bin", 60 },
747 { }, /* VGA ROMs from pc_vga_init come here, 70. */
748 { }, /* NIC option ROMs from pc_nic_init come here, 80. */
749 { "etc/system-states", 90 },
750 { }, /* User ROMs come here, 100. */
751 { }, /* Device FW comes here, 110. */
752 { "etc/extra-pci-roots", 120 },
753 { "etc/acpi/tables", 130 },
754 { "etc/table-loader", 140 },
755 { "etc/tpm/log", 150 },
756 { "etc/acpi/rsdp", 160 },
757 { "bootorder", 170 },
758
759#define FW_CFG_ORDER_OVERRIDE_LAST 200
760};
761
762static int get_fw_cfg_order(FWCfgState *s, const char *name)
763{
764 int i;
765
a8d38f3b
C
766 if (s->fw_cfg_order_override > 0) {
767 return s->fw_cfg_order_override;
768 }
bab47d9a
GH
769
770 for (i = 0; i < ARRAY_SIZE(fw_cfg_order); i++) {
a8d38f3b
C
771 if (fw_cfg_order[i].name == NULL) {
772 continue;
773 }
774
775 if (strcmp(name, fw_cfg_order[i].name) == 0) {
776 return fw_cfg_order[i].order;
777 }
bab47d9a 778 }
a8d38f3b 779
bab47d9a 780 /* Stick unknown stuff at the end. */
df3c286c 781 error_report("warning: Unknown firmware file in legacy mode: %s", name);
bab47d9a
GH
782 return FW_CFG_ORDER_OVERRIDE_LAST;
783}
784
d87072ce
MT
785void fw_cfg_add_file_callback(FWCfgState *s, const char *filename,
786 FWCfgReadCallback callback, void *callback_opaque,
baf2d5bf 787 void *data, size_t len, bool read_only)
abe147e0 788{
bab47d9a 789 int i, index, count;
089da572 790 size_t dsize;
bab47d9a
GH
791 MachineClass *mc = MACHINE_GET_CLASS(qdev_get_machine());
792 int order = 0;
abe147e0
GH
793
794 if (!s->files) {
e12f3a13 795 dsize = sizeof(uint32_t) + sizeof(FWCfgFile) * fw_cfg_file_slots(s);
7267c094 796 s->files = g_malloc0(dsize);
089da572 797 fw_cfg_add_bytes(s, FW_CFG_FILE_DIR, s->files, dsize);
abe147e0
GH
798 }
799
bab47d9a 800 count = be32_to_cpu(s->files->count);
e12f3a13 801 assert(count < fw_cfg_file_slots(s));
bab47d9a
GH
802
803 /* Find the insertion point. */
804 if (mc->legacy_fw_cfg_order) {
805 /*
806 * Sort by order. For files with the same order, we keep them
807 * in the sequence in which they were added.
808 */
809 order = get_fw_cfg_order(s, filename);
810 for (index = count;
811 index > 0 && order < s->entry_order[index - 1];
812 index--);
813 } else {
814 /* Sort by file name. */
815 for (index = count;
816 index > 0 && strcmp(filename, s->files->f[index - 1].name) < 0;
817 index--);
818 }
819
820 /*
821 * Move all the entries from the index point and after down one
822 * to create a slot for the new entry. Because calculations are
823 * being done with the index, make it so that "i" is the current
824 * index and "i - 1" is the one being copied from, thus the
825 * unusual start and end in the for statement.
826 */
827 for (i = count + 1; i > index; i--) {
828 s->files->f[i] = s->files->f[i - 1];
829 s->files->f[i].select = cpu_to_be16(FW_CFG_FILE_FIRST + i);
830 s->entries[0][FW_CFG_FILE_FIRST + i] =
831 s->entries[0][FW_CFG_FILE_FIRST + i - 1];
832 s->entry_order[i] = s->entry_order[i - 1];
833 }
834
835 memset(&s->files->f[index], 0, sizeof(FWCfgFile));
836 memset(&s->entries[0][FW_CFG_FILE_FIRST + index], 0, sizeof(FWCfgEntry));
abe147e0 837
bab47d9a
GH
838 pstrcpy(s->files->f[index].name, sizeof(s->files->f[index].name), filename);
839 for (i = 0; i <= count; i++) {
840 if (i != index &&
841 strcmp(s->files->f[index].name, s->files->f[i].name) == 0) {
0eb973f9
GS
842 error_report("duplicate fw_cfg file name: %s",
843 s->files->f[index].name);
844 exit(1);
de9352bc 845 }
abe147e0 846 }
de9352bc 847
0eb973f9 848 fw_cfg_add_bytes_read_callback(s, FW_CFG_FILE_FIRST + index,
baf2d5bf
MT
849 callback, callback_opaque, data, len,
850 read_only);
0eb973f9 851
abe147e0
GH
852 s->files->f[index].size = cpu_to_be32(len);
853 s->files->f[index].select = cpu_to_be16(FW_CFG_FILE_FIRST + index);
bab47d9a 854 s->entry_order[index] = order;
f6e35343 855 trace_fw_cfg_add_file(s, index, s->files->f[index].name, len);
abe147e0 856
bab47d9a 857 s->files->count = cpu_to_be32(count+1);
abe147e0
GH
858}
859
d87072ce
MT
860void fw_cfg_add_file(FWCfgState *s, const char *filename,
861 void *data, size_t len)
862{
baf2d5bf 863 fw_cfg_add_file_callback(s, filename, NULL, NULL, data, len, true);
d87072ce
MT
864}
865
bdbb5b17
GA
866void *fw_cfg_modify_file(FWCfgState *s, const char *filename,
867 void *data, size_t len)
868{
869 int i, index;
f3b37668 870 void *ptr = NULL;
bdbb5b17
GA
871
872 assert(s->files);
873
874 index = be32_to_cpu(s->files->count);
e12f3a13 875 assert(index < fw_cfg_file_slots(s));
bdbb5b17
GA
876
877 for (i = 0; i < index; i++) {
878 if (strcmp(filename, s->files->f[i].name) == 0) {
f3b37668
GA
879 ptr = fw_cfg_modify_bytes_read(s, FW_CFG_FILE_FIRST + i,
880 data, len);
881 s->files->f[i].size = cpu_to_be32(len);
882 return ptr;
bdbb5b17
GA
883 }
884 }
885 /* add new one */
baf2d5bf 886 fw_cfg_add_file_callback(s, filename, NULL, NULL, data, len, true);
bdbb5b17
GA
887 return NULL;
888}
889
890static void fw_cfg_machine_reset(void *opaque)
962630f2 891{
bdbb5b17 892 void *ptr;
0e7a7592 893 size_t len;
bdbb5b17 894 FWCfgState *s = opaque;
30e32af7 895 char *bootindex = get_boot_devices_list(&len, false);
962630f2 896
bdbb5b17
GA
897 ptr = fw_cfg_modify_file(s, "bootorder", (uint8_t *)bootindex, len);
898 g_free(ptr);
899}
900
901static void fw_cfg_machine_ready(struct Notifier *n, void *data)
902{
903 FWCfgState *s = container_of(n, FWCfgState, machine_ready);
904 qemu_register_reset(fw_cfg_machine_reset, s);
962630f2
GN
905}
906
3cce6243 907
3a5c16fc 908
5712db6a
LE
909static void fw_cfg_init1(DeviceState *dev)
910{
911 FWCfgState *s = FW_CFG(dev);
cfc58cf3 912 MachineState *machine = MACHINE(qdev_get_machine());
3cce6243 913
cac12210
MT
914 assert(!object_resolve_path(FW_CFG_PATH, NULL));
915
cfc58cf3 916 object_property_add_child(OBJECT(machine), FW_CFG_NAME, OBJECT(s), NULL);
10a584b2
HT
917
918 qdev_init_nofail(dev);
919
089da572 920 fw_cfg_add_bytes(s, FW_CFG_SIGNATURE, (char *)"QEMU", 4);
9c5ce8db 921 fw_cfg_add_bytes(s, FW_CFG_UUID, &qemu_uuid, 16);
cfc58cf3 922 fw_cfg_add_i16(s, FW_CFG_NOGRAPHIC, (uint16_t)!machine->enable_graphics);
95387491 923 fw_cfg_add_i16(s, FW_CFG_BOOT_MENU, (uint16_t)boot_menu);
3d3b8303 924 fw_cfg_bootsplash(s);
ac05f349 925 fw_cfg_reboot(s);
962630f2
GN
926
927 s->machine_ready.notify = fw_cfg_machine_ready;
928 qemu_add_machine_init_done_notifier(&s->machine_ready);
3cce6243 929}
3a5c16fc 930
a4c0d1de
MM
931FWCfgState *fw_cfg_init_io_dma(uint32_t iobase, uint32_t dma_iobase,
932 AddressSpace *dma_as)
3a5c16fc 933{
5712db6a 934 DeviceState *dev;
a4c0d1de
MM
935 FWCfgState *s;
936 uint32_t version = FW_CFG_VERSION;
e6915b5f 937 bool dma_requested = dma_iobase && dma_as;
3a5c16fc 938
5712db6a
LE
939 dev = qdev_create(NULL, TYPE_FW_CFG_IO);
940 qdev_prop_set_uint32(dev, "iobase", iobase);
a4c0d1de 941 qdev_prop_set_uint32(dev, "dma_iobase", dma_iobase);
e6915b5f
LE
942 if (!dma_requested) {
943 qdev_prop_set_bit(dev, "dma_enabled", false);
944 }
a4c0d1de 945
5712db6a 946 fw_cfg_init1(dev);
a4c0d1de
MM
947 s = FW_CFG(dev);
948
e6915b5f 949 if (s->dma_enabled) {
a4c0d1de
MM
950 /* 64 bits for the address field */
951 s->dma_as = dma_as;
952 s->dma_addr = 0;
953
954 version |= FW_CFG_VERSION_DMA;
955 }
956
957 fw_cfg_add_i32(s, FW_CFG_ID, version);
5712db6a 958
a4c0d1de
MM
959 return s;
960}
961
962FWCfgState *fw_cfg_init_io(uint32_t iobase)
963{
964 return fw_cfg_init_io_dma(iobase, 0, NULL);
56383955
HT
965}
966
a4c0d1de
MM
967FWCfgState *fw_cfg_init_mem_wide(hwaddr ctl_addr,
968 hwaddr data_addr, uint32_t data_width,
969 hwaddr dma_addr, AddressSpace *dma_as)
56383955 970{
5712db6a
LE
971 DeviceState *dev;
972 SysBusDevice *sbd;
a4c0d1de
MM
973 FWCfgState *s;
974 uint32_t version = FW_CFG_VERSION;
e6915b5f 975 bool dma_requested = dma_addr && dma_as;
56383955 976
5712db6a 977 dev = qdev_create(NULL, TYPE_FW_CFG_MEM);
6c87e3d5 978 qdev_prop_set_uint32(dev, "data_width", data_width);
e6915b5f
LE
979 if (!dma_requested) {
980 qdev_prop_set_bit(dev, "dma_enabled", false);
981 }
cfaadf0e 982
5712db6a
LE
983 fw_cfg_init1(dev);
984
985 sbd = SYS_BUS_DEVICE(dev);
986 sysbus_mmio_map(sbd, 0, ctl_addr);
987 sysbus_mmio_map(sbd, 1, data_addr);
988
a4c0d1de
MM
989 s = FW_CFG(dev);
990
e6915b5f 991 if (s->dma_enabled) {
a4c0d1de
MM
992 s->dma_as = dma_as;
993 s->dma_addr = 0;
994 sysbus_mmio_map(sbd, 2, dma_addr);
995 version |= FW_CFG_VERSION_DMA;
996 }
997
998 fw_cfg_add_i32(s, FW_CFG_ID, version);
999
1000 return s;
5712db6a
LE
1001}
1002
6c87e3d5
LE
1003FWCfgState *fw_cfg_init_mem(hwaddr ctl_addr, hwaddr data_addr)
1004{
1005 return fw_cfg_init_mem_wide(ctl_addr, data_addr,
a4c0d1de
MM
1006 fw_cfg_data_mem_ops.valid.max_access_size,
1007 0, NULL);
6c87e3d5
LE
1008}
1009
5712db6a 1010
600c60b7
MT
1011FWCfgState *fw_cfg_find(void)
1012{
2ce92a11 1013 return FW_CFG(object_resolve_path(FW_CFG_PATH, NULL));
600c60b7
MT
1014}
1015
999e12bb
AL
1016static void fw_cfg_class_init(ObjectClass *klass, void *data)
1017{
39bffca2 1018 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb 1019
39bffca2
AL
1020 dc->reset = fw_cfg_reset;
1021 dc->vmsd = &vmstate_fw_cfg;
999e12bb
AL
1022}
1023
8c43a6f0 1024static const TypeInfo fw_cfg_info = {
600c60b7 1025 .name = TYPE_FW_CFG,
39bffca2 1026 .parent = TYPE_SYS_BUS_DEVICE,
e061fa3c 1027 .abstract = true,
39bffca2
AL
1028 .instance_size = sizeof(FWCfgState),
1029 .class_init = fw_cfg_class_init,
3a5c16fc
BS
1030};
1031
e12f3a13
LE
1032static void fw_cfg_file_slots_allocate(FWCfgState *s, Error **errp)
1033{
1034 uint16_t file_slots_max;
1035
1036 if (fw_cfg_file_slots(s) < FW_CFG_FILE_SLOTS_MIN) {
1037 error_setg(errp, "\"file_slots\" must be at least 0x%x",
1038 FW_CFG_FILE_SLOTS_MIN);
1039 return;
1040 }
1041
1042 /* (UINT16_MAX & FW_CFG_ENTRY_MASK) is the highest inclusive selector value
1043 * that we permit. The actual (exclusive) value coming from the
1044 * configuration is (FW_CFG_FILE_FIRST + fw_cfg_file_slots(s)). */
1045 file_slots_max = (UINT16_MAX & FW_CFG_ENTRY_MASK) - FW_CFG_FILE_FIRST + 1;
1046 if (fw_cfg_file_slots(s) > file_slots_max) {
1047 error_setg(errp, "\"file_slots\" must not exceed 0x%" PRIx16,
1048 file_slots_max);
1049 return;
1050 }
1051
1052 s->entries[0] = g_new0(FWCfgEntry, fw_cfg_max_entry(s));
1053 s->entries[1] = g_new0(FWCfgEntry, fw_cfg_max_entry(s));
1054 s->entry_order = g_new0(int, fw_cfg_max_entry(s));
1055}
5712db6a
LE
1056
1057static Property fw_cfg_io_properties[] = {
1058 DEFINE_PROP_UINT32("iobase", FWCfgIoState, iobase, -1),
a4c0d1de
MM
1059 DEFINE_PROP_UINT32("dma_iobase", FWCfgIoState, dma_iobase, -1),
1060 DEFINE_PROP_BOOL("dma_enabled", FWCfgIoState, parent_obj.dma_enabled,
e6915b5f 1061 true),
e12f3a13 1062 DEFINE_PROP_UINT16("x-file-slots", FWCfgIoState, parent_obj.file_slots,
a5b3ebfd 1063 FW_CFG_FILE_SLOTS_DFLT),
5712db6a
LE
1064 DEFINE_PROP_END_OF_LIST(),
1065};
1066
1067static void fw_cfg_io_realize(DeviceState *dev, Error **errp)
1068{
1069 FWCfgIoState *s = FW_CFG_IO(dev);
1070 SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
e12f3a13
LE
1071 Error *local_err = NULL;
1072
1073 fw_cfg_file_slots_allocate(FW_CFG(s), &local_err);
1074 if (local_err) {
1075 error_propagate(errp, local_err);
1076 return;
1077 }
5712db6a 1078
ce9a2aa3
GS
1079 /* when using port i/o, the 8-bit data register ALWAYS overlaps
1080 * with half of the 16-bit control register. Hence, the total size
1081 * of the i/o region used is FW_CFG_CTL_SIZE */
5712db6a 1082 memory_region_init_io(&s->comb_iomem, OBJECT(s), &fw_cfg_comb_mem_ops,
a4c0d1de 1083 FW_CFG(s), "fwcfg", FW_CFG_CTL_SIZE);
5712db6a 1084 sysbus_add_io(sbd, s->iobase, &s->comb_iomem);
a4c0d1de
MM
1085
1086 if (FW_CFG(s)->dma_enabled) {
1087 memory_region_init_io(&FW_CFG(s)->dma_iomem, OBJECT(s),
1088 &fw_cfg_dma_mem_ops, FW_CFG(s), "fwcfg.dma",
1089 sizeof(dma_addr_t));
1090 sysbus_add_io(sbd, s->dma_iobase, &FW_CFG(s)->dma_iomem);
1091 }
5712db6a
LE
1092}
1093
1094static void fw_cfg_io_class_init(ObjectClass *klass, void *data)
1095{
1096 DeviceClass *dc = DEVICE_CLASS(klass);
1097
1098 dc->realize = fw_cfg_io_realize;
1099 dc->props = fw_cfg_io_properties;
1100}
1101
1102static const TypeInfo fw_cfg_io_info = {
1103 .name = TYPE_FW_CFG_IO,
1104 .parent = TYPE_FW_CFG,
1105 .instance_size = sizeof(FWCfgIoState),
1106 .class_init = fw_cfg_io_class_init,
1107};
1108
1109
cfaadf0e
LE
1110static Property fw_cfg_mem_properties[] = {
1111 DEFINE_PROP_UINT32("data_width", FWCfgMemState, data_width, -1),
a4c0d1de 1112 DEFINE_PROP_BOOL("dma_enabled", FWCfgMemState, parent_obj.dma_enabled,
e6915b5f 1113 true),
e12f3a13 1114 DEFINE_PROP_UINT16("x-file-slots", FWCfgMemState, parent_obj.file_slots,
a5b3ebfd 1115 FW_CFG_FILE_SLOTS_DFLT),
cfaadf0e
LE
1116 DEFINE_PROP_END_OF_LIST(),
1117};
1118
5712db6a
LE
1119static void fw_cfg_mem_realize(DeviceState *dev, Error **errp)
1120{
1121 FWCfgMemState *s = FW_CFG_MEM(dev);
1122 SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
cfaadf0e 1123 const MemoryRegionOps *data_ops = &fw_cfg_data_mem_ops;
e12f3a13
LE
1124 Error *local_err = NULL;
1125
1126 fw_cfg_file_slots_allocate(FW_CFG(s), &local_err);
1127 if (local_err) {
1128 error_propagate(errp, local_err);
1129 return;
1130 }
5712db6a
LE
1131
1132 memory_region_init_io(&s->ctl_iomem, OBJECT(s), &fw_cfg_ctl_mem_ops,
a4c0d1de 1133 FW_CFG(s), "fwcfg.ctl", FW_CFG_CTL_SIZE);
5712db6a
LE
1134 sysbus_init_mmio(sbd, &s->ctl_iomem);
1135
cfaadf0e
LE
1136 if (s->data_width > data_ops->valid.max_access_size) {
1137 /* memberwise copy because the "old_mmio" member is const */
1138 s->wide_data_ops.read = data_ops->read;
1139 s->wide_data_ops.write = data_ops->write;
1140 s->wide_data_ops.endianness = data_ops->endianness;
1141 s->wide_data_ops.valid = data_ops->valid;
1142 s->wide_data_ops.impl = data_ops->impl;
1143
1144 s->wide_data_ops.valid.max_access_size = s->data_width;
1145 s->wide_data_ops.impl.max_access_size = s->data_width;
1146 data_ops = &s->wide_data_ops;
1147 }
1148 memory_region_init_io(&s->data_iomem, OBJECT(s), data_ops, FW_CFG(s),
1149 "fwcfg.data", data_ops->valid.max_access_size);
5712db6a 1150 sysbus_init_mmio(sbd, &s->data_iomem);
a4c0d1de
MM
1151
1152 if (FW_CFG(s)->dma_enabled) {
1153 memory_region_init_io(&FW_CFG(s)->dma_iomem, OBJECT(s),
1154 &fw_cfg_dma_mem_ops, FW_CFG(s), "fwcfg.dma",
1155 sizeof(dma_addr_t));
1156 sysbus_init_mmio(sbd, &FW_CFG(s)->dma_iomem);
1157 }
5712db6a
LE
1158}
1159
1160static void fw_cfg_mem_class_init(ObjectClass *klass, void *data)
1161{
1162 DeviceClass *dc = DEVICE_CLASS(klass);
1163
1164 dc->realize = fw_cfg_mem_realize;
cfaadf0e 1165 dc->props = fw_cfg_mem_properties;
5712db6a
LE
1166}
1167
1168static const TypeInfo fw_cfg_mem_info = {
1169 .name = TYPE_FW_CFG_MEM,
1170 .parent = TYPE_FW_CFG,
1171 .instance_size = sizeof(FWCfgMemState),
1172 .class_init = fw_cfg_mem_class_init,
1173};
1174
1175
83f7d43a 1176static void fw_cfg_register_types(void)
3a5c16fc 1177{
39bffca2 1178 type_register_static(&fw_cfg_info);
5712db6a
LE
1179 type_register_static(&fw_cfg_io_info);
1180 type_register_static(&fw_cfg_mem_info);
3a5c16fc
BS
1181}
1182
83f7d43a 1183type_init(fw_cfg_register_types)
This page took 0.889787 seconds and 4 git commands to generate.