]>
Commit | Line | Data |
---|---|---|
24859b68 AZ |
1 | /* |
2 | * Marvell MV88W8618 / Freecom MusicPal emulation. | |
3 | * | |
4 | * Copyright (c) 2008 Jan Kiszka | |
5 | * | |
8e31bf38 | 6 | * This code is licensed under the GNU GPL v2. |
6b620ca3 PB |
7 | * |
8 | * Contributions after 2012-01-13 are licensed under the terms of the | |
9 | * GNU GPL, version 2 or (at your option) any later version. | |
24859b68 AZ |
10 | */ |
11 | ||
12b16722 | 12 | #include "qemu/osdep.h" |
da34e65c | 13 | #include "qapi/error.h" |
4771d756 | 14 | #include "cpu.h" |
83c9f4ca | 15 | #include "hw/sysbus.h" |
d6454270 | 16 | #include "migration/vmstate.h" |
12ec8bd5 | 17 | #include "hw/arm/boot.h" |
1422e32d | 18 | #include "net/net.h" |
9c17d615 | 19 | #include "sysemu/sysemu.h" |
83c9f4ca | 20 | #include "hw/boards.h" |
0d09e41a | 21 | #include "hw/char/serial.h" |
650d103d | 22 | #include "hw/hw.h" |
1de7afc9 | 23 | #include "qemu/timer.h" |
83c9f4ca | 24 | #include "hw/ptimer.h" |
a27bd6c7 | 25 | #include "hw/qdev-properties.h" |
0d09e41a | 26 | #include "hw/block/flash.h" |
28ecbaee | 27 | #include "ui/console.h" |
0d09e41a | 28 | #include "hw/i2c/i2c.h" |
64552b6b | 29 | #include "hw/irq.h" |
7ab14c5a | 30 | #include "hw/audio/wm8750.h" |
fa1d36df | 31 | #include "sysemu/block-backend.h" |
54d31236 | 32 | #include "sysemu/runstate.h" |
79ed6fd6 | 33 | #include "sysemu/dma.h" |
022c62cb | 34 | #include "exec/address-spaces.h" |
28ecbaee | 35 | #include "ui/pixel_ops.h" |
3ed61312 | 36 | #include "qemu/cutils.h" |
db1015e9 | 37 | #include "qom/object.h" |
24859b68 | 38 | |
718ec0be | 39 | #define MP_MISC_BASE 0x80002000 |
40 | #define MP_MISC_SIZE 0x00001000 | |
41 | ||
24859b68 AZ |
42 | #define MP_ETH_BASE 0x80008000 |
43 | #define MP_ETH_SIZE 0x00001000 | |
44 | ||
718ec0be | 45 | #define MP_WLAN_BASE 0x8000C000 |
46 | #define MP_WLAN_SIZE 0x00000800 | |
47 | ||
24859b68 AZ |
48 | #define MP_UART1_BASE 0x8000C840 |
49 | #define MP_UART2_BASE 0x8000C940 | |
50 | ||
718ec0be | 51 | #define MP_GPIO_BASE 0x8000D000 |
52 | #define MP_GPIO_SIZE 0x00001000 | |
53 | ||
24859b68 AZ |
54 | #define MP_FLASHCFG_BASE 0x90006000 |
55 | #define MP_FLASHCFG_SIZE 0x00001000 | |
56 | ||
57 | #define MP_AUDIO_BASE 0x90007000 | |
24859b68 AZ |
58 | |
59 | #define MP_PIC_BASE 0x90008000 | |
60 | #define MP_PIC_SIZE 0x00001000 | |
61 | ||
62 | #define MP_PIT_BASE 0x90009000 | |
63 | #define MP_PIT_SIZE 0x00001000 | |
64 | ||
65 | #define MP_LCD_BASE 0x9000c000 | |
66 | #define MP_LCD_SIZE 0x00001000 | |
67 | ||
68 | #define MP_SRAM_BASE 0xC0000000 | |
69 | #define MP_SRAM_SIZE 0x00020000 | |
70 | ||
71 | #define MP_RAM_DEFAULT_SIZE 32*1024*1024 | |
72 | #define MP_FLASH_SIZE_MAX 32*1024*1024 | |
73 | ||
74 | #define MP_TIMER1_IRQ 4 | |
b47b50fa PB |
75 | #define MP_TIMER2_IRQ 5 |
76 | #define MP_TIMER3_IRQ 6 | |
24859b68 AZ |
77 | #define MP_TIMER4_IRQ 7 |
78 | #define MP_EHCI_IRQ 8 | |
79 | #define MP_ETH_IRQ 9 | |
80 | #define MP_UART1_IRQ 11 | |
81 | #define MP_UART2_IRQ 11 | |
82 | #define MP_GPIO_IRQ 12 | |
83 | #define MP_RTC_IRQ 28 | |
84 | #define MP_AUDIO_IRQ 30 | |
85 | ||
24859b68 | 86 | /* Wolfson 8750 I2C address */ |
64258229 | 87 | #define MP_WM_ADDR 0x1A |
24859b68 | 88 | |
24859b68 AZ |
89 | /* Ethernet register offsets */ |
90 | #define MP_ETH_SMIR 0x010 | |
91 | #define MP_ETH_PCXR 0x408 | |
92 | #define MP_ETH_SDCMR 0x448 | |
93 | #define MP_ETH_ICR 0x450 | |
94 | #define MP_ETH_IMR 0x458 | |
95 | #define MP_ETH_FRDP0 0x480 | |
96 | #define MP_ETH_FRDP1 0x484 | |
97 | #define MP_ETH_FRDP2 0x488 | |
98 | #define MP_ETH_FRDP3 0x48C | |
99 | #define MP_ETH_CRDP0 0x4A0 | |
100 | #define MP_ETH_CRDP1 0x4A4 | |
101 | #define MP_ETH_CRDP2 0x4A8 | |
102 | #define MP_ETH_CRDP3 0x4AC | |
103 | #define MP_ETH_CTDP0 0x4E0 | |
104 | #define MP_ETH_CTDP1 0x4E4 | |
24859b68 AZ |
105 | |
106 | /* MII PHY access */ | |
107 | #define MP_ETH_SMIR_DATA 0x0000FFFF | |
108 | #define MP_ETH_SMIR_ADDR 0x03FF0000 | |
109 | #define MP_ETH_SMIR_OPCODE (1 << 26) /* Read value */ | |
110 | #define MP_ETH_SMIR_RDVALID (1 << 27) | |
111 | ||
112 | /* PHY registers */ | |
113 | #define MP_ETH_PHY1_BMSR 0x00210000 | |
114 | #define MP_ETH_PHY1_PHYSID1 0x00410000 | |
115 | #define MP_ETH_PHY1_PHYSID2 0x00610000 | |
116 | ||
117 | #define MP_PHY_BMSR_LINK 0x0004 | |
118 | #define MP_PHY_BMSR_AUTONEG 0x0008 | |
119 | ||
120 | #define MP_PHY_88E3015 0x01410E20 | |
121 | ||
122 | /* TX descriptor status */ | |
2b194951 | 123 | #define MP_ETH_TX_OWN (1U << 31) |
24859b68 AZ |
124 | |
125 | /* RX descriptor status */ | |
2b194951 | 126 | #define MP_ETH_RX_OWN (1U << 31) |
24859b68 AZ |
127 | |
128 | /* Interrupt cause/mask bits */ | |
129 | #define MP_ETH_IRQ_RX_BIT 0 | |
130 | #define MP_ETH_IRQ_RX (1 << MP_ETH_IRQ_RX_BIT) | |
131 | #define MP_ETH_IRQ_TXHI_BIT 2 | |
132 | #define MP_ETH_IRQ_TXLO_BIT 3 | |
133 | ||
134 | /* Port config bits */ | |
135 | #define MP_ETH_PCXR_2BSM_BIT 28 /* 2-byte incoming suffix */ | |
136 | ||
137 | /* SDMA command bits */ | |
138 | #define MP_ETH_CMD_TXHI (1 << 23) | |
139 | #define MP_ETH_CMD_TXLO (1 << 22) | |
140 | ||
141 | typedef struct mv88w8618_tx_desc { | |
142 | uint32_t cmdstat; | |
143 | uint16_t res; | |
144 | uint16_t bytes; | |
145 | uint32_t buffer; | |
146 | uint32_t next; | |
147 | } mv88w8618_tx_desc; | |
148 | ||
149 | typedef struct mv88w8618_rx_desc { | |
150 | uint32_t cmdstat; | |
151 | uint16_t bytes; | |
152 | uint16_t buffer_size; | |
153 | uint32_t buffer; | |
154 | uint32_t next; | |
155 | } mv88w8618_rx_desc; | |
156 | ||
a77d90e6 | 157 | #define TYPE_MV88W8618_ETH "mv88w8618_eth" |
db1015e9 | 158 | typedef struct mv88w8618_eth_state mv88w8618_eth_state; |
a77d90e6 AF |
159 | #define MV88W8618_ETH(obj) \ |
160 | OBJECT_CHECK(mv88w8618_eth_state, (obj), TYPE_MV88W8618_ETH) | |
161 | ||
db1015e9 | 162 | struct mv88w8618_eth_state { |
a77d90e6 AF |
163 | /*< private >*/ |
164 | SysBusDevice parent_obj; | |
165 | /*< public >*/ | |
166 | ||
19b4a424 | 167 | MemoryRegion iomem; |
24859b68 | 168 | qemu_irq irq; |
79ed6fd6 PMD |
169 | MemoryRegion *dma_mr; |
170 | AddressSpace dma_as; | |
24859b68 AZ |
171 | uint32_t smir; |
172 | uint32_t icr; | |
173 | uint32_t imr; | |
b946a153 | 174 | int mmio_index; |
d5b61ddd | 175 | uint32_t vlan_header; |
930c8682 PB |
176 | uint32_t tx_queue[2]; |
177 | uint32_t rx_queue[4]; | |
178 | uint32_t frx_queue[4]; | |
179 | uint32_t cur_rx[4]; | |
3a94dd18 | 180 | NICState *nic; |
4c91cd28 | 181 | NICConf conf; |
db1015e9 | 182 | }; |
24859b68 | 183 | |
79ed6fd6 PMD |
184 | static void eth_rx_desc_put(AddressSpace *dma_as, uint32_t addr, |
185 | mv88w8618_rx_desc *desc) | |
930c8682 PB |
186 | { |
187 | cpu_to_le32s(&desc->cmdstat); | |
188 | cpu_to_le16s(&desc->bytes); | |
189 | cpu_to_le16s(&desc->buffer_size); | |
190 | cpu_to_le32s(&desc->buffer); | |
191 | cpu_to_le32s(&desc->next); | |
79ed6fd6 | 192 | dma_memory_write(dma_as, addr, desc, sizeof(*desc)); |
930c8682 PB |
193 | } |
194 | ||
79ed6fd6 PMD |
195 | static void eth_rx_desc_get(AddressSpace *dma_as, uint32_t addr, |
196 | mv88w8618_rx_desc *desc) | |
930c8682 | 197 | { |
79ed6fd6 | 198 | dma_memory_read(dma_as, addr, desc, sizeof(*desc)); |
930c8682 PB |
199 | le32_to_cpus(&desc->cmdstat); |
200 | le16_to_cpus(&desc->bytes); | |
201 | le16_to_cpus(&desc->buffer_size); | |
202 | le32_to_cpus(&desc->buffer); | |
203 | le32_to_cpus(&desc->next); | |
204 | } | |
205 | ||
4e68f7a0 | 206 | static ssize_t eth_receive(NetClientState *nc, const uint8_t *buf, size_t size) |
24859b68 | 207 | { |
cc1f0f45 | 208 | mv88w8618_eth_state *s = qemu_get_nic_opaque(nc); |
930c8682 PB |
209 | uint32_t desc_addr; |
210 | mv88w8618_rx_desc desc; | |
24859b68 AZ |
211 | int i; |
212 | ||
213 | for (i = 0; i < 4; i++) { | |
930c8682 | 214 | desc_addr = s->cur_rx[i]; |
49fedd0d | 215 | if (!desc_addr) { |
24859b68 | 216 | continue; |
49fedd0d | 217 | } |
24859b68 | 218 | do { |
79ed6fd6 | 219 | eth_rx_desc_get(&s->dma_as, desc_addr, &desc); |
930c8682 | 220 | if ((desc.cmdstat & MP_ETH_RX_OWN) && desc.buffer_size >= size) { |
79ed6fd6 | 221 | dma_memory_write(&s->dma_as, desc.buffer + s->vlan_header, |
930c8682 PB |
222 | buf, size); |
223 | desc.bytes = size + s->vlan_header; | |
224 | desc.cmdstat &= ~MP_ETH_RX_OWN; | |
225 | s->cur_rx[i] = desc.next; | |
24859b68 AZ |
226 | |
227 | s->icr |= MP_ETH_IRQ_RX; | |
49fedd0d | 228 | if (s->icr & s->imr) { |
24859b68 | 229 | qemu_irq_raise(s->irq); |
49fedd0d | 230 | } |
79ed6fd6 | 231 | eth_rx_desc_put(&s->dma_as, desc_addr, &desc); |
4f1c942b | 232 | return size; |
24859b68 | 233 | } |
930c8682 PB |
234 | desc_addr = desc.next; |
235 | } while (desc_addr != s->rx_queue[i]); | |
24859b68 | 236 | } |
4f1c942b | 237 | return size; |
24859b68 AZ |
238 | } |
239 | ||
79ed6fd6 PMD |
240 | static void eth_tx_desc_put(AddressSpace *dma_as, uint32_t addr, |
241 | mv88w8618_tx_desc *desc) | |
930c8682 PB |
242 | { |
243 | cpu_to_le32s(&desc->cmdstat); | |
244 | cpu_to_le16s(&desc->res); | |
245 | cpu_to_le16s(&desc->bytes); | |
246 | cpu_to_le32s(&desc->buffer); | |
247 | cpu_to_le32s(&desc->next); | |
79ed6fd6 | 248 | dma_memory_write(dma_as, addr, desc, sizeof(*desc)); |
930c8682 PB |
249 | } |
250 | ||
79ed6fd6 PMD |
251 | static void eth_tx_desc_get(AddressSpace *dma_as, uint32_t addr, |
252 | mv88w8618_tx_desc *desc) | |
930c8682 | 253 | { |
79ed6fd6 | 254 | dma_memory_read(dma_as, addr, desc, sizeof(*desc)); |
930c8682 PB |
255 | le32_to_cpus(&desc->cmdstat); |
256 | le16_to_cpus(&desc->res); | |
257 | le16_to_cpus(&desc->bytes); | |
258 | le32_to_cpus(&desc->buffer); | |
259 | le32_to_cpus(&desc->next); | |
260 | } | |
261 | ||
24859b68 AZ |
262 | static void eth_send(mv88w8618_eth_state *s, int queue_index) |
263 | { | |
930c8682 PB |
264 | uint32_t desc_addr = s->tx_queue[queue_index]; |
265 | mv88w8618_tx_desc desc; | |
07b064e9 | 266 | uint32_t next_desc; |
930c8682 PB |
267 | uint8_t buf[2048]; |
268 | int len; | |
269 | ||
24859b68 | 270 | do { |
79ed6fd6 | 271 | eth_tx_desc_get(&s->dma_as, desc_addr, &desc); |
07b064e9 | 272 | next_desc = desc.next; |
930c8682 PB |
273 | if (desc.cmdstat & MP_ETH_TX_OWN) { |
274 | len = desc.bytes; | |
275 | if (len < 2048) { | |
79ed6fd6 | 276 | dma_memory_read(&s->dma_as, desc.buffer, buf, len); |
b356f76d | 277 | qemu_send_packet(qemu_get_queue(s->nic), buf, len); |
930c8682 PB |
278 | } |
279 | desc.cmdstat &= ~MP_ETH_TX_OWN; | |
24859b68 | 280 | s->icr |= 1 << (MP_ETH_IRQ_TXLO_BIT - queue_index); |
79ed6fd6 | 281 | eth_tx_desc_put(&s->dma_as, desc_addr, &desc); |
24859b68 | 282 | } |
07b064e9 | 283 | desc_addr = next_desc; |
930c8682 | 284 | } while (desc_addr != s->tx_queue[queue_index]); |
24859b68 AZ |
285 | } |
286 | ||
a8170e5e | 287 | static uint64_t mv88w8618_eth_read(void *opaque, hwaddr offset, |
19b4a424 | 288 | unsigned size) |
24859b68 AZ |
289 | { |
290 | mv88w8618_eth_state *s = opaque; | |
291 | ||
24859b68 AZ |
292 | switch (offset) { |
293 | case MP_ETH_SMIR: | |
294 | if (s->smir & MP_ETH_SMIR_OPCODE) { | |
295 | switch (s->smir & MP_ETH_SMIR_ADDR) { | |
296 | case MP_ETH_PHY1_BMSR: | |
297 | return MP_PHY_BMSR_LINK | MP_PHY_BMSR_AUTONEG | | |
298 | MP_ETH_SMIR_RDVALID; | |
299 | case MP_ETH_PHY1_PHYSID1: | |
300 | return (MP_PHY_88E3015 >> 16) | MP_ETH_SMIR_RDVALID; | |
301 | case MP_ETH_PHY1_PHYSID2: | |
302 | return (MP_PHY_88E3015 & 0xFFFF) | MP_ETH_SMIR_RDVALID; | |
303 | default: | |
304 | return MP_ETH_SMIR_RDVALID; | |
305 | } | |
306 | } | |
307 | return 0; | |
308 | ||
309 | case MP_ETH_ICR: | |
310 | return s->icr; | |
311 | ||
312 | case MP_ETH_IMR: | |
313 | return s->imr; | |
314 | ||
315 | case MP_ETH_FRDP0 ... MP_ETH_FRDP3: | |
930c8682 | 316 | return s->frx_queue[(offset - MP_ETH_FRDP0)/4]; |
24859b68 AZ |
317 | |
318 | case MP_ETH_CRDP0 ... MP_ETH_CRDP3: | |
930c8682 | 319 | return s->rx_queue[(offset - MP_ETH_CRDP0)/4]; |
24859b68 | 320 | |
cf143ad3 | 321 | case MP_ETH_CTDP0 ... MP_ETH_CTDP1: |
930c8682 | 322 | return s->tx_queue[(offset - MP_ETH_CTDP0)/4]; |
24859b68 AZ |
323 | |
324 | default: | |
325 | return 0; | |
326 | } | |
327 | } | |
328 | ||
a8170e5e | 329 | static void mv88w8618_eth_write(void *opaque, hwaddr offset, |
19b4a424 | 330 | uint64_t value, unsigned size) |
24859b68 AZ |
331 | { |
332 | mv88w8618_eth_state *s = opaque; | |
333 | ||
24859b68 AZ |
334 | switch (offset) { |
335 | case MP_ETH_SMIR: | |
336 | s->smir = value; | |
337 | break; | |
338 | ||
339 | case MP_ETH_PCXR: | |
340 | s->vlan_header = ((value >> MP_ETH_PCXR_2BSM_BIT) & 1) * 2; | |
341 | break; | |
342 | ||
343 | case MP_ETH_SDCMR: | |
49fedd0d | 344 | if (value & MP_ETH_CMD_TXHI) { |
24859b68 | 345 | eth_send(s, 1); |
49fedd0d JK |
346 | } |
347 | if (value & MP_ETH_CMD_TXLO) { | |
24859b68 | 348 | eth_send(s, 0); |
49fedd0d JK |
349 | } |
350 | if (value & (MP_ETH_CMD_TXHI | MP_ETH_CMD_TXLO) && s->icr & s->imr) { | |
24859b68 | 351 | qemu_irq_raise(s->irq); |
49fedd0d | 352 | } |
24859b68 AZ |
353 | break; |
354 | ||
355 | case MP_ETH_ICR: | |
356 | s->icr &= value; | |
357 | break; | |
358 | ||
359 | case MP_ETH_IMR: | |
360 | s->imr = value; | |
49fedd0d | 361 | if (s->icr & s->imr) { |
24859b68 | 362 | qemu_irq_raise(s->irq); |
49fedd0d | 363 | } |
24859b68 AZ |
364 | break; |
365 | ||
366 | case MP_ETH_FRDP0 ... MP_ETH_FRDP3: | |
930c8682 | 367 | s->frx_queue[(offset - MP_ETH_FRDP0)/4] = value; |
24859b68 AZ |
368 | break; |
369 | ||
370 | case MP_ETH_CRDP0 ... MP_ETH_CRDP3: | |
371 | s->rx_queue[(offset - MP_ETH_CRDP0)/4] = | |
930c8682 | 372 | s->cur_rx[(offset - MP_ETH_CRDP0)/4] = value; |
24859b68 AZ |
373 | break; |
374 | ||
cf143ad3 | 375 | case MP_ETH_CTDP0 ... MP_ETH_CTDP1: |
930c8682 | 376 | s->tx_queue[(offset - MP_ETH_CTDP0)/4] = value; |
24859b68 AZ |
377 | break; |
378 | } | |
379 | } | |
380 | ||
19b4a424 AK |
381 | static const MemoryRegionOps mv88w8618_eth_ops = { |
382 | .read = mv88w8618_eth_read, | |
383 | .write = mv88w8618_eth_write, | |
384 | .endianness = DEVICE_NATIVE_ENDIAN, | |
24859b68 AZ |
385 | }; |
386 | ||
4e68f7a0 | 387 | static void eth_cleanup(NetClientState *nc) |
b946a153 | 388 | { |
cc1f0f45 | 389 | mv88w8618_eth_state *s = qemu_get_nic_opaque(nc); |
b946a153 | 390 | |
3a94dd18 | 391 | s->nic = NULL; |
b946a153 AL |
392 | } |
393 | ||
3a94dd18 | 394 | static NetClientInfo net_mv88w8618_info = { |
f394b2e2 | 395 | .type = NET_CLIENT_DRIVER_NIC, |
3a94dd18 | 396 | .size = sizeof(NICState), |
3a94dd18 MM |
397 | .receive = eth_receive, |
398 | .cleanup = eth_cleanup, | |
399 | }; | |
400 | ||
ece71994 | 401 | static void mv88w8618_eth_init(Object *obj) |
24859b68 | 402 | { |
ece71994 | 403 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); |
a77d90e6 AF |
404 | DeviceState *dev = DEVICE(sbd); |
405 | mv88w8618_eth_state *s = MV88W8618_ETH(dev); | |
0ae18cee | 406 | |
a77d90e6 | 407 | sysbus_init_irq(sbd, &s->irq); |
ece71994 | 408 | memory_region_init_io(&s->iomem, obj, &mv88w8618_eth_ops, s, |
64bde0f3 | 409 | "mv88w8618-eth", MP_ETH_SIZE); |
a77d90e6 | 410 | sysbus_init_mmio(sbd, &s->iomem); |
ece71994 XZ |
411 | } |
412 | ||
413 | static void mv88w8618_eth_realize(DeviceState *dev, Error **errp) | |
414 | { | |
415 | mv88w8618_eth_state *s = MV88W8618_ETH(dev); | |
416 | ||
79ed6fd6 PMD |
417 | if (!s->dma_mr) { |
418 | error_setg(errp, TYPE_MV88W8618_ETH " 'dma-memory' link not set"); | |
419 | return; | |
420 | } | |
421 | ||
422 | address_space_init(&s->dma_as, s->dma_mr, "emac-dma"); | |
ece71994 XZ |
423 | s->nic = qemu_new_nic(&net_mv88w8618_info, &s->conf, |
424 | object_get_typename(OBJECT(dev)), dev->id, s); | |
24859b68 AZ |
425 | } |
426 | ||
d5b61ddd JK |
427 | static const VMStateDescription mv88w8618_eth_vmsd = { |
428 | .name = "mv88w8618_eth", | |
429 | .version_id = 1, | |
430 | .minimum_version_id = 1, | |
d5b61ddd JK |
431 | .fields = (VMStateField[]) { |
432 | VMSTATE_UINT32(smir, mv88w8618_eth_state), | |
433 | VMSTATE_UINT32(icr, mv88w8618_eth_state), | |
434 | VMSTATE_UINT32(imr, mv88w8618_eth_state), | |
435 | VMSTATE_UINT32(vlan_header, mv88w8618_eth_state), | |
436 | VMSTATE_UINT32_ARRAY(tx_queue, mv88w8618_eth_state, 2), | |
437 | VMSTATE_UINT32_ARRAY(rx_queue, mv88w8618_eth_state, 4), | |
438 | VMSTATE_UINT32_ARRAY(frx_queue, mv88w8618_eth_state, 4), | |
439 | VMSTATE_UINT32_ARRAY(cur_rx, mv88w8618_eth_state, 4), | |
440 | VMSTATE_END_OF_LIST() | |
441 | } | |
442 | }; | |
443 | ||
999e12bb AL |
444 | static Property mv88w8618_eth_properties[] = { |
445 | DEFINE_NIC_PROPERTIES(mv88w8618_eth_state, conf), | |
79ed6fd6 PMD |
446 | DEFINE_PROP_LINK("dma-memory", mv88w8618_eth_state, dma_mr, |
447 | TYPE_MEMORY_REGION, MemoryRegion *), | |
999e12bb AL |
448 | DEFINE_PROP_END_OF_LIST(), |
449 | }; | |
450 | ||
451 | static void mv88w8618_eth_class_init(ObjectClass *klass, void *data) | |
452 | { | |
39bffca2 | 453 | DeviceClass *dc = DEVICE_CLASS(klass); |
999e12bb | 454 | |
39bffca2 | 455 | dc->vmsd = &mv88w8618_eth_vmsd; |
4f67d30b | 456 | device_class_set_props(dc, mv88w8618_eth_properties); |
ece71994 | 457 | dc->realize = mv88w8618_eth_realize; |
999e12bb AL |
458 | } |
459 | ||
8c43a6f0 | 460 | static const TypeInfo mv88w8618_eth_info = { |
a77d90e6 | 461 | .name = TYPE_MV88W8618_ETH, |
39bffca2 AL |
462 | .parent = TYPE_SYS_BUS_DEVICE, |
463 | .instance_size = sizeof(mv88w8618_eth_state), | |
ece71994 | 464 | .instance_init = mv88w8618_eth_init, |
39bffca2 | 465 | .class_init = mv88w8618_eth_class_init, |
d5b61ddd JK |
466 | }; |
467 | ||
24859b68 AZ |
468 | /* LCD register offsets */ |
469 | #define MP_LCD_IRQCTRL 0x180 | |
470 | #define MP_LCD_IRQSTAT 0x184 | |
471 | #define MP_LCD_SPICTRL 0x1ac | |
472 | #define MP_LCD_INST 0x1bc | |
473 | #define MP_LCD_DATA 0x1c0 | |
474 | ||
475 | /* Mode magics */ | |
476 | #define MP_LCD_SPI_DATA 0x00100011 | |
477 | #define MP_LCD_SPI_CMD 0x00104011 | |
478 | #define MP_LCD_SPI_INVALID 0x00000000 | |
479 | ||
480 | /* Commmands */ | |
481 | #define MP_LCD_INST_SETPAGE0 0xB0 | |
482 | /* ... */ | |
483 | #define MP_LCD_INST_SETPAGE7 0xB7 | |
484 | ||
485 | #define MP_LCD_TEXTCOLOR 0xe0e0ff /* RRGGBB */ | |
486 | ||
2cca58fd | 487 | #define TYPE_MUSICPAL_LCD "musicpal_lcd" |
db1015e9 | 488 | typedef struct musicpal_lcd_state musicpal_lcd_state; |
2cca58fd AF |
489 | #define MUSICPAL_LCD(obj) \ |
490 | OBJECT_CHECK(musicpal_lcd_state, (obj), TYPE_MUSICPAL_LCD) | |
491 | ||
db1015e9 | 492 | struct musicpal_lcd_state { |
2cca58fd AF |
493 | /*< private >*/ |
494 | SysBusDevice parent_obj; | |
495 | /*< public >*/ | |
496 | ||
19b4a424 | 497 | MemoryRegion iomem; |
343ec8e4 | 498 | uint32_t brightness; |
24859b68 AZ |
499 | uint32_t mode; |
500 | uint32_t irqctrl; | |
d5b61ddd JK |
501 | uint32_t page; |
502 | uint32_t page_off; | |
c78f7137 | 503 | QemuConsole *con; |
24859b68 | 504 | uint8_t video_ram[128*64/8]; |
db1015e9 | 505 | }; |
24859b68 | 506 | |
343ec8e4 | 507 | static uint8_t scale_lcd_color(musicpal_lcd_state *s, uint8_t col) |
24859b68 | 508 | { |
343ec8e4 BC |
509 | switch (s->brightness) { |
510 | case 7: | |
511 | return col; | |
512 | case 0: | |
24859b68 | 513 | return 0; |
24859b68 | 514 | default: |
343ec8e4 | 515 | return (col * s->brightness) / 7; |
24859b68 AZ |
516 | } |
517 | } | |
518 | ||
0266f2c7 AZ |
519 | #define SET_LCD_PIXEL(depth, type) \ |
520 | static inline void glue(set_lcd_pixel, depth) \ | |
521 | (musicpal_lcd_state *s, int x, int y, type col) \ | |
522 | { \ | |
523 | int dx, dy; \ | |
c78f7137 GH |
524 | DisplaySurface *surface = qemu_console_surface(s->con); \ |
525 | type *pixel = &((type *) surface_data(surface))[(y * 128 * 3 + x) * 3]; \ | |
0266f2c7 AZ |
526 | \ |
527 | for (dy = 0; dy < 3; dy++, pixel += 127 * 3) \ | |
528 | for (dx = 0; dx < 3; dx++, pixel++) \ | |
529 | *pixel = col; \ | |
24859b68 | 530 | } |
0266f2c7 AZ |
531 | SET_LCD_PIXEL(8, uint8_t) |
532 | SET_LCD_PIXEL(16, uint16_t) | |
533 | SET_LCD_PIXEL(32, uint32_t) | |
534 | ||
24859b68 AZ |
535 | static void lcd_refresh(void *opaque) |
536 | { | |
537 | musicpal_lcd_state *s = opaque; | |
c78f7137 | 538 | DisplaySurface *surface = qemu_console_surface(s->con); |
0266f2c7 | 539 | int x, y, col; |
24859b68 | 540 | |
c78f7137 | 541 | switch (surface_bits_per_pixel(surface)) { |
0266f2c7 AZ |
542 | case 0: |
543 | return; | |
544 | #define LCD_REFRESH(depth, func) \ | |
545 | case depth: \ | |
343ec8e4 BC |
546 | col = func(scale_lcd_color(s, (MP_LCD_TEXTCOLOR >> 16) & 0xff), \ |
547 | scale_lcd_color(s, (MP_LCD_TEXTCOLOR >> 8) & 0xff), \ | |
548 | scale_lcd_color(s, MP_LCD_TEXTCOLOR & 0xff)); \ | |
49fedd0d JK |
549 | for (x = 0; x < 128; x++) { \ |
550 | for (y = 0; y < 64; y++) { \ | |
551 | if (s->video_ram[x + (y/8)*128] & (1 << (y % 8))) { \ | |
0266f2c7 | 552 | glue(set_lcd_pixel, depth)(s, x, y, col); \ |
49fedd0d | 553 | } else { \ |
0266f2c7 | 554 | glue(set_lcd_pixel, depth)(s, x, y, 0); \ |
49fedd0d JK |
555 | } \ |
556 | } \ | |
557 | } \ | |
0266f2c7 AZ |
558 | break; |
559 | LCD_REFRESH(8, rgb_to_pixel8) | |
560 | LCD_REFRESH(16, rgb_to_pixel16) | |
c78f7137 | 561 | LCD_REFRESH(32, (is_surface_bgr(surface) ? |
bf9b48af | 562 | rgb_to_pixel32bgr : rgb_to_pixel32)) |
0266f2c7 | 563 | default: |
2ac71179 | 564 | hw_error("unsupported colour depth %i\n", |
c78f7137 | 565 | surface_bits_per_pixel(surface)); |
0266f2c7 | 566 | } |
24859b68 | 567 | |
c78f7137 | 568 | dpy_gfx_update(s->con, 0, 0, 128*3, 64*3); |
24859b68 AZ |
569 | } |
570 | ||
167bc3d2 AZ |
571 | static void lcd_invalidate(void *opaque) |
572 | { | |
167bc3d2 AZ |
573 | } |
574 | ||
2c79fed3 | 575 | static void musicpal_lcd_gpio_brightness_in(void *opaque, int irq, int level) |
343ec8e4 | 576 | { |
243cd13c | 577 | musicpal_lcd_state *s = opaque; |
343ec8e4 BC |
578 | s->brightness &= ~(1 << irq); |
579 | s->brightness |= level << irq; | |
580 | } | |
581 | ||
a8170e5e | 582 | static uint64_t musicpal_lcd_read(void *opaque, hwaddr offset, |
19b4a424 | 583 | unsigned size) |
24859b68 AZ |
584 | { |
585 | musicpal_lcd_state *s = opaque; | |
586 | ||
24859b68 AZ |
587 | switch (offset) { |
588 | case MP_LCD_IRQCTRL: | |
589 | return s->irqctrl; | |
590 | ||
591 | default: | |
592 | return 0; | |
593 | } | |
594 | } | |
595 | ||
a8170e5e | 596 | static void musicpal_lcd_write(void *opaque, hwaddr offset, |
19b4a424 | 597 | uint64_t value, unsigned size) |
24859b68 AZ |
598 | { |
599 | musicpal_lcd_state *s = opaque; | |
600 | ||
24859b68 AZ |
601 | switch (offset) { |
602 | case MP_LCD_IRQCTRL: | |
603 | s->irqctrl = value; | |
604 | break; | |
605 | ||
606 | case MP_LCD_SPICTRL: | |
49fedd0d | 607 | if (value == MP_LCD_SPI_DATA || value == MP_LCD_SPI_CMD) { |
24859b68 | 608 | s->mode = value; |
49fedd0d | 609 | } else { |
24859b68 | 610 | s->mode = MP_LCD_SPI_INVALID; |
49fedd0d | 611 | } |
24859b68 AZ |
612 | break; |
613 | ||
614 | case MP_LCD_INST: | |
615 | if (value >= MP_LCD_INST_SETPAGE0 && value <= MP_LCD_INST_SETPAGE7) { | |
616 | s->page = value - MP_LCD_INST_SETPAGE0; | |
617 | s->page_off = 0; | |
618 | } | |
619 | break; | |
620 | ||
621 | case MP_LCD_DATA: | |
622 | if (s->mode == MP_LCD_SPI_CMD) { | |
623 | if (value >= MP_LCD_INST_SETPAGE0 && | |
624 | value <= MP_LCD_INST_SETPAGE7) { | |
625 | s->page = value - MP_LCD_INST_SETPAGE0; | |
626 | s->page_off = 0; | |
627 | } | |
628 | } else if (s->mode == MP_LCD_SPI_DATA) { | |
629 | s->video_ram[s->page*128 + s->page_off] = value; | |
630 | s->page_off = (s->page_off + 1) & 127; | |
631 | } | |
632 | break; | |
633 | } | |
634 | } | |
635 | ||
19b4a424 AK |
636 | static const MemoryRegionOps musicpal_lcd_ops = { |
637 | .read = musicpal_lcd_read, | |
638 | .write = musicpal_lcd_write, | |
639 | .endianness = DEVICE_NATIVE_ENDIAN, | |
24859b68 AZ |
640 | }; |
641 | ||
380cd056 GH |
642 | static const GraphicHwOps musicpal_gfx_ops = { |
643 | .invalidate = lcd_invalidate, | |
644 | .gfx_update = lcd_refresh, | |
645 | }; | |
646 | ||
ece71994 XZ |
647 | static void musicpal_lcd_realize(DeviceState *dev, Error **errp) |
648 | { | |
649 | musicpal_lcd_state *s = MUSICPAL_LCD(dev); | |
650 | s->con = graphic_console_init(dev, 0, &musicpal_gfx_ops, s); | |
651 | qemu_console_resize(s->con, 128 * 3, 64 * 3); | |
652 | } | |
653 | ||
654 | static void musicpal_lcd_init(Object *obj) | |
24859b68 | 655 | { |
ece71994 | 656 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); |
2cca58fd AF |
657 | DeviceState *dev = DEVICE(sbd); |
658 | musicpal_lcd_state *s = MUSICPAL_LCD(dev); | |
24859b68 | 659 | |
343ec8e4 BC |
660 | s->brightness = 7; |
661 | ||
ece71994 | 662 | memory_region_init_io(&s->iomem, obj, &musicpal_lcd_ops, s, |
19b4a424 | 663 | "musicpal-lcd", MP_LCD_SIZE); |
2cca58fd | 664 | sysbus_init_mmio(sbd, &s->iomem); |
24859b68 | 665 | |
2cca58fd | 666 | qdev_init_gpio_in(dev, musicpal_lcd_gpio_brightness_in, 3); |
24859b68 AZ |
667 | } |
668 | ||
d5b61ddd JK |
669 | static const VMStateDescription musicpal_lcd_vmsd = { |
670 | .name = "musicpal_lcd", | |
671 | .version_id = 1, | |
672 | .minimum_version_id = 1, | |
d5b61ddd JK |
673 | .fields = (VMStateField[]) { |
674 | VMSTATE_UINT32(brightness, musicpal_lcd_state), | |
675 | VMSTATE_UINT32(mode, musicpal_lcd_state), | |
676 | VMSTATE_UINT32(irqctrl, musicpal_lcd_state), | |
677 | VMSTATE_UINT32(page, musicpal_lcd_state), | |
678 | VMSTATE_UINT32(page_off, musicpal_lcd_state), | |
679 | VMSTATE_BUFFER(video_ram, musicpal_lcd_state), | |
680 | VMSTATE_END_OF_LIST() | |
681 | } | |
682 | }; | |
683 | ||
999e12bb AL |
684 | static void musicpal_lcd_class_init(ObjectClass *klass, void *data) |
685 | { | |
39bffca2 | 686 | DeviceClass *dc = DEVICE_CLASS(klass); |
999e12bb | 687 | |
39bffca2 | 688 | dc->vmsd = &musicpal_lcd_vmsd; |
ece71994 | 689 | dc->realize = musicpal_lcd_realize; |
999e12bb AL |
690 | } |
691 | ||
8c43a6f0 | 692 | static const TypeInfo musicpal_lcd_info = { |
2cca58fd | 693 | .name = TYPE_MUSICPAL_LCD, |
39bffca2 AL |
694 | .parent = TYPE_SYS_BUS_DEVICE, |
695 | .instance_size = sizeof(musicpal_lcd_state), | |
ece71994 | 696 | .instance_init = musicpal_lcd_init, |
39bffca2 | 697 | .class_init = musicpal_lcd_class_init, |
d5b61ddd JK |
698 | }; |
699 | ||
24859b68 AZ |
700 | /* PIC register offsets */ |
701 | #define MP_PIC_STATUS 0x00 | |
702 | #define MP_PIC_ENABLE_SET 0x08 | |
703 | #define MP_PIC_ENABLE_CLR 0x0C | |
704 | ||
c7bd0fd9 | 705 | #define TYPE_MV88W8618_PIC "mv88w8618_pic" |
db1015e9 | 706 | typedef struct mv88w8618_pic_state mv88w8618_pic_state; |
c7bd0fd9 AF |
707 | #define MV88W8618_PIC(obj) \ |
708 | OBJECT_CHECK(mv88w8618_pic_state, (obj), TYPE_MV88W8618_PIC) | |
709 | ||
db1015e9 | 710 | struct mv88w8618_pic_state { |
c7bd0fd9 AF |
711 | /*< private >*/ |
712 | SysBusDevice parent_obj; | |
713 | /*< public >*/ | |
714 | ||
19b4a424 | 715 | MemoryRegion iomem; |
24859b68 AZ |
716 | uint32_t level; |
717 | uint32_t enabled; | |
718 | qemu_irq parent_irq; | |
db1015e9 | 719 | }; |
24859b68 AZ |
720 | |
721 | static void mv88w8618_pic_update(mv88w8618_pic_state *s) | |
722 | { | |
723 | qemu_set_irq(s->parent_irq, (s->level & s->enabled)); | |
724 | } | |
725 | ||
726 | static void mv88w8618_pic_set_irq(void *opaque, int irq, int level) | |
727 | { | |
728 | mv88w8618_pic_state *s = opaque; | |
729 | ||
49fedd0d | 730 | if (level) { |
24859b68 | 731 | s->level |= 1 << irq; |
49fedd0d | 732 | } else { |
24859b68 | 733 | s->level &= ~(1 << irq); |
49fedd0d | 734 | } |
24859b68 AZ |
735 | mv88w8618_pic_update(s); |
736 | } | |
737 | ||
a8170e5e | 738 | static uint64_t mv88w8618_pic_read(void *opaque, hwaddr offset, |
19b4a424 | 739 | unsigned size) |
24859b68 AZ |
740 | { |
741 | mv88w8618_pic_state *s = opaque; | |
742 | ||
24859b68 AZ |
743 | switch (offset) { |
744 | case MP_PIC_STATUS: | |
745 | return s->level & s->enabled; | |
746 | ||
747 | default: | |
748 | return 0; | |
749 | } | |
750 | } | |
751 | ||
a8170e5e | 752 | static void mv88w8618_pic_write(void *opaque, hwaddr offset, |
19b4a424 | 753 | uint64_t value, unsigned size) |
24859b68 AZ |
754 | { |
755 | mv88w8618_pic_state *s = opaque; | |
756 | ||
24859b68 AZ |
757 | switch (offset) { |
758 | case MP_PIC_ENABLE_SET: | |
759 | s->enabled |= value; | |
760 | break; | |
761 | ||
762 | case MP_PIC_ENABLE_CLR: | |
763 | s->enabled &= ~value; | |
764 | s->level &= ~value; | |
765 | break; | |
766 | } | |
767 | mv88w8618_pic_update(s); | |
768 | } | |
769 | ||
d5b61ddd | 770 | static void mv88w8618_pic_reset(DeviceState *d) |
24859b68 | 771 | { |
c7bd0fd9 | 772 | mv88w8618_pic_state *s = MV88W8618_PIC(d); |
24859b68 AZ |
773 | |
774 | s->level = 0; | |
775 | s->enabled = 0; | |
776 | } | |
777 | ||
19b4a424 AK |
778 | static const MemoryRegionOps mv88w8618_pic_ops = { |
779 | .read = mv88w8618_pic_read, | |
780 | .write = mv88w8618_pic_write, | |
781 | .endianness = DEVICE_NATIVE_ENDIAN, | |
24859b68 AZ |
782 | }; |
783 | ||
ece71994 | 784 | static void mv88w8618_pic_init(Object *obj) |
24859b68 | 785 | { |
ece71994 | 786 | SysBusDevice *dev = SYS_BUS_DEVICE(obj); |
c7bd0fd9 | 787 | mv88w8618_pic_state *s = MV88W8618_PIC(dev); |
24859b68 | 788 | |
c7bd0fd9 | 789 | qdev_init_gpio_in(DEVICE(dev), mv88w8618_pic_set_irq, 32); |
b47b50fa | 790 | sysbus_init_irq(dev, &s->parent_irq); |
ece71994 | 791 | memory_region_init_io(&s->iomem, obj, &mv88w8618_pic_ops, s, |
19b4a424 | 792 | "musicpal-pic", MP_PIC_SIZE); |
750ecd44 | 793 | sysbus_init_mmio(dev, &s->iomem); |
24859b68 AZ |
794 | } |
795 | ||
d5b61ddd JK |
796 | static const VMStateDescription mv88w8618_pic_vmsd = { |
797 | .name = "mv88w8618_pic", | |
798 | .version_id = 1, | |
799 | .minimum_version_id = 1, | |
d5b61ddd JK |
800 | .fields = (VMStateField[]) { |
801 | VMSTATE_UINT32(level, mv88w8618_pic_state), | |
802 | VMSTATE_UINT32(enabled, mv88w8618_pic_state), | |
803 | VMSTATE_END_OF_LIST() | |
804 | } | |
805 | }; | |
806 | ||
999e12bb AL |
807 | static void mv88w8618_pic_class_init(ObjectClass *klass, void *data) |
808 | { | |
39bffca2 | 809 | DeviceClass *dc = DEVICE_CLASS(klass); |
999e12bb | 810 | |
39bffca2 AL |
811 | dc->reset = mv88w8618_pic_reset; |
812 | dc->vmsd = &mv88w8618_pic_vmsd; | |
999e12bb AL |
813 | } |
814 | ||
8c43a6f0 | 815 | static const TypeInfo mv88w8618_pic_info = { |
c7bd0fd9 | 816 | .name = TYPE_MV88W8618_PIC, |
39bffca2 AL |
817 | .parent = TYPE_SYS_BUS_DEVICE, |
818 | .instance_size = sizeof(mv88w8618_pic_state), | |
ece71994 | 819 | .instance_init = mv88w8618_pic_init, |
39bffca2 | 820 | .class_init = mv88w8618_pic_class_init, |
d5b61ddd JK |
821 | }; |
822 | ||
24859b68 AZ |
823 | /* PIT register offsets */ |
824 | #define MP_PIT_TIMER1_LENGTH 0x00 | |
825 | /* ... */ | |
826 | #define MP_PIT_TIMER4_LENGTH 0x0C | |
827 | #define MP_PIT_CONTROL 0x10 | |
828 | #define MP_PIT_TIMER1_VALUE 0x14 | |
829 | /* ... */ | |
830 | #define MP_PIT_TIMER4_VALUE 0x20 | |
831 | #define MP_BOARD_RESET 0x34 | |
832 | ||
833 | /* Magic board reset value (probably some watchdog behind it) */ | |
834 | #define MP_BOARD_RESET_MAGIC 0x10000 | |
835 | ||
836 | typedef struct mv88w8618_timer_state { | |
b47b50fa | 837 | ptimer_state *ptimer; |
24859b68 AZ |
838 | uint32_t limit; |
839 | int freq; | |
840 | qemu_irq irq; | |
841 | } mv88w8618_timer_state; | |
842 | ||
4adc8541 | 843 | #define TYPE_MV88W8618_PIT "mv88w8618_pit" |
db1015e9 | 844 | typedef struct mv88w8618_pit_state mv88w8618_pit_state; |
4adc8541 AF |
845 | #define MV88W8618_PIT(obj) \ |
846 | OBJECT_CHECK(mv88w8618_pit_state, (obj), TYPE_MV88W8618_PIT) | |
847 | ||
db1015e9 | 848 | struct mv88w8618_pit_state { |
4adc8541 AF |
849 | /*< private >*/ |
850 | SysBusDevice parent_obj; | |
851 | /*< public >*/ | |
852 | ||
19b4a424 | 853 | MemoryRegion iomem; |
b47b50fa | 854 | mv88w8618_timer_state timer[4]; |
db1015e9 | 855 | }; |
24859b68 AZ |
856 | |
857 | static void mv88w8618_timer_tick(void *opaque) | |
858 | { | |
859 | mv88w8618_timer_state *s = opaque; | |
860 | ||
861 | qemu_irq_raise(s->irq); | |
862 | } | |
863 | ||
b47b50fa PB |
864 | static void mv88w8618_timer_init(SysBusDevice *dev, mv88w8618_timer_state *s, |
865 | uint32_t freq) | |
24859b68 | 866 | { |
b47b50fa | 867 | sysbus_init_irq(dev, &s->irq); |
24859b68 AZ |
868 | s->freq = freq; |
869 | ||
d8052a2e | 870 | s->ptimer = ptimer_init(mv88w8618_timer_tick, s, PTIMER_POLICY_DEFAULT); |
24859b68 AZ |
871 | } |
872 | ||
a8170e5e | 873 | static uint64_t mv88w8618_pit_read(void *opaque, hwaddr offset, |
19b4a424 | 874 | unsigned size) |
24859b68 AZ |
875 | { |
876 | mv88w8618_pit_state *s = opaque; | |
877 | mv88w8618_timer_state *t; | |
878 | ||
24859b68 AZ |
879 | switch (offset) { |
880 | case MP_PIT_TIMER1_VALUE ... MP_PIT_TIMER4_VALUE: | |
b47b50fa PB |
881 | t = &s->timer[(offset-MP_PIT_TIMER1_VALUE) >> 2]; |
882 | return ptimer_get_count(t->ptimer); | |
24859b68 AZ |
883 | |
884 | default: | |
885 | return 0; | |
886 | } | |
887 | } | |
888 | ||
a8170e5e | 889 | static void mv88w8618_pit_write(void *opaque, hwaddr offset, |
19b4a424 | 890 | uint64_t value, unsigned size) |
24859b68 AZ |
891 | { |
892 | mv88w8618_pit_state *s = opaque; | |
893 | mv88w8618_timer_state *t; | |
894 | int i; | |
895 | ||
24859b68 AZ |
896 | switch (offset) { |
897 | case MP_PIT_TIMER1_LENGTH ... MP_PIT_TIMER4_LENGTH: | |
b47b50fa | 898 | t = &s->timer[offset >> 2]; |
24859b68 | 899 | t->limit = value; |
d8052a2e | 900 | ptimer_transaction_begin(t->ptimer); |
c88d6bde JK |
901 | if (t->limit > 0) { |
902 | ptimer_set_limit(t->ptimer, t->limit, 1); | |
903 | } else { | |
904 | ptimer_stop(t->ptimer); | |
905 | } | |
d8052a2e | 906 | ptimer_transaction_commit(t->ptimer); |
24859b68 AZ |
907 | break; |
908 | ||
909 | case MP_PIT_CONTROL: | |
910 | for (i = 0; i < 4; i++) { | |
c88d6bde | 911 | t = &s->timer[i]; |
d8052a2e | 912 | ptimer_transaction_begin(t->ptimer); |
c88d6bde | 913 | if (value & 0xf && t->limit > 0) { |
b47b50fa PB |
914 | ptimer_set_limit(t->ptimer, t->limit, 0); |
915 | ptimer_set_freq(t->ptimer, t->freq); | |
916 | ptimer_run(t->ptimer, 0); | |
c88d6bde JK |
917 | } else { |
918 | ptimer_stop(t->ptimer); | |
24859b68 | 919 | } |
d8052a2e | 920 | ptimer_transaction_commit(t->ptimer); |
24859b68 AZ |
921 | value >>= 4; |
922 | } | |
923 | break; | |
924 | ||
925 | case MP_BOARD_RESET: | |
49fedd0d | 926 | if (value == MP_BOARD_RESET_MAGIC) { |
cf83f140 | 927 | qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET); |
49fedd0d | 928 | } |
24859b68 AZ |
929 | break; |
930 | } | |
931 | } | |
932 | ||
d5b61ddd | 933 | static void mv88w8618_pit_reset(DeviceState *d) |
c88d6bde | 934 | { |
4adc8541 | 935 | mv88w8618_pit_state *s = MV88W8618_PIT(d); |
c88d6bde JK |
936 | int i; |
937 | ||
938 | for (i = 0; i < 4; i++) { | |
d8052a2e PM |
939 | mv88w8618_timer_state *t = &s->timer[i]; |
940 | ptimer_transaction_begin(t->ptimer); | |
941 | ptimer_stop(t->ptimer); | |
942 | ptimer_transaction_commit(t->ptimer); | |
943 | t->limit = 0; | |
c88d6bde JK |
944 | } |
945 | } | |
946 | ||
19b4a424 AK |
947 | static const MemoryRegionOps mv88w8618_pit_ops = { |
948 | .read = mv88w8618_pit_read, | |
949 | .write = mv88w8618_pit_write, | |
950 | .endianness = DEVICE_NATIVE_ENDIAN, | |
24859b68 AZ |
951 | }; |
952 | ||
ece71994 | 953 | static void mv88w8618_pit_init(Object *obj) |
24859b68 | 954 | { |
ece71994 | 955 | SysBusDevice *dev = SYS_BUS_DEVICE(obj); |
4adc8541 | 956 | mv88w8618_pit_state *s = MV88W8618_PIT(dev); |
b47b50fa | 957 | int i; |
24859b68 | 958 | |
24859b68 AZ |
959 | /* Letting them all run at 1 MHz is likely just a pragmatic |
960 | * simplification. */ | |
b47b50fa PB |
961 | for (i = 0; i < 4; i++) { |
962 | mv88w8618_timer_init(dev, &s->timer[i], 1000000); | |
963 | } | |
24859b68 | 964 | |
ece71994 | 965 | memory_region_init_io(&s->iomem, obj, &mv88w8618_pit_ops, s, |
19b4a424 | 966 | "musicpal-pit", MP_PIT_SIZE); |
750ecd44 | 967 | sysbus_init_mmio(dev, &s->iomem); |
24859b68 AZ |
968 | } |
969 | ||
d5b61ddd JK |
970 | static const VMStateDescription mv88w8618_timer_vmsd = { |
971 | .name = "timer", | |
972 | .version_id = 1, | |
973 | .minimum_version_id = 1, | |
d5b61ddd JK |
974 | .fields = (VMStateField[]) { |
975 | VMSTATE_PTIMER(ptimer, mv88w8618_timer_state), | |
976 | VMSTATE_UINT32(limit, mv88w8618_timer_state), | |
977 | VMSTATE_END_OF_LIST() | |
978 | } | |
979 | }; | |
980 | ||
981 | static const VMStateDescription mv88w8618_pit_vmsd = { | |
982 | .name = "mv88w8618_pit", | |
983 | .version_id = 1, | |
984 | .minimum_version_id = 1, | |
d5b61ddd JK |
985 | .fields = (VMStateField[]) { |
986 | VMSTATE_STRUCT_ARRAY(timer, mv88w8618_pit_state, 4, 1, | |
987 | mv88w8618_timer_vmsd, mv88w8618_timer_state), | |
988 | VMSTATE_END_OF_LIST() | |
989 | } | |
990 | }; | |
991 | ||
999e12bb AL |
992 | static void mv88w8618_pit_class_init(ObjectClass *klass, void *data) |
993 | { | |
39bffca2 | 994 | DeviceClass *dc = DEVICE_CLASS(klass); |
999e12bb | 995 | |
39bffca2 AL |
996 | dc->reset = mv88w8618_pit_reset; |
997 | dc->vmsd = &mv88w8618_pit_vmsd; | |
999e12bb AL |
998 | } |
999 | ||
8c43a6f0 | 1000 | static const TypeInfo mv88w8618_pit_info = { |
4adc8541 | 1001 | .name = TYPE_MV88W8618_PIT, |
39bffca2 AL |
1002 | .parent = TYPE_SYS_BUS_DEVICE, |
1003 | .instance_size = sizeof(mv88w8618_pit_state), | |
ece71994 | 1004 | .instance_init = mv88w8618_pit_init, |
39bffca2 | 1005 | .class_init = mv88w8618_pit_class_init, |
c88d6bde JK |
1006 | }; |
1007 | ||
24859b68 AZ |
1008 | /* Flash config register offsets */ |
1009 | #define MP_FLASHCFG_CFGR0 0x04 | |
1010 | ||
5952b01c | 1011 | #define TYPE_MV88W8618_FLASHCFG "mv88w8618_flashcfg" |
db1015e9 | 1012 | typedef struct mv88w8618_flashcfg_state mv88w8618_flashcfg_state; |
5952b01c AF |
1013 | #define MV88W8618_FLASHCFG(obj) \ |
1014 | OBJECT_CHECK(mv88w8618_flashcfg_state, (obj), TYPE_MV88W8618_FLASHCFG) | |
1015 | ||
db1015e9 | 1016 | struct mv88w8618_flashcfg_state { |
5952b01c AF |
1017 | /*< private >*/ |
1018 | SysBusDevice parent_obj; | |
1019 | /*< public >*/ | |
1020 | ||
19b4a424 | 1021 | MemoryRegion iomem; |
24859b68 | 1022 | uint32_t cfgr0; |
db1015e9 | 1023 | }; |
24859b68 | 1024 | |
19b4a424 | 1025 | static uint64_t mv88w8618_flashcfg_read(void *opaque, |
a8170e5e | 1026 | hwaddr offset, |
19b4a424 | 1027 | unsigned size) |
24859b68 AZ |
1028 | { |
1029 | mv88w8618_flashcfg_state *s = opaque; | |
1030 | ||
24859b68 AZ |
1031 | switch (offset) { |
1032 | case MP_FLASHCFG_CFGR0: | |
1033 | return s->cfgr0; | |
1034 | ||
1035 | default: | |
1036 | return 0; | |
1037 | } | |
1038 | } | |
1039 | ||
a8170e5e | 1040 | static void mv88w8618_flashcfg_write(void *opaque, hwaddr offset, |
19b4a424 | 1041 | uint64_t value, unsigned size) |
24859b68 AZ |
1042 | { |
1043 | mv88w8618_flashcfg_state *s = opaque; | |
1044 | ||
24859b68 AZ |
1045 | switch (offset) { |
1046 | case MP_FLASHCFG_CFGR0: | |
1047 | s->cfgr0 = value; | |
1048 | break; | |
1049 | } | |
1050 | } | |
1051 | ||
19b4a424 AK |
1052 | static const MemoryRegionOps mv88w8618_flashcfg_ops = { |
1053 | .read = mv88w8618_flashcfg_read, | |
1054 | .write = mv88w8618_flashcfg_write, | |
1055 | .endianness = DEVICE_NATIVE_ENDIAN, | |
24859b68 AZ |
1056 | }; |
1057 | ||
ece71994 | 1058 | static void mv88w8618_flashcfg_init(Object *obj) |
24859b68 | 1059 | { |
ece71994 | 1060 | SysBusDevice *dev = SYS_BUS_DEVICE(obj); |
5952b01c | 1061 | mv88w8618_flashcfg_state *s = MV88W8618_FLASHCFG(dev); |
24859b68 | 1062 | |
24859b68 | 1063 | s->cfgr0 = 0xfffe4285; /* Default as set by U-Boot for 8 MB flash */ |
ece71994 | 1064 | memory_region_init_io(&s->iomem, obj, &mv88w8618_flashcfg_ops, s, |
19b4a424 | 1065 | "musicpal-flashcfg", MP_FLASHCFG_SIZE); |
750ecd44 | 1066 | sysbus_init_mmio(dev, &s->iomem); |
24859b68 AZ |
1067 | } |
1068 | ||
d5b61ddd JK |
1069 | static const VMStateDescription mv88w8618_flashcfg_vmsd = { |
1070 | .name = "mv88w8618_flashcfg", | |
1071 | .version_id = 1, | |
1072 | .minimum_version_id = 1, | |
d5b61ddd JK |
1073 | .fields = (VMStateField[]) { |
1074 | VMSTATE_UINT32(cfgr0, mv88w8618_flashcfg_state), | |
1075 | VMSTATE_END_OF_LIST() | |
1076 | } | |
1077 | }; | |
1078 | ||
999e12bb AL |
1079 | static void mv88w8618_flashcfg_class_init(ObjectClass *klass, void *data) |
1080 | { | |
39bffca2 | 1081 | DeviceClass *dc = DEVICE_CLASS(klass); |
999e12bb | 1082 | |
39bffca2 | 1083 | dc->vmsd = &mv88w8618_flashcfg_vmsd; |
999e12bb AL |
1084 | } |
1085 | ||
8c43a6f0 | 1086 | static const TypeInfo mv88w8618_flashcfg_info = { |
5952b01c | 1087 | .name = TYPE_MV88W8618_FLASHCFG, |
39bffca2 AL |
1088 | .parent = TYPE_SYS_BUS_DEVICE, |
1089 | .instance_size = sizeof(mv88w8618_flashcfg_state), | |
ece71994 | 1090 | .instance_init = mv88w8618_flashcfg_init, |
39bffca2 | 1091 | .class_init = mv88w8618_flashcfg_class_init, |
d5b61ddd JK |
1092 | }; |
1093 | ||
718ec0be | 1094 | /* Misc register offsets */ |
1095 | #define MP_MISC_BOARD_REVISION 0x18 | |
1096 | ||
1097 | #define MP_BOARD_REVISION 0x31 | |
1098 | ||
db1015e9 | 1099 | struct MusicPalMiscState { |
a86f200a PM |
1100 | SysBusDevice parent_obj; |
1101 | MemoryRegion iomem; | |
db1015e9 EH |
1102 | }; |
1103 | typedef struct MusicPalMiscState MusicPalMiscState; | |
a86f200a PM |
1104 | |
1105 | #define TYPE_MUSICPAL_MISC "musicpal-misc" | |
1106 | #define MUSICPAL_MISC(obj) \ | |
1107 | OBJECT_CHECK(MusicPalMiscState, (obj), TYPE_MUSICPAL_MISC) | |
1108 | ||
a8170e5e | 1109 | static uint64_t musicpal_misc_read(void *opaque, hwaddr offset, |
19b4a424 | 1110 | unsigned size) |
718ec0be | 1111 | { |
1112 | switch (offset) { | |
1113 | case MP_MISC_BOARD_REVISION: | |
1114 | return MP_BOARD_REVISION; | |
1115 | ||
1116 | default: | |
1117 | return 0; | |
1118 | } | |
1119 | } | |
1120 | ||
a8170e5e | 1121 | static void musicpal_misc_write(void *opaque, hwaddr offset, |
19b4a424 | 1122 | uint64_t value, unsigned size) |
718ec0be | 1123 | { |
1124 | } | |
1125 | ||
19b4a424 AK |
1126 | static const MemoryRegionOps musicpal_misc_ops = { |
1127 | .read = musicpal_misc_read, | |
1128 | .write = musicpal_misc_write, | |
1129 | .endianness = DEVICE_NATIVE_ENDIAN, | |
718ec0be | 1130 | }; |
1131 | ||
a86f200a | 1132 | static void musicpal_misc_init(Object *obj) |
718ec0be | 1133 | { |
a86f200a PM |
1134 | SysBusDevice *sd = SYS_BUS_DEVICE(obj); |
1135 | MusicPalMiscState *s = MUSICPAL_MISC(obj); | |
718ec0be | 1136 | |
64bde0f3 | 1137 | memory_region_init_io(&s->iomem, OBJECT(s), &musicpal_misc_ops, NULL, |
19b4a424 | 1138 | "musicpal-misc", MP_MISC_SIZE); |
a86f200a | 1139 | sysbus_init_mmio(sd, &s->iomem); |
718ec0be | 1140 | } |
1141 | ||
a86f200a PM |
1142 | static const TypeInfo musicpal_misc_info = { |
1143 | .name = TYPE_MUSICPAL_MISC, | |
1144 | .parent = TYPE_SYS_BUS_DEVICE, | |
1145 | .instance_init = musicpal_misc_init, | |
1146 | .instance_size = sizeof(MusicPalMiscState), | |
1147 | }; | |
1148 | ||
718ec0be | 1149 | /* WLAN register offsets */ |
1150 | #define MP_WLAN_MAGIC1 0x11c | |
1151 | #define MP_WLAN_MAGIC2 0x124 | |
1152 | ||
a8170e5e | 1153 | static uint64_t mv88w8618_wlan_read(void *opaque, hwaddr offset, |
19b4a424 | 1154 | unsigned size) |
718ec0be | 1155 | { |
1156 | switch (offset) { | |
1157 | /* Workaround to allow loading the binary-only wlandrv.ko crap | |
1158 | * from the original Freecom firmware. */ | |
1159 | case MP_WLAN_MAGIC1: | |
1160 | return ~3; | |
1161 | case MP_WLAN_MAGIC2: | |
1162 | return -1; | |
1163 | ||
1164 | default: | |
1165 | return 0; | |
1166 | } | |
1167 | } | |
1168 | ||
a8170e5e | 1169 | static void mv88w8618_wlan_write(void *opaque, hwaddr offset, |
19b4a424 | 1170 | uint64_t value, unsigned size) |
718ec0be | 1171 | { |
1172 | } | |
1173 | ||
19b4a424 AK |
1174 | static const MemoryRegionOps mv88w8618_wlan_ops = { |
1175 | .read = mv88w8618_wlan_read, | |
1176 | .write =mv88w8618_wlan_write, | |
1177 | .endianness = DEVICE_NATIVE_ENDIAN, | |
718ec0be | 1178 | }; |
1179 | ||
7f7420a0 | 1180 | static void mv88w8618_wlan_realize(DeviceState *dev, Error **errp) |
718ec0be | 1181 | { |
19b4a424 | 1182 | MemoryRegion *iomem = g_new(MemoryRegion, 1); |
24859b68 | 1183 | |
64bde0f3 | 1184 | memory_region_init_io(iomem, OBJECT(dev), &mv88w8618_wlan_ops, NULL, |
19b4a424 | 1185 | "musicpal-wlan", MP_WLAN_SIZE); |
7f7420a0 | 1186 | sysbus_init_mmio(SYS_BUS_DEVICE(dev), iomem); |
718ec0be | 1187 | } |
24859b68 | 1188 | |
718ec0be | 1189 | /* GPIO register offsets */ |
1190 | #define MP_GPIO_OE_LO 0x008 | |
1191 | #define MP_GPIO_OUT_LO 0x00c | |
1192 | #define MP_GPIO_IN_LO 0x010 | |
708afdf3 JK |
1193 | #define MP_GPIO_IER_LO 0x014 |
1194 | #define MP_GPIO_IMR_LO 0x018 | |
718ec0be | 1195 | #define MP_GPIO_ISR_LO 0x020 |
1196 | #define MP_GPIO_OE_HI 0x508 | |
1197 | #define MP_GPIO_OUT_HI 0x50c | |
1198 | #define MP_GPIO_IN_HI 0x510 | |
708afdf3 JK |
1199 | #define MP_GPIO_IER_HI 0x514 |
1200 | #define MP_GPIO_IMR_HI 0x518 | |
718ec0be | 1201 | #define MP_GPIO_ISR_HI 0x520 |
24859b68 AZ |
1202 | |
1203 | /* GPIO bits & masks */ | |
24859b68 | 1204 | #define MP_GPIO_LCD_BRIGHTNESS 0x00070000 |
24859b68 | 1205 | #define MP_GPIO_I2C_DATA_BIT 29 |
24859b68 AZ |
1206 | #define MP_GPIO_I2C_CLOCK_BIT 30 |
1207 | ||
1208 | /* LCD brightness bits in GPIO_OE_HI */ | |
1209 | #define MP_OE_LCD_BRIGHTNESS 0x0007 | |
1210 | ||
7012d4b4 | 1211 | #define TYPE_MUSICPAL_GPIO "musicpal_gpio" |
db1015e9 | 1212 | typedef struct musicpal_gpio_state musicpal_gpio_state; |
7012d4b4 AF |
1213 | #define MUSICPAL_GPIO(obj) \ |
1214 | OBJECT_CHECK(musicpal_gpio_state, (obj), TYPE_MUSICPAL_GPIO) | |
1215 | ||
db1015e9 | 1216 | struct musicpal_gpio_state { |
7012d4b4 AF |
1217 | /*< private >*/ |
1218 | SysBusDevice parent_obj; | |
1219 | /*< public >*/ | |
1220 | ||
19b4a424 | 1221 | MemoryRegion iomem; |
343ec8e4 BC |
1222 | uint32_t lcd_brightness; |
1223 | uint32_t out_state; | |
1224 | uint32_t in_state; | |
708afdf3 JK |
1225 | uint32_t ier; |
1226 | uint32_t imr; | |
343ec8e4 | 1227 | uint32_t isr; |
343ec8e4 | 1228 | qemu_irq irq; |
708afdf3 | 1229 | qemu_irq out[5]; /* 3 brightness out + 2 lcd (data and clock ) */ |
db1015e9 | 1230 | }; |
343ec8e4 BC |
1231 | |
1232 | static void musicpal_gpio_brightness_update(musicpal_gpio_state *s) { | |
1233 | int i; | |
1234 | uint32_t brightness; | |
1235 | ||
1236 | /* compute brightness ratio */ | |
1237 | switch (s->lcd_brightness) { | |
1238 | case 0x00000007: | |
1239 | brightness = 0; | |
1240 | break; | |
1241 | ||
1242 | case 0x00020000: | |
1243 | brightness = 1; | |
1244 | break; | |
1245 | ||
1246 | case 0x00020001: | |
1247 | brightness = 2; | |
1248 | break; | |
1249 | ||
1250 | case 0x00040000: | |
1251 | brightness = 3; | |
1252 | break; | |
1253 | ||
1254 | case 0x00010006: | |
1255 | brightness = 4; | |
1256 | break; | |
1257 | ||
1258 | case 0x00020005: | |
1259 | brightness = 5; | |
1260 | break; | |
1261 | ||
1262 | case 0x00040003: | |
1263 | brightness = 6; | |
1264 | break; | |
1265 | ||
1266 | case 0x00030004: | |
1267 | default: | |
1268 | brightness = 7; | |
1269 | } | |
1270 | ||
1271 | /* set lcd brightness GPIOs */ | |
49fedd0d | 1272 | for (i = 0; i <= 2; i++) { |
343ec8e4 | 1273 | qemu_set_irq(s->out[i], (brightness >> i) & 1); |
49fedd0d | 1274 | } |
343ec8e4 BC |
1275 | } |
1276 | ||
708afdf3 | 1277 | static void musicpal_gpio_pin_event(void *opaque, int pin, int level) |
343ec8e4 | 1278 | { |
243cd13c | 1279 | musicpal_gpio_state *s = opaque; |
708afdf3 JK |
1280 | uint32_t mask = 1 << pin; |
1281 | uint32_t delta = level << pin; | |
1282 | uint32_t old = s->in_state & mask; | |
343ec8e4 | 1283 | |
708afdf3 JK |
1284 | s->in_state &= ~mask; |
1285 | s->in_state |= delta; | |
343ec8e4 | 1286 | |
708afdf3 JK |
1287 | if ((old ^ delta) && |
1288 | ((level && (s->imr & mask)) || (!level && (s->ier & mask)))) { | |
1289 | s->isr = mask; | |
1290 | qemu_irq_raise(s->irq); | |
343ec8e4 | 1291 | } |
343ec8e4 BC |
1292 | } |
1293 | ||
a8170e5e | 1294 | static uint64_t musicpal_gpio_read(void *opaque, hwaddr offset, |
19b4a424 | 1295 | unsigned size) |
24859b68 | 1296 | { |
243cd13c | 1297 | musicpal_gpio_state *s = opaque; |
343ec8e4 | 1298 | |
24859b68 | 1299 | switch (offset) { |
24859b68 | 1300 | case MP_GPIO_OE_HI: /* used for LCD brightness control */ |
343ec8e4 | 1301 | return s->lcd_brightness & MP_OE_LCD_BRIGHTNESS; |
24859b68 AZ |
1302 | |
1303 | case MP_GPIO_OUT_LO: | |
343ec8e4 | 1304 | return s->out_state & 0xFFFF; |
24859b68 | 1305 | case MP_GPIO_OUT_HI: |
343ec8e4 | 1306 | return s->out_state >> 16; |
24859b68 AZ |
1307 | |
1308 | case MP_GPIO_IN_LO: | |
343ec8e4 | 1309 | return s->in_state & 0xFFFF; |
24859b68 | 1310 | case MP_GPIO_IN_HI: |
343ec8e4 | 1311 | return s->in_state >> 16; |
24859b68 | 1312 | |
708afdf3 JK |
1313 | case MP_GPIO_IER_LO: |
1314 | return s->ier & 0xFFFF; | |
1315 | case MP_GPIO_IER_HI: | |
1316 | return s->ier >> 16; | |
1317 | ||
1318 | case MP_GPIO_IMR_LO: | |
1319 | return s->imr & 0xFFFF; | |
1320 | case MP_GPIO_IMR_HI: | |
1321 | return s->imr >> 16; | |
1322 | ||
24859b68 | 1323 | case MP_GPIO_ISR_LO: |
343ec8e4 | 1324 | return s->isr & 0xFFFF; |
24859b68 | 1325 | case MP_GPIO_ISR_HI: |
343ec8e4 | 1326 | return s->isr >> 16; |
24859b68 | 1327 | |
24859b68 AZ |
1328 | default: |
1329 | return 0; | |
1330 | } | |
1331 | } | |
1332 | ||
a8170e5e | 1333 | static void musicpal_gpio_write(void *opaque, hwaddr offset, |
19b4a424 | 1334 | uint64_t value, unsigned size) |
24859b68 | 1335 | { |
243cd13c | 1336 | musicpal_gpio_state *s = opaque; |
24859b68 AZ |
1337 | switch (offset) { |
1338 | case MP_GPIO_OE_HI: /* used for LCD brightness control */ | |
343ec8e4 | 1339 | s->lcd_brightness = (s->lcd_brightness & MP_GPIO_LCD_BRIGHTNESS) | |
24859b68 | 1340 | (value & MP_OE_LCD_BRIGHTNESS); |
343ec8e4 | 1341 | musicpal_gpio_brightness_update(s); |
24859b68 AZ |
1342 | break; |
1343 | ||
1344 | case MP_GPIO_OUT_LO: | |
343ec8e4 | 1345 | s->out_state = (s->out_state & 0xFFFF0000) | (value & 0xFFFF); |
24859b68 AZ |
1346 | break; |
1347 | case MP_GPIO_OUT_HI: | |
343ec8e4 BC |
1348 | s->out_state = (s->out_state & 0xFFFF) | (value << 16); |
1349 | s->lcd_brightness = (s->lcd_brightness & 0xFFFF) | | |
1350 | (s->out_state & MP_GPIO_LCD_BRIGHTNESS); | |
1351 | musicpal_gpio_brightness_update(s); | |
d074769c AZ |
1352 | qemu_set_irq(s->out[3], (s->out_state >> MP_GPIO_I2C_DATA_BIT) & 1); |
1353 | qemu_set_irq(s->out[4], (s->out_state >> MP_GPIO_I2C_CLOCK_BIT) & 1); | |
24859b68 AZ |
1354 | break; |
1355 | ||
708afdf3 JK |
1356 | case MP_GPIO_IER_LO: |
1357 | s->ier = (s->ier & 0xFFFF0000) | (value & 0xFFFF); | |
1358 | break; | |
1359 | case MP_GPIO_IER_HI: | |
1360 | s->ier = (s->ier & 0xFFFF) | (value << 16); | |
1361 | break; | |
1362 | ||
1363 | case MP_GPIO_IMR_LO: | |
1364 | s->imr = (s->imr & 0xFFFF0000) | (value & 0xFFFF); | |
1365 | break; | |
1366 | case MP_GPIO_IMR_HI: | |
1367 | s->imr = (s->imr & 0xFFFF) | (value << 16); | |
1368 | break; | |
24859b68 AZ |
1369 | } |
1370 | } | |
1371 | ||
19b4a424 AK |
1372 | static const MemoryRegionOps musicpal_gpio_ops = { |
1373 | .read = musicpal_gpio_read, | |
1374 | .write = musicpal_gpio_write, | |
1375 | .endianness = DEVICE_NATIVE_ENDIAN, | |
718ec0be | 1376 | }; |
1377 | ||
d5b61ddd | 1378 | static void musicpal_gpio_reset(DeviceState *d) |
718ec0be | 1379 | { |
7012d4b4 | 1380 | musicpal_gpio_state *s = MUSICPAL_GPIO(d); |
30624c92 JK |
1381 | |
1382 | s->lcd_brightness = 0; | |
1383 | s->out_state = 0; | |
343ec8e4 | 1384 | s->in_state = 0xffffffff; |
708afdf3 JK |
1385 | s->ier = 0; |
1386 | s->imr = 0; | |
343ec8e4 BC |
1387 | s->isr = 0; |
1388 | } | |
1389 | ||
ece71994 | 1390 | static void musicpal_gpio_init(Object *obj) |
343ec8e4 | 1391 | { |
ece71994 | 1392 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); |
7012d4b4 AF |
1393 | DeviceState *dev = DEVICE(sbd); |
1394 | musicpal_gpio_state *s = MUSICPAL_GPIO(dev); | |
718ec0be | 1395 | |
7012d4b4 | 1396 | sysbus_init_irq(sbd, &s->irq); |
343ec8e4 | 1397 | |
ece71994 | 1398 | memory_region_init_io(&s->iomem, obj, &musicpal_gpio_ops, s, |
19b4a424 | 1399 | "musicpal-gpio", MP_GPIO_SIZE); |
7012d4b4 | 1400 | sysbus_init_mmio(sbd, &s->iomem); |
343ec8e4 | 1401 | |
7012d4b4 | 1402 | qdev_init_gpio_out(dev, s->out, ARRAY_SIZE(s->out)); |
708afdf3 | 1403 | |
7012d4b4 | 1404 | qdev_init_gpio_in(dev, musicpal_gpio_pin_event, 32); |
718ec0be | 1405 | } |
1406 | ||
d5b61ddd JK |
1407 | static const VMStateDescription musicpal_gpio_vmsd = { |
1408 | .name = "musicpal_gpio", | |
1409 | .version_id = 1, | |
1410 | .minimum_version_id = 1, | |
d5b61ddd JK |
1411 | .fields = (VMStateField[]) { |
1412 | VMSTATE_UINT32(lcd_brightness, musicpal_gpio_state), | |
1413 | VMSTATE_UINT32(out_state, musicpal_gpio_state), | |
1414 | VMSTATE_UINT32(in_state, musicpal_gpio_state), | |
1415 | VMSTATE_UINT32(ier, musicpal_gpio_state), | |
1416 | VMSTATE_UINT32(imr, musicpal_gpio_state), | |
1417 | VMSTATE_UINT32(isr, musicpal_gpio_state), | |
1418 | VMSTATE_END_OF_LIST() | |
1419 | } | |
1420 | }; | |
1421 | ||
999e12bb AL |
1422 | static void musicpal_gpio_class_init(ObjectClass *klass, void *data) |
1423 | { | |
39bffca2 | 1424 | DeviceClass *dc = DEVICE_CLASS(klass); |
999e12bb | 1425 | |
39bffca2 AL |
1426 | dc->reset = musicpal_gpio_reset; |
1427 | dc->vmsd = &musicpal_gpio_vmsd; | |
999e12bb AL |
1428 | } |
1429 | ||
8c43a6f0 | 1430 | static const TypeInfo musicpal_gpio_info = { |
7012d4b4 | 1431 | .name = TYPE_MUSICPAL_GPIO, |
39bffca2 AL |
1432 | .parent = TYPE_SYS_BUS_DEVICE, |
1433 | .instance_size = sizeof(musicpal_gpio_state), | |
ece71994 | 1434 | .instance_init = musicpal_gpio_init, |
39bffca2 | 1435 | .class_init = musicpal_gpio_class_init, |
30624c92 JK |
1436 | }; |
1437 | ||
24859b68 | 1438 | /* Keyboard codes & masks */ |
7c6ce4ba | 1439 | #define KEY_RELEASED 0x80 |
24859b68 AZ |
1440 | #define KEY_CODE 0x7f |
1441 | ||
1442 | #define KEYCODE_TAB 0x0f | |
1443 | #define KEYCODE_ENTER 0x1c | |
1444 | #define KEYCODE_F 0x21 | |
1445 | #define KEYCODE_M 0x32 | |
1446 | ||
1447 | #define KEYCODE_EXTENDED 0xe0 | |
1448 | #define KEYCODE_UP 0x48 | |
1449 | #define KEYCODE_DOWN 0x50 | |
1450 | #define KEYCODE_LEFT 0x4b | |
1451 | #define KEYCODE_RIGHT 0x4d | |
1452 | ||
708afdf3 | 1453 | #define MP_KEY_WHEEL_VOL (1 << 0) |
343ec8e4 BC |
1454 | #define MP_KEY_WHEEL_VOL_INV (1 << 1) |
1455 | #define MP_KEY_WHEEL_NAV (1 << 2) | |
1456 | #define MP_KEY_WHEEL_NAV_INV (1 << 3) | |
1457 | #define MP_KEY_BTN_FAVORITS (1 << 4) | |
1458 | #define MP_KEY_BTN_MENU (1 << 5) | |
1459 | #define MP_KEY_BTN_VOLUME (1 << 6) | |
1460 | #define MP_KEY_BTN_NAVIGATION (1 << 7) | |
1461 | ||
3bdf5327 | 1462 | #define TYPE_MUSICPAL_KEY "musicpal_key" |
db1015e9 | 1463 | typedef struct musicpal_key_state musicpal_key_state; |
3bdf5327 AF |
1464 | #define MUSICPAL_KEY(obj) \ |
1465 | OBJECT_CHECK(musicpal_key_state, (obj), TYPE_MUSICPAL_KEY) | |
1466 | ||
db1015e9 | 1467 | struct musicpal_key_state { |
3bdf5327 AF |
1468 | /*< private >*/ |
1469 | SysBusDevice parent_obj; | |
1470 | /*< public >*/ | |
1471 | ||
4f5c9479 | 1472 | MemoryRegion iomem; |
343ec8e4 | 1473 | uint32_t kbd_extended; |
708afdf3 JK |
1474 | uint32_t pressed_keys; |
1475 | qemu_irq out[8]; | |
db1015e9 | 1476 | }; |
343ec8e4 | 1477 | |
24859b68 AZ |
1478 | static void musicpal_key_event(void *opaque, int keycode) |
1479 | { | |
243cd13c | 1480 | musicpal_key_state *s = opaque; |
24859b68 | 1481 | uint32_t event = 0; |
343ec8e4 | 1482 | int i; |
24859b68 AZ |
1483 | |
1484 | if (keycode == KEYCODE_EXTENDED) { | |
343ec8e4 | 1485 | s->kbd_extended = 1; |
24859b68 AZ |
1486 | return; |
1487 | } | |
1488 | ||
49fedd0d | 1489 | if (s->kbd_extended) { |
24859b68 AZ |
1490 | switch (keycode & KEY_CODE) { |
1491 | case KEYCODE_UP: | |
343ec8e4 | 1492 | event = MP_KEY_WHEEL_NAV | MP_KEY_WHEEL_NAV_INV; |
24859b68 AZ |
1493 | break; |
1494 | ||
1495 | case KEYCODE_DOWN: | |
343ec8e4 | 1496 | event = MP_KEY_WHEEL_NAV; |
24859b68 AZ |
1497 | break; |
1498 | ||
1499 | case KEYCODE_LEFT: | |
343ec8e4 | 1500 | event = MP_KEY_WHEEL_VOL | MP_KEY_WHEEL_VOL_INV; |
24859b68 AZ |
1501 | break; |
1502 | ||
1503 | case KEYCODE_RIGHT: | |
343ec8e4 | 1504 | event = MP_KEY_WHEEL_VOL; |
24859b68 AZ |
1505 | break; |
1506 | } | |
49fedd0d | 1507 | } else { |
24859b68 AZ |
1508 | switch (keycode & KEY_CODE) { |
1509 | case KEYCODE_F: | |
343ec8e4 | 1510 | event = MP_KEY_BTN_FAVORITS; |
24859b68 AZ |
1511 | break; |
1512 | ||
1513 | case KEYCODE_TAB: | |
343ec8e4 | 1514 | event = MP_KEY_BTN_VOLUME; |
24859b68 AZ |
1515 | break; |
1516 | ||
1517 | case KEYCODE_ENTER: | |
343ec8e4 | 1518 | event = MP_KEY_BTN_NAVIGATION; |
24859b68 AZ |
1519 | break; |
1520 | ||
1521 | case KEYCODE_M: | |
343ec8e4 | 1522 | event = MP_KEY_BTN_MENU; |
24859b68 AZ |
1523 | break; |
1524 | } | |
7c6ce4ba | 1525 | /* Do not repeat already pressed buttons */ |
708afdf3 | 1526 | if (!(keycode & KEY_RELEASED) && (s->pressed_keys & event)) { |
7c6ce4ba | 1527 | event = 0; |
708afdf3 | 1528 | } |
7c6ce4ba | 1529 | } |
24859b68 | 1530 | |
7c6ce4ba | 1531 | if (event) { |
708afdf3 JK |
1532 | /* Raise GPIO pin first if repeating a key */ |
1533 | if (!(keycode & KEY_RELEASED) && (s->pressed_keys & event)) { | |
1534 | for (i = 0; i <= 7; i++) { | |
1535 | if (event & (1 << i)) { | |
1536 | qemu_set_irq(s->out[i], 1); | |
1537 | } | |
1538 | } | |
1539 | } | |
1540 | for (i = 0; i <= 7; i++) { | |
1541 | if (event & (1 << i)) { | |
1542 | qemu_set_irq(s->out[i], !!(keycode & KEY_RELEASED)); | |
1543 | } | |
1544 | } | |
7c6ce4ba | 1545 | if (keycode & KEY_RELEASED) { |
708afdf3 | 1546 | s->pressed_keys &= ~event; |
7c6ce4ba | 1547 | } else { |
708afdf3 | 1548 | s->pressed_keys |= event; |
7c6ce4ba | 1549 | } |
24859b68 AZ |
1550 | } |
1551 | ||
343ec8e4 BC |
1552 | s->kbd_extended = 0; |
1553 | } | |
1554 | ||
ece71994 | 1555 | static void musicpal_key_init(Object *obj) |
343ec8e4 | 1556 | { |
ece71994 | 1557 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); |
3bdf5327 AF |
1558 | DeviceState *dev = DEVICE(sbd); |
1559 | musicpal_key_state *s = MUSICPAL_KEY(dev); | |
343ec8e4 | 1560 | |
ece71994 | 1561 | memory_region_init(&s->iomem, obj, "dummy", 0); |
3bdf5327 | 1562 | sysbus_init_mmio(sbd, &s->iomem); |
343ec8e4 BC |
1563 | |
1564 | s->kbd_extended = 0; | |
708afdf3 | 1565 | s->pressed_keys = 0; |
343ec8e4 | 1566 | |
3bdf5327 | 1567 | qdev_init_gpio_out(dev, s->out, ARRAY_SIZE(s->out)); |
343ec8e4 BC |
1568 | |
1569 | qemu_add_kbd_event_handler(musicpal_key_event, s); | |
24859b68 AZ |
1570 | } |
1571 | ||
d5b61ddd JK |
1572 | static const VMStateDescription musicpal_key_vmsd = { |
1573 | .name = "musicpal_key", | |
1574 | .version_id = 1, | |
1575 | .minimum_version_id = 1, | |
d5b61ddd JK |
1576 | .fields = (VMStateField[]) { |
1577 | VMSTATE_UINT32(kbd_extended, musicpal_key_state), | |
1578 | VMSTATE_UINT32(pressed_keys, musicpal_key_state), | |
1579 | VMSTATE_END_OF_LIST() | |
1580 | } | |
1581 | }; | |
1582 | ||
999e12bb AL |
1583 | static void musicpal_key_class_init(ObjectClass *klass, void *data) |
1584 | { | |
39bffca2 | 1585 | DeviceClass *dc = DEVICE_CLASS(klass); |
999e12bb | 1586 | |
39bffca2 | 1587 | dc->vmsd = &musicpal_key_vmsd; |
999e12bb AL |
1588 | } |
1589 | ||
8c43a6f0 | 1590 | static const TypeInfo musicpal_key_info = { |
3bdf5327 | 1591 | .name = TYPE_MUSICPAL_KEY, |
39bffca2 AL |
1592 | .parent = TYPE_SYS_BUS_DEVICE, |
1593 | .instance_size = sizeof(musicpal_key_state), | |
ece71994 | 1594 | .instance_init = musicpal_key_init, |
39bffca2 | 1595 | .class_init = musicpal_key_class_init, |
d5b61ddd JK |
1596 | }; |
1597 | ||
24859b68 AZ |
1598 | static struct arm_boot_info musicpal_binfo = { |
1599 | .loader_start = 0x0, | |
1600 | .board_id = 0x20e, | |
1601 | }; | |
1602 | ||
3ef96221 | 1603 | static void musicpal_init(MachineState *machine) |
24859b68 | 1604 | { |
f25608e9 | 1605 | ARMCPU *cpu; |
b47b50fa PB |
1606 | qemu_irq pic[32]; |
1607 | DeviceState *dev; | |
d074769c | 1608 | DeviceState *i2c_dev; |
343ec8e4 BC |
1609 | DeviceState *lcd_dev; |
1610 | DeviceState *key_dev; | |
1373b15b | 1611 | I2CSlave *wm8750_dev; |
d074769c | 1612 | SysBusDevice *s; |
a5c82852 | 1613 | I2CBus *i2c; |
b47b50fa | 1614 | int i; |
24859b68 | 1615 | unsigned long flash_size; |
751c6a17 | 1616 | DriveInfo *dinfo; |
3ed61312 | 1617 | MachineClass *mc = MACHINE_GET_CLASS(machine); |
19b4a424 | 1618 | MemoryRegion *address_space_mem = get_system_memory(); |
19b4a424 | 1619 | MemoryRegion *sram = g_new(MemoryRegion, 1); |
24859b68 | 1620 | |
3ed61312 IM |
1621 | /* For now we use a fixed - the original - RAM size */ |
1622 | if (machine->ram_size != mc->default_ram_size) { | |
1623 | char *sz = size_to_str(mc->default_ram_size); | |
1624 | error_report("Invalid RAM size, should be %s", sz); | |
1625 | g_free(sz); | |
1626 | exit(EXIT_FAILURE); | |
1627 | } | |
1628 | ||
ba1ba5cc | 1629 | cpu = ARM_CPU(cpu_create(machine->cpu_type)); |
24859b68 | 1630 | |
3ed61312 | 1631 | memory_region_add_subregion(address_space_mem, 0, machine->ram); |
24859b68 | 1632 | |
98a99ce0 | 1633 | memory_region_init_ram(sram, NULL, "musicpal.sram", MP_SRAM_SIZE, |
f8ed85ac | 1634 | &error_fatal); |
19b4a424 | 1635 | memory_region_add_subregion(address_space_mem, MP_SRAM_BASE, sram); |
24859b68 | 1636 | |
c7bd0fd9 | 1637 | dev = sysbus_create_simple(TYPE_MV88W8618_PIC, MP_PIC_BASE, |
fcef61ec | 1638 | qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_IRQ)); |
b47b50fa | 1639 | for (i = 0; i < 32; i++) { |
067a3ddc | 1640 | pic[i] = qdev_get_gpio_in(dev, i); |
b47b50fa | 1641 | } |
4adc8541 | 1642 | sysbus_create_varargs(TYPE_MV88W8618_PIT, MP_PIT_BASE, pic[MP_TIMER1_IRQ], |
b47b50fa PB |
1643 | pic[MP_TIMER2_IRQ], pic[MP_TIMER3_IRQ], |
1644 | pic[MP_TIMER4_IRQ], NULL); | |
24859b68 | 1645 | |
4758567b PMD |
1646 | serial_mm_init(address_space_mem, MP_UART1_BASE, 2, pic[MP_UART1_IRQ], |
1647 | 1825000, serial_hd(0), DEVICE_NATIVE_ENDIAN); | |
1648 | serial_mm_init(address_space_mem, MP_UART2_BASE, 2, pic[MP_UART2_IRQ], | |
1649 | 1825000, serial_hd(1), DEVICE_NATIVE_ENDIAN); | |
24859b68 AZ |
1650 | |
1651 | /* Register flash */ | |
751c6a17 GH |
1652 | dinfo = drive_get(IF_PFLASH, 0, 0); |
1653 | if (dinfo) { | |
4be74634 | 1654 | BlockBackend *blk = blk_by_legacy_dinfo(dinfo); |
fa1d36df | 1655 | |
4be74634 | 1656 | flash_size = blk_getlength(blk); |
24859b68 AZ |
1657 | if (flash_size != 8*1024*1024 && flash_size != 16*1024*1024 && |
1658 | flash_size != 32*1024*1024) { | |
c0dbca36 | 1659 | error_report("Invalid flash image size"); |
24859b68 AZ |
1660 | exit(1); |
1661 | } | |
1662 | ||
1663 | /* | |
1664 | * The original U-Boot accesses the flash at 0xFE000000 instead of | |
1665 | * 0xFF800000 (if there is 8 MB flash). So remap flash access if the | |
1666 | * image is smaller than 32 MB. | |
1667 | */ | |
940d5b13 | 1668 | pflash_cfi02_register(0x100000000ULL - MP_FLASH_SIZE_MAX, |
cfe5f011 | 1669 | "musicpal.flash", flash_size, |
ce14710f | 1670 | blk, 0x10000, |
5f9fc5ad BS |
1671 | MP_FLASH_SIZE_MAX / flash_size, |
1672 | 2, 0x00BF, 0x236D, 0x0000, 0x0000, | |
01e0451a | 1673 | 0x5555, 0x2AAA, 0); |
24859b68 | 1674 | } |
5952b01c | 1675 | sysbus_create_simple(TYPE_MV88W8618_FLASHCFG, MP_FLASHCFG_BASE, NULL); |
24859b68 | 1676 | |
b47b50fa | 1677 | qemu_check_nic_model(&nd_table[0], "mv88w8618"); |
3e80f690 | 1678 | dev = qdev_new(TYPE_MV88W8618_ETH); |
4c91cd28 | 1679 | qdev_set_nic_properties(dev, &nd_table[0]); |
79ed6fd6 PMD |
1680 | object_property_set_link(OBJECT(dev), "dma-memory", |
1681 | OBJECT(get_system_memory()), &error_fatal); | |
3c6ef471 | 1682 | sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); |
1356b98d AF |
1683 | sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, MP_ETH_BASE); |
1684 | sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[MP_ETH_IRQ]); | |
24859b68 | 1685 | |
b47b50fa | 1686 | sysbus_create_simple("mv88w8618_wlan", MP_WLAN_BASE, NULL); |
718ec0be | 1687 | |
a86f200a | 1688 | sysbus_create_simple(TYPE_MUSICPAL_MISC, MP_MISC_BASE, NULL); |
343ec8e4 | 1689 | |
7012d4b4 AF |
1690 | dev = sysbus_create_simple(TYPE_MUSICPAL_GPIO, MP_GPIO_BASE, |
1691 | pic[MP_GPIO_IRQ]); | |
d04fba94 | 1692 | i2c_dev = sysbus_create_simple("gpio_i2c", -1, NULL); |
a5c82852 | 1693 | i2c = (I2CBus *)qdev_get_child_bus(i2c_dev, "i2c"); |
d074769c | 1694 | |
2cca58fd | 1695 | lcd_dev = sysbus_create_simple(TYPE_MUSICPAL_LCD, MP_LCD_BASE, NULL); |
3bdf5327 | 1696 | key_dev = sysbus_create_simple(TYPE_MUSICPAL_KEY, -1, NULL); |
343ec8e4 | 1697 | |
d074769c | 1698 | /* I2C read data */ |
708afdf3 JK |
1699 | qdev_connect_gpio_out(i2c_dev, 0, |
1700 | qdev_get_gpio_in(dev, MP_GPIO_I2C_DATA_BIT)); | |
d074769c AZ |
1701 | /* I2C data */ |
1702 | qdev_connect_gpio_out(dev, 3, qdev_get_gpio_in(i2c_dev, 0)); | |
1703 | /* I2C clock */ | |
1704 | qdev_connect_gpio_out(dev, 4, qdev_get_gpio_in(i2c_dev, 1)); | |
1705 | ||
49fedd0d | 1706 | for (i = 0; i < 3; i++) { |
343ec8e4 | 1707 | qdev_connect_gpio_out(dev, i, qdev_get_gpio_in(lcd_dev, i)); |
49fedd0d | 1708 | } |
708afdf3 JK |
1709 | for (i = 0; i < 4; i++) { |
1710 | qdev_connect_gpio_out(key_dev, i, qdev_get_gpio_in(dev, i + 8)); | |
1711 | } | |
1712 | for (i = 4; i < 8; i++) { | |
1713 | qdev_connect_gpio_out(key_dev, i, qdev_get_gpio_in(dev, i + 15)); | |
1714 | } | |
24859b68 | 1715 | |
1373b15b | 1716 | wm8750_dev = i2c_slave_create_simple(i2c, TYPE_WM8750, MP_WM_ADDR); |
3e80f690 | 1717 | dev = qdev_new(TYPE_MV88W8618_AUDIO); |
1356b98d | 1718 | s = SYS_BUS_DEVICE(dev); |
5325cc34 MA |
1719 | object_property_set_link(OBJECT(dev), "wm8750", OBJECT(wm8750_dev), |
1720 | NULL); | |
3c6ef471 | 1721 | sysbus_realize_and_unref(s, &error_fatal); |
d074769c AZ |
1722 | sysbus_mmio_map(s, 0, MP_AUDIO_BASE); |
1723 | sysbus_connect_irq(s, 0, pic[MP_AUDIO_IRQ]); | |
d074769c | 1724 | |
24859b68 | 1725 | musicpal_binfo.ram_size = MP_RAM_DEFAULT_SIZE; |
2744ece8 | 1726 | arm_load_kernel(cpu, machine, &musicpal_binfo); |
24859b68 AZ |
1727 | } |
1728 | ||
e264d29d | 1729 | static void musicpal_machine_init(MachineClass *mc) |
f80f9ec9 | 1730 | { |
e264d29d EH |
1731 | mc->desc = "Marvell 88w8618 / MusicPal (ARM926EJ-S)"; |
1732 | mc->init = musicpal_init; | |
4672cbd7 | 1733 | mc->ignore_memory_transaction_failures = true; |
ba1ba5cc | 1734 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("arm926"); |
3ed61312 IM |
1735 | mc->default_ram_size = MP_RAM_DEFAULT_SIZE; |
1736 | mc->default_ram_id = "musicpal.ram"; | |
f80f9ec9 AL |
1737 | } |
1738 | ||
e264d29d | 1739 | DEFINE_MACHINE("musicpal", musicpal_machine_init) |
f80f9ec9 | 1740 | |
999e12bb AL |
1741 | static void mv88w8618_wlan_class_init(ObjectClass *klass, void *data) |
1742 | { | |
7f7420a0 | 1743 | DeviceClass *dc = DEVICE_CLASS(klass); |
999e12bb | 1744 | |
7f7420a0 | 1745 | dc->realize = mv88w8618_wlan_realize; |
999e12bb AL |
1746 | } |
1747 | ||
8c43a6f0 | 1748 | static const TypeInfo mv88w8618_wlan_info = { |
39bffca2 AL |
1749 | .name = "mv88w8618_wlan", |
1750 | .parent = TYPE_SYS_BUS_DEVICE, | |
1751 | .instance_size = sizeof(SysBusDevice), | |
1752 | .class_init = mv88w8618_wlan_class_init, | |
999e12bb AL |
1753 | }; |
1754 | ||
83f7d43a | 1755 | static void musicpal_register_types(void) |
b47b50fa | 1756 | { |
39bffca2 AL |
1757 | type_register_static(&mv88w8618_pic_info); |
1758 | type_register_static(&mv88w8618_pit_info); | |
1759 | type_register_static(&mv88w8618_flashcfg_info); | |
1760 | type_register_static(&mv88w8618_eth_info); | |
1761 | type_register_static(&mv88w8618_wlan_info); | |
1762 | type_register_static(&musicpal_lcd_info); | |
1763 | type_register_static(&musicpal_gpio_info); | |
1764 | type_register_static(&musicpal_key_info); | |
a86f200a | 1765 | type_register_static(&musicpal_misc_info); |
b47b50fa PB |
1766 | } |
1767 | ||
83f7d43a | 1768 | type_init(musicpal_register_types) |