]>
Commit | Line | Data |
---|---|---|
2a6a4076 MA |
1 | #ifndef QEMU_MIPS_DEFS_H |
2 | #define QEMU_MIPS_DEFS_H | |
6af0bf9c | 3 | |
e9c71dd1 | 4 | /* Real pages are variable size... */ |
814b9a47 | 5 | #define MIPS_TLB_MAX 128 |
6af0bf9c | 6 | |
45ebdd24 PMD |
7 | /* |
8 | * bit definitions for insn_flags (ISAs/ASEs flags) | |
9 | * ------------------------------------------------ | |
10 | */ | |
11 | /* | |
af868995 | 12 | * bits 0-23: MIPS base instruction sets |
45ebdd24 PMD |
13 | */ |
14 | #define ISA_MIPS1 0x0000000000000001ULL | |
15 | #define ISA_MIPS2 0x0000000000000002ULL | |
b0586b38 | 16 | #define ISA_MIPS3 0x0000000000000004ULL /* 64-bit */ |
45ebdd24 PMD |
17 | #define ISA_MIPS4 0x0000000000000008ULL |
18 | #define ISA_MIPS5 0x0000000000000010ULL | |
19 | #define ISA_MIPS32 0x0000000000000020ULL | |
20 | #define ISA_MIPS32R2 0x0000000000000040ULL | |
45ebdd24 | 21 | #define ISA_MIPS32R3 0x0000000000000200ULL |
45ebdd24 | 22 | #define ISA_MIPS32R5 0x0000000000000800ULL |
45ebdd24 PMD |
23 | #define ISA_MIPS32R6 0x0000000000002000ULL |
24 | #define ISA_MIPS64R6 0x0000000000004000ULL | |
25 | #define ISA_NANOMIPS32 0x0000000000008000ULL | |
26 | /* | |
af868995 | 27 | * bits 24-39: MIPS ASEs |
45ebdd24 | 28 | */ |
af868995 HC |
29 | #define ASE_MIPS16 0x0000000001000000ULL |
30 | #define ASE_MIPS3D 0x0000000002000000ULL | |
31 | #define ASE_MDMX 0x0000000004000000ULL | |
32 | #define ASE_DSP 0x0000000008000000ULL | |
33 | #define ASE_DSP_R2 0x0000000010000000ULL | |
34 | #define ASE_DSP_R3 0x0000000020000000ULL | |
35 | #define ASE_MT 0x0000000040000000ULL | |
36 | #define ASE_SMARTMIPS 0x0000000080000000ULL | |
37 | #define ASE_MICROMIPS 0x0000000100000000ULL | |
38 | #define ASE_MSA 0x0000000200000000ULL | |
45ebdd24 | 39 | /* |
af868995 | 40 | * bits 40-51: vendor-specific base instruction sets |
45ebdd24 | 41 | */ |
af868995 HC |
42 | #define INSN_VR54XX 0x0000010000000000ULL |
43 | #define INSN_R5900 0x0000020000000000ULL | |
44 | #define INSN_LOONGSON2E 0x0000040000000000ULL | |
45 | #define INSN_LOONGSON2F 0x0000080000000000ULL | |
46 | #define INSN_LOONGSON3A 0x0000100000000000ULL | |
45ebdd24 | 47 | /* |
af868995 | 48 | * bits 52-63: vendor-specific ASEs |
45ebdd24 | 49 | */ |
7f4d0651 | 50 | /* MultiMedia Instructions defined by R5900 */ |
af868995 | 51 | #define ASE_MMI 0x0010000000000000ULL |
7f4d0651 | 52 | /* MIPS eXtension/enhanced Unit defined by Ingenic */ |
af868995 | 53 | #define ASE_MXU 0x0020000000000000ULL |
7f4d0651 | 54 | /* Loongson MultiMedia Instructions */ |
af868995 | 55 | #define ASE_LMMI 0x0040000000000000ULL |
7f4d0651 | 56 | /* Loongson EXTensions */ |
af868995 | 57 | #define ASE_LEXT 0x0080000000000000ULL |
e189e748 | 58 | |
e9c71dd1 | 59 | /* MIPS CPU defines. */ |
f823213c AM |
60 | #define CPU_MIPS1 (ISA_MIPS1) |
61 | #define CPU_MIPS2 (CPU_MIPS1 | ISA_MIPS2) | |
62 | #define CPU_MIPS3 (CPU_MIPS2 | ISA_MIPS3) | |
63 | #define CPU_MIPS4 (CPU_MIPS3 | ISA_MIPS4) | |
bf552377 | 64 | #define CPU_MIPS5 (CPU_MIPS4 | ISA_MIPS5) |
f823213c AM |
65 | #define CPU_VR54XX (CPU_MIPS4 | INSN_VR54XX) |
66 | #define CPU_R5900 (CPU_MIPS3 | INSN_R5900) | |
67 | #define CPU_LOONGSON2E (CPU_MIPS3 | INSN_LOONGSON2E) | |
8e2d5831 | 68 | #define CPU_LOONGSON2F (CPU_MIPS3 | INSN_LOONGSON2F | ASE_LMMI) |
e9c71dd1 | 69 | |
b0586b38 PMD |
70 | #define CPU_MIPS64 (ISA_MIPS3) |
71 | ||
e9c71dd1 | 72 | /* MIPS Technologies "Release 1" */ |
8b0ea9b6 | 73 | #define CPU_MIPS32R1 (CPU_MIPS2 | ISA_MIPS32) |
08e2262f | 74 | #define CPU_MIPS64R1 (CPU_MIPS5 | CPU_MIPS32R1) |
e189e748 | 75 | |
e9c71dd1 | 76 | /* MIPS Technologies "Release 2" */ |
8b0ea9b6 | 77 | #define CPU_MIPS32R2 (CPU_MIPS32R1 | ISA_MIPS32R2) |
f395cef7 | 78 | #define CPU_MIPS64R2 (CPU_MIPS64R1 | CPU_MIPS32R2) |
e189e748 | 79 | |
e527526d | 80 | /* MIPS Technologies "Release 3" */ |
f823213c | 81 | #define CPU_MIPS32R3 (CPU_MIPS32R2 | ISA_MIPS32R3) |
4d1524d2 | 82 | #define CPU_MIPS64R3 (CPU_MIPS64R2 | CPU_MIPS32R3) |
e527526d PJ |
83 | |
84 | /* MIPS Technologies "Release 5" */ | |
f823213c | 85 | #define CPU_MIPS32R5 (CPU_MIPS32R3 | ISA_MIPS32R5) |
d913c399 | 86 | #define CPU_MIPS64R5 (CPU_MIPS64R3 | CPU_MIPS32R5) |
fa0d2f69 LA |
87 | |
88 | /* MIPS Technologies "Release 6" */ | |
f823213c AM |
89 | #define CPU_MIPS32R6 (CPU_MIPS32R5 | ISA_MIPS32R6) |
90 | #define CPU_MIPS64R6 (CPU_MIPS64R5 | CPU_MIPS32R6 | ISA_MIPS64R6) | |
e527526d | 91 | |
fa7c0c9f | 92 | /* Wave Computing: "nanoMIPS" */ |
f823213c | 93 | #define CPU_NANOMIPS32 (CPU_MIPS32R6 | ISA_NANOMIPS32) |
fa7c0c9f | 94 | |
8e2d5831 | 95 | #define CPU_LOONGSON3A (CPU_MIPS64R2 | INSN_LOONGSON3A | ASE_LMMI | ASE_LEXT) |
af868995 | 96 | |
f823213c AM |
97 | /* |
98 | * Strictly follow the architecture standard: | |
99 | * - Disallow "special" instruction handling for PMON/SPIM. | |
100 | * Note that we still maintain Count/Compare to match the host clock. | |
101 | * | |
102 | * #define MIPS_STRICT_STANDARD 1 | |
103 | */ | |
b48cfdff | 104 | |
2a6a4076 | 105 | #endif /* QEMU_MIPS_DEFS_H */ |