]>
Commit | Line | Data |
---|---|---|
997641a8 AZ |
1 | /* omap_sx1.c Support for the Siemens SX1 smartphone emulation. |
2 | * | |
3 | * Copyright (C) 2008 | |
4 | * Jean-Christophe PLAGNIOL-VILLARD <[email protected]> | |
5 | * Copyright (C) 2007 Vladimir Ananiev <[email protected]> | |
6 | * | |
7 | * based on PalmOne's (TM) PDAs support (palm.c) | |
8 | */ | |
9 | ||
10 | /* | |
11 | * PalmOne's (TM) PDAs. | |
12 | * | |
13 | * Copyright (C) 2006-2007 Andrzej Zaborowski <[email protected]> | |
14 | * | |
15 | * This program is free software; you can redistribute it and/or | |
16 | * modify it under the terms of the GNU General Public License as | |
17 | * published by the Free Software Foundation; either version 2 of | |
18 | * the License, or (at your option) any later version. | |
19 | * | |
20 | * This program is distributed in the hope that it will be useful, | |
21 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
22 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
23 | * GNU General Public License for more details. | |
24 | * | |
fad6cb1a | 25 | * You should have received a copy of the GNU General Public License along |
8167ee88 | 26 | * with this program; if not, see <http://www.gnu.org/licenses/>. |
997641a8 AZ |
27 | */ |
28 | #include "hw.h" | |
997641a8 AZ |
29 | #include "console.h" |
30 | #include "omap.h" | |
31 | #include "boards.h" | |
32 | #include "arm-misc.h" | |
33 | #include "flash.h" | |
2446333c | 34 | #include "blockdev.h" |
997641a8 AZ |
35 | |
36 | /*****************************************************************************/ | |
37 | /* Siemens SX1 Cellphone V1 */ | |
38 | /* - ARM OMAP310 processor | |
39 | * - SRAM 192 kB | |
40 | * - SDRAM 32 MB at 0x10000000 | |
41 | * - Boot flash 16 MB at 0x00000000 | |
42 | * - Application flash 8 MB at 0x04000000 | |
43 | * - 3 serial ports | |
44 | * - 1 SecureDigital | |
45 | * - 1 LCD display | |
46 | * - 1 RTC | |
47 | */ | |
48 | ||
49 | /*****************************************************************************/ | |
50 | /* Siemens SX1 Cellphone V2 */ | |
51 | /* - ARM OMAP310 processor | |
52 | * - SRAM 192 kB | |
53 | * - SDRAM 32 MB at 0x10000000 | |
54 | * - Boot flash 32 MB at 0x00000000 | |
55 | * - 3 serial ports | |
56 | * - 1 SecureDigital | |
57 | * - 1 LCD display | |
58 | * - 1 RTC | |
59 | */ | |
60 | ||
c227f099 | 61 | static uint32_t static_readb(void *opaque, target_phys_addr_t offset) |
997641a8 AZ |
62 | { |
63 | uint32_t *val = (uint32_t *) opaque; | |
64 | ||
65 | return *val >> ((offset & 3) << 3); | |
66 | } | |
67 | ||
c227f099 | 68 | static uint32_t static_readh(void *opaque, target_phys_addr_t offset) |
997641a8 AZ |
69 | { |
70 | uint32_t *val = (uint32_t *) opaque; | |
71 | ||
72 | return *val >> ((offset & 1) << 3); | |
73 | } | |
74 | ||
c227f099 | 75 | static uint32_t static_readw(void *opaque, target_phys_addr_t offset) |
997641a8 AZ |
76 | { |
77 | uint32_t *val = (uint32_t *) opaque; | |
78 | ||
79 | return *val >> ((offset & 0) << 3); | |
80 | } | |
81 | ||
c227f099 | 82 | static void static_write(void *opaque, target_phys_addr_t offset, |
997641a8 AZ |
83 | uint32_t value) |
84 | { | |
85 | #ifdef SPY | |
86 | printf("%s: value %08lx written at " PA_FMT "\n", | |
87 | __FUNCTION__, value, offset); | |
88 | #endif | |
89 | } | |
90 | ||
d60efc6b | 91 | static CPUReadMemoryFunc * const static_readfn[] = { |
997641a8 AZ |
92 | static_readb, |
93 | static_readh, | |
94 | static_readw, | |
95 | }; | |
96 | ||
d60efc6b | 97 | static CPUWriteMemoryFunc * const static_writefn[] = { |
997641a8 AZ |
98 | static_write, |
99 | static_write, | |
100 | static_write, | |
101 | }; | |
102 | ||
103 | #define sdram_size 0x02000000 | |
104 | #define sector_size (128 * 1024) | |
105 | #define flash0_size (16 * 1024 * 1024) | |
106 | #define flash1_size ( 8 * 1024 * 1024) | |
107 | #define flash2_size (32 * 1024 * 1024) | |
108 | #define total_ram_v1 (sdram_size + flash0_size + flash1_size + OMAP15XX_SRAM_SIZE) | |
109 | #define total_ram_v2 (sdram_size + flash2_size + OMAP15XX_SRAM_SIZE) | |
110 | ||
111 | static struct arm_boot_info sx1_binfo = { | |
112 | .loader_start = OMAP_EMIFF_BASE, | |
113 | .ram_size = sdram_size, | |
114 | .board_id = 0x265, | |
115 | }; | |
116 | ||
c227f099 | 117 | static void sx1_init(ram_addr_t ram_size, |
5f70aab1 | 118 | const char *boot_device, |
997641a8 AZ |
119 | const char *kernel_filename, const char *kernel_cmdline, |
120 | const char *initrd_filename, const char *cpu_model, | |
121 | const int version) | |
122 | { | |
123 | struct omap_mpu_state_s *cpu; | |
124 | int io; | |
125 | static uint32_t cs0val = 0x00213090; | |
126 | static uint32_t cs1val = 0x00215070; | |
127 | static uint32_t cs2val = 0x00001139; | |
128 | static uint32_t cs3val = 0x00001139; | |
751c6a17 | 129 | DriveInfo *dinfo; |
997641a8 AZ |
130 | int fl_idx; |
131 | uint32_t flash_size = flash0_size; | |
3d08ff69 | 132 | int be; |
997641a8 AZ |
133 | |
134 | if (version == 2) { | |
135 | flash_size = flash2_size; | |
136 | } | |
137 | ||
3023f332 | 138 | cpu = omap310_mpu_init(sx1_binfo.ram_size, cpu_model); |
997641a8 AZ |
139 | |
140 | /* External Flash (EMIFS) */ | |
141 | cpu_register_physical_memory(OMAP_CS0_BASE, flash_size, | |
1724f049 AW |
142 | qemu_ram_alloc(NULL, "omap_sx1.flash0-0", |
143 | flash_size) | IO_MEM_ROM); | |
997641a8 | 144 | |
2507c12a AG |
145 | io = cpu_register_io_memory(static_readfn, static_writefn, &cs0val, |
146 | DEVICE_NATIVE_ENDIAN); | |
997641a8 AZ |
147 | cpu_register_physical_memory(OMAP_CS0_BASE + flash_size, |
148 | OMAP_CS0_SIZE - flash_size, io); | |
2507c12a AG |
149 | io = cpu_register_io_memory(static_readfn, static_writefn, &cs2val, |
150 | DEVICE_NATIVE_ENDIAN); | |
997641a8 | 151 | cpu_register_physical_memory(OMAP_CS2_BASE, OMAP_CS2_SIZE, io); |
2507c12a AG |
152 | io = cpu_register_io_memory(static_readfn, static_writefn, &cs3val, |
153 | DEVICE_NATIVE_ENDIAN); | |
997641a8 AZ |
154 | cpu_register_physical_memory(OMAP_CS3_BASE, OMAP_CS3_SIZE, io); |
155 | ||
156 | fl_idx = 0; | |
3d08ff69 BS |
157 | #ifdef TARGET_WORDS_BIGENDIAN |
158 | be = 1; | |
159 | #else | |
160 | be = 0; | |
161 | #endif | |
997641a8 | 162 | |
751c6a17 | 163 | if ((dinfo = drive_get(IF_PFLASH, 0, fl_idx)) != NULL) { |
1724f049 AW |
164 | if (!pflash_cfi01_register(OMAP_CS0_BASE, qemu_ram_alloc(NULL, |
165 | "omap_sx1.flash0-1", flash_size), | |
3d08ff69 BS |
166 | dinfo->bdrv, sector_size, |
167 | flash_size / sector_size, | |
168 | 4, 0, 0, 0, 0, be)) { | |
997641a8 AZ |
169 | fprintf(stderr, "qemu: Error registering flash memory %d.\n", |
170 | fl_idx); | |
171 | } | |
172 | fl_idx++; | |
173 | } | |
174 | ||
175 | if ((version == 1) && | |
751c6a17 | 176 | (dinfo = drive_get(IF_PFLASH, 0, fl_idx)) != NULL) { |
997641a8 | 177 | cpu_register_physical_memory(OMAP_CS1_BASE, flash1_size, |
1724f049 AW |
178 | qemu_ram_alloc(NULL, "omap_sx1.flash1-0", |
179 | flash1_size) | IO_MEM_ROM); | |
2507c12a AG |
180 | io = cpu_register_io_memory(static_readfn, static_writefn, &cs1val, |
181 | DEVICE_NATIVE_ENDIAN); | |
997641a8 AZ |
182 | cpu_register_physical_memory(OMAP_CS1_BASE + flash1_size, |
183 | OMAP_CS1_SIZE - flash1_size, io); | |
184 | ||
1724f049 AW |
185 | if (!pflash_cfi01_register(OMAP_CS1_BASE, qemu_ram_alloc(NULL, |
186 | "omap_sx1.flash1-1", flash1_size), | |
3d08ff69 BS |
187 | dinfo->bdrv, sector_size, |
188 | flash1_size / sector_size, | |
189 | 4, 0, 0, 0, 0, be)) { | |
997641a8 AZ |
190 | fprintf(stderr, "qemu: Error registering flash memory %d.\n", |
191 | fl_idx); | |
192 | } | |
193 | fl_idx++; | |
194 | } else { | |
2507c12a AG |
195 | io = cpu_register_io_memory(static_readfn, static_writefn, &cs1val, |
196 | DEVICE_NATIVE_ENDIAN); | |
997641a8 AZ |
197 | cpu_register_physical_memory(OMAP_CS1_BASE, OMAP_CS1_SIZE, io); |
198 | } | |
199 | ||
200 | if (!kernel_filename && !fl_idx) { | |
201 | fprintf(stderr, "Kernel or Flash image must be specified\n"); | |
202 | exit(1); | |
203 | } | |
204 | ||
205 | /* Load the kernel. */ | |
206 | if (kernel_filename) { | |
997641a8 AZ |
207 | sx1_binfo.kernel_filename = kernel_filename; |
208 | sx1_binfo.kernel_cmdline = kernel_cmdline; | |
209 | sx1_binfo.initrd_filename = initrd_filename; | |
210 | arm_load_kernel(cpu->env, &sx1_binfo); | |
997641a8 AZ |
211 | } |
212 | ||
5f70aab1 AJ |
213 | /* TODO: fix next line */ |
214 | //~ qemu_console_resize(ds, 640, 480); | |
997641a8 AZ |
215 | } |
216 | ||
c227f099 | 217 | static void sx1_init_v1(ram_addr_t ram_size, |
5f70aab1 | 218 | const char *boot_device, |
997641a8 AZ |
219 | const char *kernel_filename, const char *kernel_cmdline, |
220 | const char *initrd_filename, const char *cpu_model) | |
221 | { | |
fbe1b595 | 222 | sx1_init(ram_size, boot_device, kernel_filename, |
997641a8 AZ |
223 | kernel_cmdline, initrd_filename, cpu_model, 1); |
224 | } | |
225 | ||
c227f099 | 226 | static void sx1_init_v2(ram_addr_t ram_size, |
5f70aab1 | 227 | const char *boot_device, |
997641a8 AZ |
228 | const char *kernel_filename, const char *kernel_cmdline, |
229 | const char *initrd_filename, const char *cpu_model) | |
230 | { | |
fbe1b595 | 231 | sx1_init(ram_size, boot_device, kernel_filename, |
997641a8 AZ |
232 | kernel_cmdline, initrd_filename, cpu_model, 2); |
233 | } | |
234 | ||
f80f9ec9 | 235 | static QEMUMachine sx1_machine_v2 = { |
997641a8 AZ |
236 | .name = "sx1", |
237 | .desc = "Siemens SX1 (OMAP310) V2", | |
238 | .init = sx1_init_v2, | |
997641a8 AZ |
239 | }; |
240 | ||
f80f9ec9 | 241 | static QEMUMachine sx1_machine_v1 = { |
997641a8 AZ |
242 | .name = "sx1-v1", |
243 | .desc = "Siemens SX1 (OMAP310) V1", | |
244 | .init = sx1_init_v1, | |
997641a8 | 245 | }; |
f80f9ec9 AL |
246 | |
247 | static void sx1_machine_init(void) | |
248 | { | |
249 | qemu_register_machine(&sx1_machine_v2); | |
250 | qemu_register_machine(&sx1_machine_v1); | |
251 | } | |
252 | ||
253 | machine_init(sx1_machine_init); |