]>
Commit | Line | Data |
---|---|---|
0f71a709 AF |
1 | /* |
2 | * QEMU MIPS CPU | |
3 | * | |
4 | * Copyright (c) 2012 SUSE LINUX Products GmbH | |
5 | * | |
6 | * This library is free software; you can redistribute it and/or | |
7 | * modify it under the terms of the GNU Lesser General Public | |
8 | * License as published by the Free Software Foundation; either | |
9 | * version 2.1 of the License, or (at your option) any later version. | |
10 | * | |
11 | * This library is distributed in the hope that it will be useful, | |
12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU | |
14 | * Lesser General Public License for more details. | |
15 | * | |
16 | * You should have received a copy of the GNU Lesser General Public | |
17 | * License along with this library; if not, see | |
18 | * <http://www.gnu.org/licenses/lgpl-2.1.html> | |
19 | */ | |
20 | ||
21 | #include "cpu.h" | |
14c03ab9 | 22 | #include "kvm_mips.h" |
0f71a709 | 23 | #include "qemu-common.h" |
14c03ab9 | 24 | #include "sysemu/kvm.h" |
0f71a709 AF |
25 | |
26 | ||
f45748f1 AF |
27 | static void mips_cpu_set_pc(CPUState *cs, vaddr value) |
28 | { | |
29 | MIPSCPU *cpu = MIPS_CPU(cs); | |
30 | CPUMIPSState *env = &cpu->env; | |
31 | ||
32 | env->active_tc.PC = value & ~(target_ulong)1; | |
33 | if (value & 1) { | |
34 | env->hflags |= MIPS_HFLAG_M16; | |
35 | } else { | |
36 | env->hflags &= ~(MIPS_HFLAG_M16); | |
37 | } | |
38 | } | |
39 | ||
bdf7ae5b AF |
40 | static void mips_cpu_synchronize_from_tb(CPUState *cs, TranslationBlock *tb) |
41 | { | |
42 | MIPSCPU *cpu = MIPS_CPU(cs); | |
43 | CPUMIPSState *env = &cpu->env; | |
44 | ||
45 | env->active_tc.PC = tb->pc; | |
46 | env->hflags &= ~MIPS_HFLAG_BMASK; | |
47 | env->hflags |= tb->flags & MIPS_HFLAG_BMASK; | |
48 | } | |
49 | ||
8c2e1b00 AF |
50 | static bool mips_cpu_has_work(CPUState *cs) |
51 | { | |
52 | MIPSCPU *cpu = MIPS_CPU(cs); | |
53 | CPUMIPSState *env = &cpu->env; | |
54 | bool has_work = false; | |
55 | ||
56 | /* It is implementation dependent if non-enabled interrupts | |
57 | wake-up the CPU, however most of the implementations only | |
58 | check for interrupts that can be taken. */ | |
59 | if ((cs->interrupt_request & CPU_INTERRUPT_HARD) && | |
60 | cpu_mips_hw_interrupts_pending(env)) { | |
61 | has_work = true; | |
62 | } | |
63 | ||
64 | /* MIPS-MT has the ability to halt the CPU. */ | |
65 | if (env->CP0_Config3 & (1 << CP0C3_MT)) { | |
66 | /* The QEMU model will issue an _WAKE request whenever the CPUs | |
67 | should be woken up. */ | |
68 | if (cs->interrupt_request & CPU_INTERRUPT_WAKE) { | |
69 | has_work = true; | |
70 | } | |
71 | ||
72 | if (!mips_vpe_active(env)) { | |
73 | has_work = false; | |
74 | } | |
75 | } | |
76 | return has_work; | |
77 | } | |
78 | ||
0f71a709 AF |
79 | /* CPUClass::reset() */ |
80 | static void mips_cpu_reset(CPUState *s) | |
81 | { | |
82 | MIPSCPU *cpu = MIPS_CPU(s); | |
83 | MIPSCPUClass *mcc = MIPS_CPU_GET_CLASS(cpu); | |
84 | CPUMIPSState *env = &cpu->env; | |
85 | ||
86 | mcc->parent_reset(s); | |
87 | ||
f0c3c505 | 88 | memset(env, 0, offsetof(CPUMIPSState, mvp)); |
00c8cb0a | 89 | tlb_flush(s, 1); |
55e5c285 | 90 | |
0f71a709 | 91 | cpu_state_reset(env); |
14c03ab9 JH |
92 | |
93 | #ifndef CONFIG_USER_ONLY | |
94 | if (kvm_enabled()) { | |
95 | kvm_mips_reset_vcpu(cpu); | |
96 | } | |
97 | #endif | |
0f71a709 AF |
98 | } |
99 | ||
c1caf1d9 AF |
100 | static void mips_cpu_realizefn(DeviceState *dev, Error **errp) |
101 | { | |
14a10fc3 | 102 | CPUState *cs = CPU(dev); |
c1caf1d9 AF |
103 | MIPSCPUClass *mcc = MIPS_CPU_GET_CLASS(dev); |
104 | ||
14a10fc3 AF |
105 | cpu_reset(cs); |
106 | qemu_init_vcpu(cs); | |
c1caf1d9 AF |
107 | |
108 | mcc->parent_realize(dev, errp); | |
109 | } | |
110 | ||
5b0c40f7 AF |
111 | static void mips_cpu_initfn(Object *obj) |
112 | { | |
c05efcb1 | 113 | CPUState *cs = CPU(obj); |
5b0c40f7 AF |
114 | MIPSCPU *cpu = MIPS_CPU(obj); |
115 | CPUMIPSState *env = &cpu->env; | |
116 | ||
c05efcb1 | 117 | cs->env_ptr = env; |
5b0c40f7 | 118 | cpu_exec_init(env); |
78ce64f4 AF |
119 | |
120 | if (tcg_enabled()) { | |
121 | mips_tcg_init(); | |
122 | } | |
5b0c40f7 AF |
123 | } |
124 | ||
0f71a709 AF |
125 | static void mips_cpu_class_init(ObjectClass *c, void *data) |
126 | { | |
127 | MIPSCPUClass *mcc = MIPS_CPU_CLASS(c); | |
128 | CPUClass *cc = CPU_CLASS(c); | |
c1caf1d9 AF |
129 | DeviceClass *dc = DEVICE_CLASS(c); |
130 | ||
131 | mcc->parent_realize = dc->realize; | |
132 | dc->realize = mips_cpu_realizefn; | |
0f71a709 AF |
133 | |
134 | mcc->parent_reset = cc->reset; | |
135 | cc->reset = mips_cpu_reset; | |
97a8ea5a | 136 | |
8c2e1b00 | 137 | cc->has_work = mips_cpu_has_work; |
97a8ea5a | 138 | cc->do_interrupt = mips_cpu_do_interrupt; |
fa4faba4 | 139 | cc->cpu_exec_interrupt = mips_cpu_exec_interrupt; |
878096ee | 140 | cc->dump_state = mips_cpu_dump_state; |
f45748f1 | 141 | cc->set_pc = mips_cpu_set_pc; |
bdf7ae5b | 142 | cc->synchronize_from_tb = mips_cpu_synchronize_from_tb; |
5b50e790 AF |
143 | cc->gdb_read_register = mips_cpu_gdb_read_register; |
144 | cc->gdb_write_register = mips_cpu_gdb_write_register; | |
7510454e AF |
145 | #ifdef CONFIG_USER_ONLY |
146 | cc->handle_mmu_fault = mips_cpu_handle_mmu_fault; | |
147 | #else | |
00b941e5 | 148 | cc->do_unassigned_access = mips_cpu_unassigned_access; |
93e22326 | 149 | cc->do_unaligned_access = mips_cpu_do_unaligned_access; |
00b941e5 AF |
150 | cc->get_phys_page_debug = mips_cpu_get_phys_page_debug; |
151 | #endif | |
a0e372f0 AF |
152 | |
153 | cc->gdb_num_core_regs = 73; | |
2472b6c0 | 154 | cc->gdb_stop_before_watchpoint = true; |
0f71a709 AF |
155 | } |
156 | ||
157 | static const TypeInfo mips_cpu_type_info = { | |
158 | .name = TYPE_MIPS_CPU, | |
159 | .parent = TYPE_CPU, | |
160 | .instance_size = sizeof(MIPSCPU), | |
5b0c40f7 | 161 | .instance_init = mips_cpu_initfn, |
0f71a709 AF |
162 | .abstract = false, |
163 | .class_size = sizeof(MIPSCPUClass), | |
164 | .class_init = mips_cpu_class_init, | |
165 | }; | |
166 | ||
167 | static void mips_cpu_register_types(void) | |
168 | { | |
169 | type_register_static(&mips_cpu_type_info); | |
170 | } | |
171 | ||
172 | type_init(mips_cpu_register_types) |