]>
Commit | Line | Data |
---|---|---|
a89d01c1 GX |
1 | /* |
2 | * GPIO device simulation in PKUnity SoC | |
3 | * | |
4 | * Copyright (C) 2010-2012 Guan Xuetao | |
5 | * | |
6 | * This program is free software; you can redistribute it and/or modify | |
7 | * it under the terms of the GNU General Public License version 2 as | |
8 | * published by the Free Software Foundation, or any later version. | |
9 | * See the COPYING file in the top-level directory. | |
10 | */ | |
0b8fa32f | 11 | |
5af98cc5 | 12 | #include "qemu/osdep.h" |
83c9f4ca PB |
13 | #include "hw/hw.h" |
14 | #include "hw/sysbus.h" | |
a89d01c1 GX |
15 | |
16 | #undef DEBUG_PUV3 | |
0d09e41a | 17 | #include "hw/unicore32/puv3.h" |
0b8fa32f | 18 | #include "qemu/module.h" |
a89d01c1 | 19 | |
1ed09e2f AF |
20 | #define TYPE_PUV3_GPIO "puv3_gpio" |
21 | #define PUV3_GPIO(obj) OBJECT_CHECK(PUV3GPIOState, (obj), TYPE_PUV3_GPIO) | |
22 | ||
23 | typedef struct PUV3GPIOState { | |
24 | SysBusDevice parent_obj; | |
25 | ||
a89d01c1 GX |
26 | MemoryRegion iomem; |
27 | qemu_irq irq[9]; | |
28 | ||
29 | uint32_t reg_GPLR; | |
30 | uint32_t reg_GPDR; | |
31 | uint32_t reg_GPIR; | |
32 | } PUV3GPIOState; | |
33 | ||
a8170e5e | 34 | static uint64_t puv3_gpio_read(void *opaque, hwaddr offset, |
a89d01c1 GX |
35 | unsigned size) |
36 | { | |
37 | PUV3GPIOState *s = opaque; | |
38 | uint32_t ret = 0; | |
39 | ||
40 | switch (offset) { | |
41 | case 0x00: | |
42 | ret = s->reg_GPLR; | |
43 | break; | |
44 | case 0x04: | |
45 | ret = s->reg_GPDR; | |
46 | break; | |
47 | case 0x20: | |
48 | ret = s->reg_GPIR; | |
49 | break; | |
50 | default: | |
51 | DPRINTF("Bad offset 0x%x\n", offset); | |
52 | } | |
53 | DPRINTF("offset 0x%x, value 0x%x\n", offset, ret); | |
54 | ||
55 | return ret; | |
56 | } | |
57 | ||
a8170e5e | 58 | static void puv3_gpio_write(void *opaque, hwaddr offset, |
a89d01c1 GX |
59 | uint64_t value, unsigned size) |
60 | { | |
61 | PUV3GPIOState *s = opaque; | |
62 | ||
63 | DPRINTF("offset 0x%x, value 0x%x\n", offset, value); | |
64 | switch (offset) { | |
65 | case 0x04: | |
66 | s->reg_GPDR = value; | |
67 | break; | |
68 | case 0x08: | |
69 | if (s->reg_GPDR & value) { | |
70 | s->reg_GPLR |= value; | |
71 | } else { | |
72 | DPRINTF("Write gpio input port error!"); | |
73 | } | |
74 | break; | |
75 | case 0x0c: | |
76 | if (s->reg_GPDR & value) { | |
77 | s->reg_GPLR &= ~value; | |
78 | } else { | |
79 | DPRINTF("Write gpio input port error!"); | |
80 | } | |
81 | break; | |
82 | case 0x10: /* GRER */ | |
83 | case 0x14: /* GFER */ | |
84 | case 0x18: /* GEDR */ | |
85 | break; | |
86 | case 0x20: /* GPIR */ | |
87 | s->reg_GPIR = value; | |
88 | break; | |
89 | default: | |
90 | DPRINTF("Bad offset 0x%x\n", offset); | |
91 | } | |
92 | } | |
93 | ||
94 | static const MemoryRegionOps puv3_gpio_ops = { | |
95 | .read = puv3_gpio_read, | |
96 | .write = puv3_gpio_write, | |
97 | .impl = { | |
98 | .min_access_size = 4, | |
99 | .max_access_size = 4, | |
100 | }, | |
101 | .endianness = DEVICE_NATIVE_ENDIAN, | |
102 | }; | |
103 | ||
671872b6 | 104 | static void puv3_gpio_realize(DeviceState *dev, Error **errp) |
a89d01c1 | 105 | { |
1ed09e2f | 106 | PUV3GPIOState *s = PUV3_GPIO(dev); |
671872b6 | 107 | SysBusDevice *sbd = SYS_BUS_DEVICE(dev); |
a89d01c1 GX |
108 | |
109 | s->reg_GPLR = 0; | |
110 | s->reg_GPDR = 0; | |
111 | ||
112 | /* FIXME: these irqs not handled yet */ | |
671872b6 MZ |
113 | sysbus_init_irq(sbd, &s->irq[PUV3_IRQS_GPIOLOW0]); |
114 | sysbus_init_irq(sbd, &s->irq[PUV3_IRQS_GPIOLOW1]); | |
115 | sysbus_init_irq(sbd, &s->irq[PUV3_IRQS_GPIOLOW2]); | |
116 | sysbus_init_irq(sbd, &s->irq[PUV3_IRQS_GPIOLOW3]); | |
117 | sysbus_init_irq(sbd, &s->irq[PUV3_IRQS_GPIOLOW4]); | |
118 | sysbus_init_irq(sbd, &s->irq[PUV3_IRQS_GPIOLOW5]); | |
119 | sysbus_init_irq(sbd, &s->irq[PUV3_IRQS_GPIOLOW6]); | |
120 | sysbus_init_irq(sbd, &s->irq[PUV3_IRQS_GPIOLOW7]); | |
121 | sysbus_init_irq(sbd, &s->irq[PUV3_IRQS_GPIOHIGH]); | |
a89d01c1 | 122 | |
b7163687 | 123 | memory_region_init_io(&s->iomem, OBJECT(s), &puv3_gpio_ops, s, "puv3_gpio", |
a89d01c1 | 124 | PUV3_REGS_OFFSET); |
671872b6 | 125 | sysbus_init_mmio(sbd, &s->iomem); |
a89d01c1 GX |
126 | } |
127 | ||
128 | static void puv3_gpio_class_init(ObjectClass *klass, void *data) | |
129 | { | |
671872b6 | 130 | DeviceClass *dc = DEVICE_CLASS(klass); |
a89d01c1 | 131 | |
671872b6 | 132 | dc->realize = puv3_gpio_realize; |
a89d01c1 GX |
133 | } |
134 | ||
135 | static const TypeInfo puv3_gpio_info = { | |
1ed09e2f | 136 | .name = TYPE_PUV3_GPIO, |
a89d01c1 GX |
137 | .parent = TYPE_SYS_BUS_DEVICE, |
138 | .instance_size = sizeof(PUV3GPIOState), | |
139 | .class_init = puv3_gpio_class_init, | |
140 | }; | |
141 | ||
142 | static void puv3_gpio_register_type(void) | |
143 | { | |
144 | type_register_static(&puv3_gpio_info); | |
145 | } | |
146 | ||
147 | type_init(puv3_gpio_register_type) |