]>
Commit | Line | Data |
---|---|---|
6f7e9aec | 1 | /* |
67e999be | 2 | * QEMU ESP/NCR53C9x emulation |
5fafdf24 | 3 | * |
4e9aec74 | 4 | * Copyright (c) 2005-2006 Fabrice Bellard |
fabaaf1d | 5 | * Copyright (c) 2012 Herve Poussineau |
5fafdf24 | 6 | * |
6f7e9aec FB |
7 | * Permission is hereby granted, free of charge, to any person obtaining a copy |
8 | * of this software and associated documentation files (the "Software"), to deal | |
9 | * in the Software without restriction, including without limitation the rights | |
10 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | |
11 | * copies of the Software, and to permit persons to whom the Software is | |
12 | * furnished to do so, subject to the following conditions: | |
13 | * | |
14 | * The above copyright notice and this permission notice shall be included in | |
15 | * all copies or substantial portions of the Software. | |
16 | * | |
17 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | |
18 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | |
19 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | |
20 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | |
21 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | |
22 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | |
23 | * THE SOFTWARE. | |
24 | */ | |
5d20fa6b | 25 | |
a4ab4792 | 26 | #include "qemu/osdep.h" |
83c9f4ca | 27 | #include "hw/sysbus.h" |
d6454270 | 28 | #include "migration/vmstate.h" |
64552b6b | 29 | #include "hw/irq.h" |
0d09e41a | 30 | #include "hw/scsi/esp.h" |
bf4b9889 | 31 | #include "trace.h" |
1de7afc9 | 32 | #include "qemu/log.h" |
0b8fa32f | 33 | #include "qemu/module.h" |
6f7e9aec | 34 | |
67e999be | 35 | /* |
5ad6bb97 BS |
36 | * On Sparc32, this is the ESP (NCR53C90) part of chip STP2000 (Master I/O), |
37 | * also produced as NCR89C100. See | |
67e999be FB |
38 | * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR89C100.txt |
39 | * and | |
40 | * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR53C9X.txt | |
41 | */ | |
42 | ||
c73f96fd BS |
43 | static void esp_raise_irq(ESPState *s) |
44 | { | |
45 | if (!(s->rregs[ESP_RSTAT] & STAT_INT)) { | |
46 | s->rregs[ESP_RSTAT] |= STAT_INT; | |
47 | qemu_irq_raise(s->irq); | |
bf4b9889 | 48 | trace_esp_raise_irq(); |
c73f96fd BS |
49 | } |
50 | } | |
51 | ||
52 | static void esp_lower_irq(ESPState *s) | |
53 | { | |
54 | if (s->rregs[ESP_RSTAT] & STAT_INT) { | |
55 | s->rregs[ESP_RSTAT] &= ~STAT_INT; | |
56 | qemu_irq_lower(s->irq); | |
bf4b9889 | 57 | trace_esp_lower_irq(); |
c73f96fd BS |
58 | } |
59 | } | |
60 | ||
9c7e23fc | 61 | void esp_dma_enable(ESPState *s, int irq, int level) |
73d74342 | 62 | { |
73d74342 BS |
63 | if (level) { |
64 | s->dma_enabled = 1; | |
bf4b9889 | 65 | trace_esp_dma_enable(); |
73d74342 BS |
66 | if (s->dma_cb) { |
67 | s->dma_cb(s); | |
68 | s->dma_cb = NULL; | |
69 | } | |
70 | } else { | |
bf4b9889 | 71 | trace_esp_dma_disable(); |
73d74342 BS |
72 | s->dma_enabled = 0; |
73 | } | |
74 | } | |
75 | ||
9c7e23fc | 76 | void esp_request_cancelled(SCSIRequest *req) |
94d3f98a | 77 | { |
e6810db8 | 78 | ESPState *s = req->hba_private; |
94d3f98a PB |
79 | |
80 | if (req == s->current_req) { | |
81 | scsi_req_unref(s->current_req); | |
82 | s->current_req = NULL; | |
83 | s->current_dev = NULL; | |
84 | } | |
85 | } | |
86 | ||
6c1fef6b | 87 | static uint32_t get_cmd(ESPState *s, uint8_t *buf, uint8_t buflen) |
2f275b8f | 88 | { |
a917d384 | 89 | uint32_t dmalen; |
2f275b8f FB |
90 | int target; |
91 | ||
8dea1dd4 | 92 | target = s->wregs[ESP_WBUSID] & BUSID_DID; |
4f6200f0 | 93 | if (s->dma) { |
9ea73f8b PB |
94 | dmalen = s->rregs[ESP_TCLO]; |
95 | dmalen |= s->rregs[ESP_TCMID] << 8; | |
96 | dmalen |= s->rregs[ESP_TCHI] << 16; | |
6c1fef6b PP |
97 | if (dmalen > buflen) { |
98 | return 0; | |
99 | } | |
8b17de88 | 100 | s->dma_memory_read(s->dma_opaque, buf, dmalen); |
4f6200f0 | 101 | } else { |
fc4d65da | 102 | dmalen = s->ti_size; |
d3cdc491 PP |
103 | if (dmalen > TI_BUFSZ) { |
104 | return 0; | |
105 | } | |
fc4d65da | 106 | memcpy(buf, s->ti_buf, dmalen); |
75ef8496 | 107 | buf[0] = buf[2] >> 5; |
4f6200f0 | 108 | } |
bf4b9889 | 109 | trace_esp_get_cmd(dmalen, target); |
2e5d83bb | 110 | |
2f275b8f | 111 | s->ti_size = 0; |
4f6200f0 FB |
112 | s->ti_rptr = 0; |
113 | s->ti_wptr = 0; | |
2f275b8f | 114 | |
429bef69 | 115 | if (s->current_req) { |
a917d384 | 116 | /* Started a new command before the old one finished. Cancel it. */ |
94d3f98a | 117 | scsi_req_cancel(s->current_req); |
a917d384 PB |
118 | s->async_len = 0; |
119 | } | |
120 | ||
0d3545e7 | 121 | s->current_dev = scsi_device_find(&s->bus, 0, target, 0); |
f48a7a6e | 122 | if (!s->current_dev) { |
2e5d83bb | 123 | // No such drive |
c73f96fd | 124 | s->rregs[ESP_RSTAT] = 0; |
5ad6bb97 BS |
125 | s->rregs[ESP_RINTR] = INTR_DC; |
126 | s->rregs[ESP_RSEQ] = SEQ_0; | |
c73f96fd | 127 | esp_raise_irq(s); |
f930d07e | 128 | return 0; |
2f275b8f | 129 | } |
9f149aa9 PB |
130 | return dmalen; |
131 | } | |
132 | ||
f2818f22 | 133 | static void do_busid_cmd(ESPState *s, uint8_t *buf, uint8_t busid) |
9f149aa9 PB |
134 | { |
135 | int32_t datalen; | |
136 | int lun; | |
f48a7a6e | 137 | SCSIDevice *current_lun; |
9f149aa9 | 138 | |
bf4b9889 | 139 | trace_esp_do_busid_cmd(busid); |
f2818f22 | 140 | lun = busid & 7; |
0d3545e7 | 141 | current_lun = scsi_device_find(&s->bus, 0, s->current_dev->id, lun); |
e6810db8 | 142 | s->current_req = scsi_req_new(current_lun, 0, lun, buf, s); |
c39ce112 | 143 | datalen = scsi_req_enqueue(s->current_req); |
67e999be FB |
144 | s->ti_size = datalen; |
145 | if (datalen != 0) { | |
c73f96fd | 146 | s->rregs[ESP_RSTAT] = STAT_TC; |
a917d384 | 147 | s->dma_left = 0; |
6787f5fa | 148 | s->dma_counter = 0; |
2e5d83bb | 149 | if (datalen > 0) { |
5ad6bb97 | 150 | s->rregs[ESP_RSTAT] |= STAT_DI; |
2e5d83bb | 151 | } else { |
5ad6bb97 | 152 | s->rregs[ESP_RSTAT] |= STAT_DO; |
b9788fc4 | 153 | } |
ad3376cc | 154 | scsi_req_continue(s->current_req); |
2f275b8f | 155 | } |
5ad6bb97 BS |
156 | s->rregs[ESP_RINTR] = INTR_BS | INTR_FC; |
157 | s->rregs[ESP_RSEQ] = SEQ_CD; | |
c73f96fd | 158 | esp_raise_irq(s); |
2f275b8f FB |
159 | } |
160 | ||
f2818f22 AT |
161 | static void do_cmd(ESPState *s, uint8_t *buf) |
162 | { | |
163 | uint8_t busid = buf[0]; | |
164 | ||
165 | do_busid_cmd(s, &buf[1], busid); | |
166 | } | |
167 | ||
9f149aa9 PB |
168 | static void handle_satn(ESPState *s) |
169 | { | |
170 | uint8_t buf[32]; | |
171 | int len; | |
172 | ||
1b26eaa1 | 173 | if (s->dma && !s->dma_enabled) { |
73d74342 BS |
174 | s->dma_cb = handle_satn; |
175 | return; | |
176 | } | |
6c1fef6b | 177 | len = get_cmd(s, buf, sizeof(buf)); |
9f149aa9 PB |
178 | if (len) |
179 | do_cmd(s, buf); | |
180 | } | |
181 | ||
f2818f22 AT |
182 | static void handle_s_without_atn(ESPState *s) |
183 | { | |
184 | uint8_t buf[32]; | |
185 | int len; | |
186 | ||
1b26eaa1 | 187 | if (s->dma && !s->dma_enabled) { |
73d74342 BS |
188 | s->dma_cb = handle_s_without_atn; |
189 | return; | |
190 | } | |
6c1fef6b | 191 | len = get_cmd(s, buf, sizeof(buf)); |
f2818f22 AT |
192 | if (len) { |
193 | do_busid_cmd(s, buf, 0); | |
194 | } | |
195 | } | |
196 | ||
9f149aa9 PB |
197 | static void handle_satn_stop(ESPState *s) |
198 | { | |
1b26eaa1 | 199 | if (s->dma && !s->dma_enabled) { |
73d74342 BS |
200 | s->dma_cb = handle_satn_stop; |
201 | return; | |
202 | } | |
6c1fef6b | 203 | s->cmdlen = get_cmd(s, s->cmdbuf, sizeof(s->cmdbuf)); |
9f149aa9 | 204 | if (s->cmdlen) { |
bf4b9889 | 205 | trace_esp_handle_satn_stop(s->cmdlen); |
9f149aa9 | 206 | s->do_cmd = 1; |
c73f96fd | 207 | s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD; |
5ad6bb97 BS |
208 | s->rregs[ESP_RINTR] = INTR_BS | INTR_FC; |
209 | s->rregs[ESP_RSEQ] = SEQ_CD; | |
c73f96fd | 210 | esp_raise_irq(s); |
9f149aa9 PB |
211 | } |
212 | } | |
213 | ||
0fc5c15a | 214 | static void write_response(ESPState *s) |
2f275b8f | 215 | { |
bf4b9889 | 216 | trace_esp_write_response(s->status); |
3944966d | 217 | s->ti_buf[0] = s->status; |
0fc5c15a | 218 | s->ti_buf[1] = 0; |
4f6200f0 | 219 | if (s->dma) { |
8b17de88 | 220 | s->dma_memory_write(s->dma_opaque, s->ti_buf, 2); |
c73f96fd | 221 | s->rregs[ESP_RSTAT] = STAT_TC | STAT_ST; |
5ad6bb97 BS |
222 | s->rregs[ESP_RINTR] = INTR_BS | INTR_FC; |
223 | s->rregs[ESP_RSEQ] = SEQ_CD; | |
4f6200f0 | 224 | } else { |
f930d07e BS |
225 | s->ti_size = 2; |
226 | s->ti_rptr = 0; | |
d020aa50 | 227 | s->ti_wptr = 2; |
5ad6bb97 | 228 | s->rregs[ESP_RFLAGS] = 2; |
4f6200f0 | 229 | } |
c73f96fd | 230 | esp_raise_irq(s); |
2f275b8f | 231 | } |
4f6200f0 | 232 | |
a917d384 PB |
233 | static void esp_dma_done(ESPState *s) |
234 | { | |
c73f96fd | 235 | s->rregs[ESP_RSTAT] |= STAT_TC; |
5ad6bb97 BS |
236 | s->rregs[ESP_RINTR] = INTR_BS; |
237 | s->rregs[ESP_RSEQ] = 0; | |
238 | s->rregs[ESP_RFLAGS] = 0; | |
239 | s->rregs[ESP_TCLO] = 0; | |
240 | s->rregs[ESP_TCMID] = 0; | |
9ea73f8b | 241 | s->rregs[ESP_TCHI] = 0; |
c73f96fd | 242 | esp_raise_irq(s); |
a917d384 PB |
243 | } |
244 | ||
4d611c9a PB |
245 | static void esp_do_dma(ESPState *s) |
246 | { | |
67e999be | 247 | uint32_t len; |
4d611c9a | 248 | int to_device; |
a917d384 | 249 | |
a917d384 | 250 | len = s->dma_left; |
4d611c9a | 251 | if (s->do_cmd) { |
bf4b9889 | 252 | trace_esp_do_dma(s->cmdlen, len); |
926cde5f PP |
253 | assert (s->cmdlen <= sizeof(s->cmdbuf) && |
254 | len <= sizeof(s->cmdbuf) - s->cmdlen); | |
8b17de88 | 255 | s->dma_memory_read(s->dma_opaque, &s->cmdbuf[s->cmdlen], len); |
4d611c9a | 256 | return; |
a917d384 PB |
257 | } |
258 | if (s->async_len == 0) { | |
259 | /* Defer until data is available. */ | |
260 | return; | |
261 | } | |
262 | if (len > s->async_len) { | |
263 | len = s->async_len; | |
264 | } | |
7f0b6e11 | 265 | to_device = (s->ti_size < 0); |
a917d384 | 266 | if (to_device) { |
8b17de88 | 267 | s->dma_memory_read(s->dma_opaque, s->async_buf, len); |
4d611c9a | 268 | } else { |
8b17de88 | 269 | s->dma_memory_write(s->dma_opaque, s->async_buf, len); |
a917d384 | 270 | } |
a917d384 PB |
271 | s->dma_left -= len; |
272 | s->async_buf += len; | |
273 | s->async_len -= len; | |
6787f5fa PB |
274 | if (to_device) |
275 | s->ti_size += len; | |
276 | else | |
277 | s->ti_size -= len; | |
a917d384 | 278 | if (s->async_len == 0) { |
ad3376cc PB |
279 | scsi_req_continue(s->current_req); |
280 | /* If there is still data to be read from the device then | |
281 | complete the DMA operation immediately. Otherwise defer | |
282 | until the scsi layer has completed. */ | |
283 | if (to_device || s->dma_left != 0 || s->ti_size == 0) { | |
284 | return; | |
4d611c9a | 285 | } |
a917d384 | 286 | } |
ad3376cc PB |
287 | |
288 | /* Partially filled a scsi buffer. Complete immediately. */ | |
289 | esp_dma_done(s); | |
4d611c9a PB |
290 | } |
291 | ||
ea84a442 | 292 | static void esp_report_command_complete(ESPState *s, uint32_t status) |
2e5d83bb | 293 | { |
bf4b9889 | 294 | trace_esp_command_complete(); |
c6df7102 | 295 | if (s->ti_size != 0) { |
bf4b9889 | 296 | trace_esp_command_complete_unexpected(); |
c6df7102 PB |
297 | } |
298 | s->ti_size = 0; | |
299 | s->dma_left = 0; | |
300 | s->async_len = 0; | |
aba1f023 | 301 | if (status) { |
bf4b9889 | 302 | trace_esp_command_complete_fail(); |
c6df7102 | 303 | } |
aba1f023 | 304 | s->status = status; |
c6df7102 PB |
305 | s->rregs[ESP_RSTAT] = STAT_ST; |
306 | esp_dma_done(s); | |
307 | if (s->current_req) { | |
308 | scsi_req_unref(s->current_req); | |
309 | s->current_req = NULL; | |
310 | s->current_dev = NULL; | |
311 | } | |
312 | } | |
313 | ||
ea84a442 GR |
314 | void esp_command_complete(SCSIRequest *req, uint32_t status, |
315 | size_t resid) | |
316 | { | |
317 | ESPState *s = req->hba_private; | |
318 | ||
319 | if (s->rregs[ESP_RSTAT] & STAT_INT) { | |
320 | /* Defer handling command complete until the previous | |
321 | * interrupt has been handled. | |
322 | */ | |
323 | trace_esp_command_complete_deferred(); | |
324 | s->deferred_status = status; | |
325 | s->deferred_complete = true; | |
326 | return; | |
327 | } | |
328 | esp_report_command_complete(s, status); | |
329 | } | |
330 | ||
9c7e23fc | 331 | void esp_transfer_data(SCSIRequest *req, uint32_t len) |
c6df7102 | 332 | { |
e6810db8 | 333 | ESPState *s = req->hba_private; |
c6df7102 | 334 | |
7f0b6e11 | 335 | assert(!s->do_cmd); |
bf4b9889 | 336 | trace_esp_transfer_data(s->dma_left, s->ti_size); |
aba1f023 | 337 | s->async_len = len; |
c6df7102 PB |
338 | s->async_buf = scsi_req_get_buf(req); |
339 | if (s->dma_left) { | |
340 | esp_do_dma(s); | |
341 | } else if (s->dma_counter != 0 && s->ti_size <= 0) { | |
342 | /* If this was the last part of a DMA transfer then the | |
343 | completion interrupt is deferred to here. */ | |
a917d384 | 344 | esp_dma_done(s); |
4d611c9a | 345 | } |
2e5d83bb PB |
346 | } |
347 | ||
2f275b8f FB |
348 | static void handle_ti(ESPState *s) |
349 | { | |
4d611c9a | 350 | uint32_t dmalen, minlen; |
2f275b8f | 351 | |
7246e160 HP |
352 | if (s->dma && !s->dma_enabled) { |
353 | s->dma_cb = handle_ti; | |
354 | return; | |
355 | } | |
356 | ||
9ea73f8b PB |
357 | dmalen = s->rregs[ESP_TCLO]; |
358 | dmalen |= s->rregs[ESP_TCMID] << 8; | |
359 | dmalen |= s->rregs[ESP_TCHI] << 16; | |
db59203d PB |
360 | if (dmalen==0) { |
361 | dmalen=0x10000; | |
362 | } | |
6787f5fa | 363 | s->dma_counter = dmalen; |
db59203d | 364 | |
9f149aa9 | 365 | if (s->do_cmd) |
926cde5f | 366 | minlen = (dmalen < ESP_CMDBUF_SZ) ? dmalen : ESP_CMDBUF_SZ; |
67e999be FB |
367 | else if (s->ti_size < 0) |
368 | minlen = (dmalen < -s->ti_size) ? dmalen : -s->ti_size; | |
9f149aa9 PB |
369 | else |
370 | minlen = (dmalen < s->ti_size) ? dmalen : s->ti_size; | |
bf4b9889 | 371 | trace_esp_handle_ti(minlen); |
4f6200f0 | 372 | if (s->dma) { |
4d611c9a | 373 | s->dma_left = minlen; |
5ad6bb97 | 374 | s->rregs[ESP_RSTAT] &= ~STAT_TC; |
4d611c9a | 375 | esp_do_dma(s); |
7f0b6e11 PB |
376 | } |
377 | if (s->do_cmd) { | |
bf4b9889 | 378 | trace_esp_handle_ti_cmd(s->cmdlen); |
9f149aa9 PB |
379 | s->ti_size = 0; |
380 | s->cmdlen = 0; | |
381 | s->do_cmd = 0; | |
382 | do_cmd(s, s->cmdbuf); | |
9f149aa9 | 383 | } |
2f275b8f FB |
384 | } |
385 | ||
9c7e23fc | 386 | void esp_hard_reset(ESPState *s) |
6f7e9aec | 387 | { |
5aca8c3b BS |
388 | memset(s->rregs, 0, ESP_REGS); |
389 | memset(s->wregs, 0, ESP_REGS); | |
c9cf45c1 | 390 | s->tchi_written = 0; |
4e9aec74 PB |
391 | s->ti_size = 0; |
392 | s->ti_rptr = 0; | |
393 | s->ti_wptr = 0; | |
4e9aec74 | 394 | s->dma = 0; |
9f149aa9 | 395 | s->do_cmd = 0; |
73d74342 | 396 | s->dma_cb = NULL; |
8dea1dd4 BS |
397 | |
398 | s->rregs[ESP_CFG1] = 7; | |
6f7e9aec FB |
399 | } |
400 | ||
a391fdbc | 401 | static void esp_soft_reset(ESPState *s) |
85948643 | 402 | { |
85948643 | 403 | qemu_irq_lower(s->irq); |
a391fdbc | 404 | esp_hard_reset(s); |
85948643 BS |
405 | } |
406 | ||
a391fdbc | 407 | static void parent_esp_reset(ESPState *s, int irq, int level) |
2d069bab | 408 | { |
85948643 | 409 | if (level) { |
a391fdbc | 410 | esp_soft_reset(s); |
85948643 | 411 | } |
2d069bab BS |
412 | } |
413 | ||
9c7e23fc | 414 | uint64_t esp_reg_read(ESPState *s, uint32_t saddr) |
73d74342 | 415 | { |
a391fdbc | 416 | uint32_t old_val; |
73d74342 | 417 | |
bf4b9889 | 418 | trace_esp_mem_readb(saddr, s->rregs[saddr]); |
6f7e9aec | 419 | switch (saddr) { |
5ad6bb97 | 420 | case ESP_FIFO: |
ff589551 PP |
421 | if ((s->rregs[ESP_RSTAT] & STAT_PIO_MASK) == 0) { |
422 | /* Data out. */ | |
423 | qemu_log_mask(LOG_UNIMP, "esp: PIO data read not implemented\n"); | |
424 | s->rregs[ESP_FIFO] = 0; | |
ff589551 | 425 | } else if (s->ti_rptr < s->ti_wptr) { |
f930d07e | 426 | s->ti_size--; |
ff589551 | 427 | s->rregs[ESP_FIFO] = s->ti_buf[s->ti_rptr++]; |
f930d07e | 428 | } |
ff589551 | 429 | if (s->ti_rptr == s->ti_wptr) { |
4f6200f0 FB |
430 | s->ti_rptr = 0; |
431 | s->ti_wptr = 0; | |
432 | } | |
f930d07e | 433 | break; |
5ad6bb97 | 434 | case ESP_RINTR: |
2814df28 BS |
435 | /* Clear sequence step, interrupt register and all status bits |
436 | except TC */ | |
437 | old_val = s->rregs[ESP_RINTR]; | |
438 | s->rregs[ESP_RINTR] = 0; | |
439 | s->rregs[ESP_RSTAT] &= ~STAT_TC; | |
440 | s->rregs[ESP_RSEQ] = SEQ_CD; | |
c73f96fd | 441 | esp_lower_irq(s); |
ea84a442 GR |
442 | if (s->deferred_complete) { |
443 | esp_report_command_complete(s, s->deferred_status); | |
444 | s->deferred_complete = false; | |
445 | } | |
2814df28 | 446 | return old_val; |
c9cf45c1 HR |
447 | case ESP_TCHI: |
448 | /* Return the unique id if the value has never been written */ | |
449 | if (!s->tchi_written) { | |
450 | return s->chip_id; | |
451 | } | |
6f7e9aec | 452 | default: |
f930d07e | 453 | break; |
6f7e9aec | 454 | } |
2f275b8f | 455 | return s->rregs[saddr]; |
6f7e9aec FB |
456 | } |
457 | ||
9c7e23fc | 458 | void esp_reg_write(ESPState *s, uint32_t saddr, uint64_t val) |
6f7e9aec | 459 | { |
bf4b9889 | 460 | trace_esp_mem_writeb(saddr, s->wregs[saddr], val); |
6f7e9aec | 461 | switch (saddr) { |
c9cf45c1 HR |
462 | case ESP_TCHI: |
463 | s->tchi_written = true; | |
464 | /* fall through */ | |
5ad6bb97 BS |
465 | case ESP_TCLO: |
466 | case ESP_TCMID: | |
467 | s->rregs[ESP_RSTAT] &= ~STAT_TC; | |
4f6200f0 | 468 | break; |
5ad6bb97 | 469 | case ESP_FIFO: |
9f149aa9 | 470 | if (s->do_cmd) { |
926cde5f | 471 | if (s->cmdlen < ESP_CMDBUF_SZ) { |
c98c6c10 PP |
472 | s->cmdbuf[s->cmdlen++] = val & 0xff; |
473 | } else { | |
474 | trace_esp_error_fifo_overrun(); | |
475 | } | |
ff589551 | 476 | } else if (s->ti_wptr == TI_BUFSZ - 1) { |
3af4e9aa | 477 | trace_esp_error_fifo_overrun(); |
2e5d83bb PB |
478 | } else { |
479 | s->ti_size++; | |
480 | s->ti_buf[s->ti_wptr++] = val & 0xff; | |
481 | } | |
f930d07e | 482 | break; |
5ad6bb97 | 483 | case ESP_CMD: |
4f6200f0 | 484 | s->rregs[saddr] = val; |
5ad6bb97 | 485 | if (val & CMD_DMA) { |
f930d07e | 486 | s->dma = 1; |
6787f5fa | 487 | /* Reload DMA counter. */ |
5ad6bb97 BS |
488 | s->rregs[ESP_TCLO] = s->wregs[ESP_TCLO]; |
489 | s->rregs[ESP_TCMID] = s->wregs[ESP_TCMID]; | |
9ea73f8b | 490 | s->rregs[ESP_TCHI] = s->wregs[ESP_TCHI]; |
f930d07e BS |
491 | } else { |
492 | s->dma = 0; | |
493 | } | |
5ad6bb97 BS |
494 | switch(val & CMD_CMD) { |
495 | case CMD_NOP: | |
bf4b9889 | 496 | trace_esp_mem_writeb_cmd_nop(val); |
f930d07e | 497 | break; |
5ad6bb97 | 498 | case CMD_FLUSH: |
bf4b9889 | 499 | trace_esp_mem_writeb_cmd_flush(val); |
9e61bde5 | 500 | //s->ti_size = 0; |
5ad6bb97 BS |
501 | s->rregs[ESP_RINTR] = INTR_FC; |
502 | s->rregs[ESP_RSEQ] = 0; | |
a214c598 | 503 | s->rregs[ESP_RFLAGS] = 0; |
f930d07e | 504 | break; |
5ad6bb97 | 505 | case CMD_RESET: |
bf4b9889 | 506 | trace_esp_mem_writeb_cmd_reset(val); |
a391fdbc | 507 | esp_soft_reset(s); |
f930d07e | 508 | break; |
5ad6bb97 | 509 | case CMD_BUSRESET: |
bf4b9889 | 510 | trace_esp_mem_writeb_cmd_bus_reset(val); |
5ad6bb97 BS |
511 | s->rregs[ESP_RINTR] = INTR_RST; |
512 | if (!(s->wregs[ESP_CFG1] & CFG1_RESREPT)) { | |
c73f96fd | 513 | esp_raise_irq(s); |
9e61bde5 | 514 | } |
f930d07e | 515 | break; |
5ad6bb97 | 516 | case CMD_TI: |
f930d07e BS |
517 | handle_ti(s); |
518 | break; | |
5ad6bb97 | 519 | case CMD_ICCS: |
bf4b9889 | 520 | trace_esp_mem_writeb_cmd_iccs(val); |
f930d07e | 521 | write_response(s); |
4bf5801d BS |
522 | s->rregs[ESP_RINTR] = INTR_FC; |
523 | s->rregs[ESP_RSTAT] |= STAT_MI; | |
f930d07e | 524 | break; |
5ad6bb97 | 525 | case CMD_MSGACC: |
bf4b9889 | 526 | trace_esp_mem_writeb_cmd_msgacc(val); |
5ad6bb97 BS |
527 | s->rregs[ESP_RINTR] = INTR_DC; |
528 | s->rregs[ESP_RSEQ] = 0; | |
4e2a68c1 AT |
529 | s->rregs[ESP_RFLAGS] = 0; |
530 | esp_raise_irq(s); | |
f930d07e | 531 | break; |
0fd0eb21 | 532 | case CMD_PAD: |
bf4b9889 | 533 | trace_esp_mem_writeb_cmd_pad(val); |
0fd0eb21 BS |
534 | s->rregs[ESP_RSTAT] = STAT_TC; |
535 | s->rregs[ESP_RINTR] = INTR_FC; | |
536 | s->rregs[ESP_RSEQ] = 0; | |
537 | break; | |
5ad6bb97 | 538 | case CMD_SATN: |
bf4b9889 | 539 | trace_esp_mem_writeb_cmd_satn(val); |
f930d07e | 540 | break; |
6915bff1 HP |
541 | case CMD_RSTATN: |
542 | trace_esp_mem_writeb_cmd_rstatn(val); | |
543 | break; | |
5e1e0a3b | 544 | case CMD_SEL: |
bf4b9889 | 545 | trace_esp_mem_writeb_cmd_sel(val); |
f2818f22 | 546 | handle_s_without_atn(s); |
5e1e0a3b | 547 | break; |
5ad6bb97 | 548 | case CMD_SELATN: |
bf4b9889 | 549 | trace_esp_mem_writeb_cmd_selatn(val); |
f930d07e BS |
550 | handle_satn(s); |
551 | break; | |
5ad6bb97 | 552 | case CMD_SELATNS: |
bf4b9889 | 553 | trace_esp_mem_writeb_cmd_selatns(val); |
f930d07e BS |
554 | handle_satn_stop(s); |
555 | break; | |
5ad6bb97 | 556 | case CMD_ENSEL: |
bf4b9889 | 557 | trace_esp_mem_writeb_cmd_ensel(val); |
e3926838 | 558 | s->rregs[ESP_RINTR] = 0; |
74ec6048 | 559 | break; |
6fe84c18 HP |
560 | case CMD_DISSEL: |
561 | trace_esp_mem_writeb_cmd_dissel(val); | |
562 | s->rregs[ESP_RINTR] = 0; | |
563 | esp_raise_irq(s); | |
564 | break; | |
f930d07e | 565 | default: |
3af4e9aa | 566 | trace_esp_error_unhandled_command(val); |
f930d07e BS |
567 | break; |
568 | } | |
569 | break; | |
5ad6bb97 | 570 | case ESP_WBUSID ... ESP_WSYNO: |
f930d07e | 571 | break; |
5ad6bb97 | 572 | case ESP_CFG1: |
9ea73f8b PB |
573 | case ESP_CFG2: case ESP_CFG3: |
574 | case ESP_RES3: case ESP_RES4: | |
4f6200f0 FB |
575 | s->rregs[saddr] = val; |
576 | break; | |
5ad6bb97 | 577 | case ESP_WCCF ... ESP_WTEST: |
4f6200f0 | 578 | break; |
6f7e9aec | 579 | default: |
3af4e9aa | 580 | trace_esp_error_invalid_write(val, saddr); |
8dea1dd4 | 581 | return; |
6f7e9aec | 582 | } |
2f275b8f | 583 | s->wregs[saddr] = val; |
6f7e9aec FB |
584 | } |
585 | ||
a8170e5e | 586 | static bool esp_mem_accepts(void *opaque, hwaddr addr, |
8372d383 PM |
587 | unsigned size, bool is_write, |
588 | MemTxAttrs attrs) | |
67bb5314 AK |
589 | { |
590 | return (size == 1) || (is_write && size == 4); | |
591 | } | |
6f7e9aec | 592 | |
9c7e23fc | 593 | const VMStateDescription vmstate_esp = { |
cc9952f3 | 594 | .name ="esp", |
cc966774 | 595 | .version_id = 4, |
cc9952f3 | 596 | .minimum_version_id = 3, |
35d08458 | 597 | .fields = (VMStateField[]) { |
cc9952f3 BS |
598 | VMSTATE_BUFFER(rregs, ESPState), |
599 | VMSTATE_BUFFER(wregs, ESPState), | |
600 | VMSTATE_INT32(ti_size, ESPState), | |
601 | VMSTATE_UINT32(ti_rptr, ESPState), | |
602 | VMSTATE_UINT32(ti_wptr, ESPState), | |
603 | VMSTATE_BUFFER(ti_buf, ESPState), | |
3944966d | 604 | VMSTATE_UINT32(status, ESPState), |
ea84a442 GR |
605 | VMSTATE_UINT32(deferred_status, ESPState), |
606 | VMSTATE_BOOL(deferred_complete, ESPState), | |
cc9952f3 | 607 | VMSTATE_UINT32(dma, ESPState), |
cc966774 PB |
608 | VMSTATE_PARTIAL_BUFFER(cmdbuf, ESPState, 16), |
609 | VMSTATE_BUFFER_START_MIDDLE_V(cmdbuf, ESPState, 16, 4), | |
cc9952f3 BS |
610 | VMSTATE_UINT32(cmdlen, ESPState), |
611 | VMSTATE_UINT32(do_cmd, ESPState), | |
612 | VMSTATE_UINT32(dma_left, ESPState), | |
613 | VMSTATE_END_OF_LIST() | |
614 | } | |
615 | }; | |
6f7e9aec | 616 | |
a8170e5e | 617 | static void sysbus_esp_mem_write(void *opaque, hwaddr addr, |
a391fdbc HP |
618 | uint64_t val, unsigned int size) |
619 | { | |
620 | SysBusESPState *sysbus = opaque; | |
621 | uint32_t saddr; | |
622 | ||
623 | saddr = addr >> sysbus->it_shift; | |
624 | esp_reg_write(&sysbus->esp, saddr, val); | |
625 | } | |
626 | ||
a8170e5e | 627 | static uint64_t sysbus_esp_mem_read(void *opaque, hwaddr addr, |
a391fdbc HP |
628 | unsigned int size) |
629 | { | |
630 | SysBusESPState *sysbus = opaque; | |
631 | uint32_t saddr; | |
632 | ||
633 | saddr = addr >> sysbus->it_shift; | |
634 | return esp_reg_read(&sysbus->esp, saddr); | |
635 | } | |
636 | ||
637 | static const MemoryRegionOps sysbus_esp_mem_ops = { | |
638 | .read = sysbus_esp_mem_read, | |
639 | .write = sysbus_esp_mem_write, | |
640 | .endianness = DEVICE_NATIVE_ENDIAN, | |
641 | .valid.accepts = esp_mem_accepts, | |
642 | }; | |
643 | ||
afd4030c PB |
644 | static const struct SCSIBusInfo esp_scsi_info = { |
645 | .tcq = false, | |
7e0380b9 PB |
646 | .max_target = ESP_MAX_DEVS, |
647 | .max_lun = 7, | |
afd4030c | 648 | |
c6df7102 | 649 | .transfer_data = esp_transfer_data, |
94d3f98a PB |
650 | .complete = esp_command_complete, |
651 | .cancel = esp_request_cancelled | |
cfdc1bb0 PB |
652 | }; |
653 | ||
a391fdbc | 654 | static void sysbus_esp_gpio_demux(void *opaque, int irq, int level) |
cfb9de9c | 655 | { |
80cac47e | 656 | SysBusESPState *sysbus = ESP_STATE(opaque); |
a391fdbc HP |
657 | ESPState *s = &sysbus->esp; |
658 | ||
659 | switch (irq) { | |
660 | case 0: | |
661 | parent_esp_reset(s, irq, level); | |
662 | break; | |
663 | case 1: | |
664 | esp_dma_enable(opaque, irq, level); | |
665 | break; | |
666 | } | |
667 | } | |
668 | ||
b09318ca | 669 | static void sysbus_esp_realize(DeviceState *dev, Error **errp) |
a391fdbc | 670 | { |
b09318ca | 671 | SysBusDevice *sbd = SYS_BUS_DEVICE(dev); |
80cac47e | 672 | SysBusESPState *sysbus = ESP_STATE(dev); |
a391fdbc | 673 | ESPState *s = &sysbus->esp; |
6f7e9aec | 674 | |
b09318ca | 675 | sysbus_init_irq(sbd, &s->irq); |
a391fdbc | 676 | assert(sysbus->it_shift != -1); |
6f7e9aec | 677 | |
d32e4b3d | 678 | s->chip_id = TCHI_FAS100A; |
29776739 PB |
679 | memory_region_init_io(&sysbus->iomem, OBJECT(sysbus), &sysbus_esp_mem_ops, |
680 | sysbus, "esp", ESP_REGS << sysbus->it_shift); | |
b09318ca | 681 | sysbus_init_mmio(sbd, &sysbus->iomem); |
6f7e9aec | 682 | |
b09318ca | 683 | qdev_init_gpio_in(dev, sysbus_esp_gpio_demux, 2); |
2d069bab | 684 | |
b1187b51 | 685 | scsi_bus_new(&s->bus, sizeof(s->bus), dev, &esp_scsi_info, NULL); |
67e999be | 686 | } |
cfb9de9c | 687 | |
a391fdbc HP |
688 | static void sysbus_esp_hard_reset(DeviceState *dev) |
689 | { | |
80cac47e | 690 | SysBusESPState *sysbus = ESP_STATE(dev); |
a391fdbc HP |
691 | esp_hard_reset(&sysbus->esp); |
692 | } | |
693 | ||
694 | static const VMStateDescription vmstate_sysbus_esp_scsi = { | |
695 | .name = "sysbusespscsi", | |
ea84a442 GR |
696 | .version_id = 1, |
697 | .minimum_version_id = 1, | |
a391fdbc HP |
698 | .fields = (VMStateField[]) { |
699 | VMSTATE_STRUCT(esp, SysBusESPState, 0, vmstate_esp, ESPState), | |
700 | VMSTATE_END_OF_LIST() | |
701 | } | |
999e12bb AL |
702 | }; |
703 | ||
a391fdbc | 704 | static void sysbus_esp_class_init(ObjectClass *klass, void *data) |
999e12bb | 705 | { |
39bffca2 | 706 | DeviceClass *dc = DEVICE_CLASS(klass); |
999e12bb | 707 | |
b09318ca | 708 | dc->realize = sysbus_esp_realize; |
a391fdbc HP |
709 | dc->reset = sysbus_esp_hard_reset; |
710 | dc->vmsd = &vmstate_sysbus_esp_scsi; | |
125ee0ed | 711 | set_bit(DEVICE_CATEGORY_STORAGE, dc->categories); |
999e12bb AL |
712 | } |
713 | ||
1f077308 | 714 | static const TypeInfo sysbus_esp_info = { |
a71c7ec5 | 715 | .name = TYPE_ESP, |
39bffca2 | 716 | .parent = TYPE_SYS_BUS_DEVICE, |
a391fdbc HP |
717 | .instance_size = sizeof(SysBusESPState), |
718 | .class_init = sysbus_esp_class_init, | |
63235df8 BS |
719 | }; |
720 | ||
83f7d43a | 721 | static void esp_register_types(void) |
cfb9de9c | 722 | { |
a391fdbc | 723 | type_register_static(&sysbus_esp_info); |
cfb9de9c PB |
724 | } |
725 | ||
83f7d43a | 726 | type_init(esp_register_types) |