]>
Commit | Line | Data |
---|---|---|
1db09b84 | 1 | /* |
b3305981 | 2 | * QEMU PowerPC e500-based platforms |
1db09b84 AJ |
3 | * |
4 | * Copyright (C) 2009 Freescale Semiconductor, Inc. All rights reserved. | |
5 | * | |
6 | * Author: Yu Liu, <[email protected]> | |
7 | * | |
8 | * This file is derived from hw/ppc440_bamboo.c, | |
9 | * the copyright for that material belongs to the original owners. | |
10 | * | |
11 | * This is free software; you can redistribute it and/or modify | |
12 | * it under the terms of the GNU General Public License as published by | |
13 | * the Free Software Foundation; either version 2 of the License, or | |
14 | * (at your option) any later version. | |
15 | */ | |
16 | ||
1db09b84 AJ |
17 | #include "config.h" |
18 | #include "qemu-common.h" | |
e6eaabeb | 19 | #include "e500.h" |
3eddc1be | 20 | #include "e500-ccsr.h" |
1422e32d | 21 | #include "net/net.h" |
1de7afc9 | 22 | #include "qemu/config-file.h" |
4a18e7c9 | 23 | #include "hw/hw.h" |
0d09e41a | 24 | #include "hw/char/serial.h" |
a2cb15b0 | 25 | #include "hw/pci/pci.h" |
4a18e7c9 | 26 | #include "hw/boards.h" |
9c17d615 PB |
27 | #include "sysemu/sysemu.h" |
28 | #include "sysemu/kvm.h" | |
1db09b84 | 29 | #include "kvm_ppc.h" |
9c17d615 | 30 | #include "sysemu/device_tree.h" |
0d09e41a PB |
31 | #include "hw/ppc/openpic.h" |
32 | #include "hw/ppc/ppc.h" | |
4a18e7c9 | 33 | #include "hw/loader.h" |
ca20cf32 | 34 | #include "elf.h" |
4a18e7c9 | 35 | #include "hw/sysbus.h" |
022c62cb | 36 | #include "exec/address-spaces.h" |
1de7afc9 | 37 | #include "qemu/host-utils.h" |
0d09e41a | 38 | #include "hw/pci-host/ppce500.h" |
1db09b84 | 39 | |
cefd3cdb | 40 | #define EPAPR_MAGIC (0x45504150) |
1db09b84 AJ |
41 | #define BINARY_DEVICE_TREE_FILE "mpc8544ds.dtb" |
42 | #define UIMAGE_LOAD_BASE 0 | |
9dd5eba1 | 43 | #define DTC_LOAD_PAD 0x1800000 |
75bb6589 | 44 | #define DTC_PAD_MASK 0xFFFFF |
b8dec144 | 45 | #define DTB_MAX_SIZE (8 * 1024 * 1024) |
75bb6589 LY |
46 | #define INITRD_LOAD_PAD 0x2000000 |
47 | #define INITRD_PAD_MASK 0xFFFFFF | |
1db09b84 AJ |
48 | |
49 | #define RAM_SIZES_ALIGN (64UL << 20) | |
50 | ||
b3305981 | 51 | /* TODO: parameterize */ |
ed2bc496 AG |
52 | #define MPC8544_CCSRBAR_BASE 0xE0000000ULL |
53 | #define MPC8544_CCSRBAR_SIZE 0x00100000ULL | |
dffb1dc2 | 54 | #define MPC8544_MPIC_REGS_OFFSET 0x40000ULL |
a911b7a9 | 55 | #define MPC8544_MSI_REGS_OFFSET 0x41600ULL |
dffb1dc2 BB |
56 | #define MPC8544_SERIAL0_REGS_OFFSET 0x4500ULL |
57 | #define MPC8544_SERIAL1_REGS_OFFSET 0x4600ULL | |
58 | #define MPC8544_PCI_REGS_OFFSET 0x8000ULL | |
59 | #define MPC8544_PCI_REGS_BASE (MPC8544_CCSRBAR_BASE + \ | |
60 | MPC8544_PCI_REGS_OFFSET) | |
ed2bc496 AG |
61 | #define MPC8544_PCI_REGS_SIZE 0x1000ULL |
62 | #define MPC8544_PCI_IO 0xE1000000ULL | |
dffb1dc2 | 63 | #define MPC8544_UTIL_OFFSET 0xe0000ULL |
ed2bc496 | 64 | #define MPC8544_SPIN_BASE 0xEF000000ULL |
1db09b84 | 65 | |
3b989d49 AG |
66 | struct boot_info |
67 | { | |
68 | uint32_t dt_base; | |
cba2026a | 69 | uint32_t dt_size; |
3b989d49 AG |
70 | uint32_t entry; |
71 | }; | |
72 | ||
347dd79d AG |
73 | static uint32_t *pci_map_create(void *fdt, uint32_t mpic, int first_slot, |
74 | int nr_slots, int *len) | |
0dbc0798 | 75 | { |
347dd79d AG |
76 | int i = 0; |
77 | int slot; | |
78 | int pci_irq; | |
9e2c1298 | 79 | int host_irq; |
347dd79d AG |
80 | int last_slot = first_slot + nr_slots; |
81 | uint32_t *pci_map; | |
82 | ||
83 | *len = nr_slots * 4 * 7 * sizeof(uint32_t); | |
84 | pci_map = g_malloc(*len); | |
85 | ||
86 | for (slot = first_slot; slot < last_slot; slot++) { | |
87 | for (pci_irq = 0; pci_irq < 4; pci_irq++) { | |
88 | pci_map[i++] = cpu_to_be32(slot << 11); | |
89 | pci_map[i++] = cpu_to_be32(0x0); | |
90 | pci_map[i++] = cpu_to_be32(0x0); | |
91 | pci_map[i++] = cpu_to_be32(pci_irq + 1); | |
92 | pci_map[i++] = cpu_to_be32(mpic); | |
9e2c1298 AG |
93 | host_irq = ppce500_pci_map_irq_slot(slot, pci_irq); |
94 | pci_map[i++] = cpu_to_be32(host_irq + 1); | |
347dd79d AG |
95 | pci_map[i++] = cpu_to_be32(0x1); |
96 | } | |
0dbc0798 | 97 | } |
347dd79d AG |
98 | |
99 | assert((i * sizeof(uint32_t)) == *len); | |
100 | ||
101 | return pci_map; | |
0dbc0798 AG |
102 | } |
103 | ||
a053a7ce AG |
104 | static void dt_serial_create(void *fdt, unsigned long long offset, |
105 | const char *soc, const char *mpic, | |
106 | const char *alias, int idx, bool defcon) | |
107 | { | |
108 | char ser[128]; | |
109 | ||
110 | snprintf(ser, sizeof(ser), "%s/serial@%llx", soc, offset); | |
5a4348d1 PC |
111 | qemu_fdt_add_subnode(fdt, ser); |
112 | qemu_fdt_setprop_string(fdt, ser, "device_type", "serial"); | |
113 | qemu_fdt_setprop_string(fdt, ser, "compatible", "ns16550"); | |
114 | qemu_fdt_setprop_cells(fdt, ser, "reg", offset, 0x100); | |
115 | qemu_fdt_setprop_cell(fdt, ser, "cell-index", idx); | |
116 | qemu_fdt_setprop_cell(fdt, ser, "clock-frequency", 0); | |
117 | qemu_fdt_setprop_cells(fdt, ser, "interrupts", 42, 2); | |
118 | qemu_fdt_setprop_phandle(fdt, ser, "interrupt-parent", mpic); | |
119 | qemu_fdt_setprop_string(fdt, "/aliases", alias, ser); | |
a053a7ce AG |
120 | |
121 | if (defcon) { | |
5a4348d1 | 122 | qemu_fdt_setprop_string(fdt, "/chosen", "linux,stdout-path", ser); |
a053a7ce AG |
123 | } |
124 | } | |
125 | ||
3ef96221 | 126 | static int ppce500_load_device_tree(MachineState *machine, |
e6eaabeb | 127 | PPCE500Params *params, |
a8170e5e AK |
128 | hwaddr addr, |
129 | hwaddr initrd_base, | |
28290f37 AG |
130 | hwaddr initrd_size, |
131 | bool dry_run) | |
1db09b84 | 132 | { |
28290f37 | 133 | CPUPPCState *env = first_cpu->env_ptr; |
dbf916d8 | 134 | int ret = -1; |
3ef96221 | 135 | uint64_t mem_reg_property[] = { 0, cpu_to_be64(machine->ram_size) }; |
7ec632b4 | 136 | int fdt_size; |
dbf916d8 | 137 | void *fdt; |
5de6b46d | 138 | uint8_t hypercall[16]; |
911d6e7a AG |
139 | uint32_t clock_freq = 400000000; |
140 | uint32_t tb_freq = 400000000; | |
621d05e3 | 141 | int i; |
ebb9518a | 142 | char compatible_sb[] = "fsl,mpc8544-immr\0simple-bus"; |
5da96624 | 143 | char soc[128]; |
19ac9dea AG |
144 | char mpic[128]; |
145 | uint32_t mpic_ph; | |
a911b7a9 | 146 | uint32_t msi_ph; |
f5038483 | 147 | char gutil[128]; |
0dbc0798 | 148 | char pci[128]; |
a911b7a9 | 149 | char msi[128]; |
347dd79d AG |
150 | uint32_t *pci_map = NULL; |
151 | int len; | |
3627757e AG |
152 | uint32_t pci_ranges[14] = |
153 | { | |
154 | 0x2000000, 0x0, 0xc0000000, | |
155 | 0x0, 0xc0000000, | |
156 | 0x0, 0x20000000, | |
157 | ||
158 | 0x1000000, 0x0, 0x0, | |
159 | 0x0, 0xe1000000, | |
160 | 0x0, 0x10000, | |
161 | }; | |
2ff3de68 MA |
162 | QemuOpts *machine_opts = qemu_get_machine_opts(); |
163 | const char *dtb_file = qemu_opt_get(machine_opts, "dtb"); | |
164 | const char *toplevel_compat = qemu_opt_get(machine_opts, "dt_compatible"); | |
d1b93565 AG |
165 | |
166 | if (dtb_file) { | |
167 | char *filename; | |
168 | filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, dtb_file); | |
169 | if (!filename) { | |
170 | goto out; | |
171 | } | |
172 | ||
173 | fdt = load_device_tree(filename, &fdt_size); | |
174 | if (!fdt) { | |
175 | goto out; | |
176 | } | |
177 | goto done; | |
178 | } | |
1db09b84 | 179 | |
2636fcb6 | 180 | fdt = create_device_tree(&fdt_size); |
5cea8590 PB |
181 | if (fdt == NULL) { |
182 | goto out; | |
183 | } | |
1db09b84 AJ |
184 | |
185 | /* Manipulate device tree in memory. */ | |
5a4348d1 PC |
186 | qemu_fdt_setprop_cell(fdt, "/", "#address-cells", 2); |
187 | qemu_fdt_setprop_cell(fdt, "/", "#size-cells", 2); | |
51b852b7 | 188 | |
5a4348d1 PC |
189 | qemu_fdt_add_subnode(fdt, "/memory"); |
190 | qemu_fdt_setprop_string(fdt, "/memory", "device_type", "memory"); | |
191 | qemu_fdt_setprop(fdt, "/memory", "reg", mem_reg_property, | |
192 | sizeof(mem_reg_property)); | |
1db09b84 | 193 | |
5a4348d1 | 194 | qemu_fdt_add_subnode(fdt, "/chosen"); |
3b989d49 | 195 | if (initrd_size) { |
5a4348d1 PC |
196 | ret = qemu_fdt_setprop_cell(fdt, "/chosen", "linux,initrd-start", |
197 | initrd_base); | |
3b989d49 AG |
198 | if (ret < 0) { |
199 | fprintf(stderr, "couldn't set /chosen/linux,initrd-start\n"); | |
200 | } | |
1db09b84 | 201 | |
5a4348d1 PC |
202 | ret = qemu_fdt_setprop_cell(fdt, "/chosen", "linux,initrd-end", |
203 | (initrd_base + initrd_size)); | |
3b989d49 AG |
204 | if (ret < 0) { |
205 | fprintf(stderr, "couldn't set /chosen/linux,initrd-end\n"); | |
206 | } | |
207 | } | |
1db09b84 | 208 | |
5a4348d1 | 209 | ret = qemu_fdt_setprop_string(fdt, "/chosen", "bootargs", |
3ef96221 | 210 | machine->kernel_cmdline); |
1db09b84 AJ |
211 | if (ret < 0) |
212 | fprintf(stderr, "couldn't set /chosen/bootargs\n"); | |
213 | ||
214 | if (kvm_enabled()) { | |
911d6e7a AG |
215 | /* Read out host's frequencies */ |
216 | clock_freq = kvmppc_get_clockfreq(); | |
217 | tb_freq = kvmppc_get_tbfreq(); | |
5de6b46d AG |
218 | |
219 | /* indicate KVM hypercall interface */ | |
5a4348d1 PC |
220 | qemu_fdt_add_subnode(fdt, "/hypervisor"); |
221 | qemu_fdt_setprop_string(fdt, "/hypervisor", "compatible", | |
222 | "linux,kvm"); | |
5de6b46d | 223 | kvmppc_get_hypercall(env, hypercall, sizeof(hypercall)); |
5a4348d1 PC |
224 | qemu_fdt_setprop(fdt, "/hypervisor", "hcall-instructions", |
225 | hypercall, sizeof(hypercall)); | |
1a61a9ae SY |
226 | /* if KVM supports the idle hcall, set property indicating this */ |
227 | if (kvmppc_get_hasidle(env)) { | |
5a4348d1 | 228 | qemu_fdt_setprop(fdt, "/hypervisor", "has-idle", NULL, 0); |
1a61a9ae | 229 | } |
1db09b84 | 230 | } |
3b989d49 | 231 | |
625e665b | 232 | /* Create CPU nodes */ |
5a4348d1 PC |
233 | qemu_fdt_add_subnode(fdt, "/cpus"); |
234 | qemu_fdt_setprop_cell(fdt, "/cpus", "#address-cells", 1); | |
235 | qemu_fdt_setprop_cell(fdt, "/cpus", "#size-cells", 0); | |
625e665b | 236 | |
1e3debf0 AG |
237 | /* We need to generate the cpu nodes in reverse order, so Linux can pick |
238 | the first node as boot node and be happy */ | |
239 | for (i = smp_cpus - 1; i >= 0; i--) { | |
440c8152 | 240 | CPUState *cpu; |
0f20ba62 | 241 | PowerPCCPU *pcpu; |
621d05e3 | 242 | char cpu_name[128]; |
1d2e5c52 | 243 | uint64_t cpu_release_addr = MPC8544_SPIN_BASE + (i * 0x20); |
10f25a46 | 244 | |
440c8152 | 245 | cpu = qemu_get_cpu(i); |
55e5c285 | 246 | if (cpu == NULL) { |
1e3debf0 AG |
247 | continue; |
248 | } | |
440c8152 | 249 | env = cpu->env_ptr; |
0f20ba62 | 250 | pcpu = POWERPC_CPU(cpu); |
1e3debf0 | 251 | |
55e5c285 | 252 | snprintf(cpu_name, sizeof(cpu_name), "/cpus/PowerPC,8544@%x", |
0f20ba62 | 253 | ppc_get_vcpu_dt_id(pcpu)); |
5a4348d1 PC |
254 | qemu_fdt_add_subnode(fdt, cpu_name); |
255 | qemu_fdt_setprop_cell(fdt, cpu_name, "clock-frequency", clock_freq); | |
256 | qemu_fdt_setprop_cell(fdt, cpu_name, "timebase-frequency", tb_freq); | |
257 | qemu_fdt_setprop_string(fdt, cpu_name, "device_type", "cpu"); | |
0f20ba62 AK |
258 | qemu_fdt_setprop_cell(fdt, cpu_name, "reg", |
259 | ppc_get_vcpu_dt_id(pcpu)); | |
5a4348d1 PC |
260 | qemu_fdt_setprop_cell(fdt, cpu_name, "d-cache-line-size", |
261 | env->dcache_line_size); | |
262 | qemu_fdt_setprop_cell(fdt, cpu_name, "i-cache-line-size", | |
263 | env->icache_line_size); | |
264 | qemu_fdt_setprop_cell(fdt, cpu_name, "d-cache-size", 0x8000); | |
265 | qemu_fdt_setprop_cell(fdt, cpu_name, "i-cache-size", 0x8000); | |
266 | qemu_fdt_setprop_cell(fdt, cpu_name, "bus-frequency", 0); | |
55e5c285 | 267 | if (cpu->cpu_index) { |
5a4348d1 PC |
268 | qemu_fdt_setprop_string(fdt, cpu_name, "status", "disabled"); |
269 | qemu_fdt_setprop_string(fdt, cpu_name, "enable-method", | |
270 | "spin-table"); | |
271 | qemu_fdt_setprop_u64(fdt, cpu_name, "cpu-release-addr", | |
272 | cpu_release_addr); | |
1e3debf0 | 273 | } else { |
5a4348d1 | 274 | qemu_fdt_setprop_string(fdt, cpu_name, "status", "okay"); |
1e3debf0 | 275 | } |
1db09b84 AJ |
276 | } |
277 | ||
5a4348d1 | 278 | qemu_fdt_add_subnode(fdt, "/aliases"); |
5da96624 | 279 | /* XXX These should go into their respective devices' code */ |
ed2bc496 | 280 | snprintf(soc, sizeof(soc), "/soc@%llx", MPC8544_CCSRBAR_BASE); |
5a4348d1 PC |
281 | qemu_fdt_add_subnode(fdt, soc); |
282 | qemu_fdt_setprop_string(fdt, soc, "device_type", "soc"); | |
283 | qemu_fdt_setprop(fdt, soc, "compatible", compatible_sb, | |
284 | sizeof(compatible_sb)); | |
285 | qemu_fdt_setprop_cell(fdt, soc, "#address-cells", 1); | |
286 | qemu_fdt_setprop_cell(fdt, soc, "#size-cells", 1); | |
287 | qemu_fdt_setprop_cells(fdt, soc, "ranges", 0x0, | |
288 | MPC8544_CCSRBAR_BASE >> 32, MPC8544_CCSRBAR_BASE, | |
289 | MPC8544_CCSRBAR_SIZE); | |
5da96624 | 290 | /* XXX should contain a reasonable value */ |
5a4348d1 | 291 | qemu_fdt_setprop_cell(fdt, soc, "bus-frequency", 0); |
5da96624 | 292 | |
dffb1dc2 | 293 | snprintf(mpic, sizeof(mpic), "%s/pic@%llx", soc, MPC8544_MPIC_REGS_OFFSET); |
5a4348d1 PC |
294 | qemu_fdt_add_subnode(fdt, mpic); |
295 | qemu_fdt_setprop_string(fdt, mpic, "device_type", "open-pic"); | |
296 | qemu_fdt_setprop_string(fdt, mpic, "compatible", "fsl,mpic"); | |
297 | qemu_fdt_setprop_cells(fdt, mpic, "reg", MPC8544_MPIC_REGS_OFFSET, | |
298 | 0x40000); | |
299 | qemu_fdt_setprop_cell(fdt, mpic, "#address-cells", 0); | |
300 | qemu_fdt_setprop_cell(fdt, mpic, "#interrupt-cells", 2); | |
301 | mpic_ph = qemu_fdt_alloc_phandle(fdt); | |
302 | qemu_fdt_setprop_cell(fdt, mpic, "phandle", mpic_ph); | |
303 | qemu_fdt_setprop_cell(fdt, mpic, "linux,phandle", mpic_ph); | |
304 | qemu_fdt_setprop(fdt, mpic, "interrupt-controller", NULL, 0); | |
19ac9dea | 305 | |
0cfc6e8d AG |
306 | /* |
307 | * We have to generate ser1 first, because Linux takes the first | |
308 | * device it finds in the dt as serial output device. And we generate | |
309 | * devices in reverse order to the dt. | |
310 | */ | |
dffb1dc2 | 311 | dt_serial_create(fdt, MPC8544_SERIAL1_REGS_OFFSET, |
a053a7ce | 312 | soc, mpic, "serial1", 1, false); |
dffb1dc2 | 313 | dt_serial_create(fdt, MPC8544_SERIAL0_REGS_OFFSET, |
a053a7ce | 314 | soc, mpic, "serial0", 0, true); |
0cfc6e8d | 315 | |
ed2bc496 | 316 | snprintf(gutil, sizeof(gutil), "%s/global-utilities@%llx", soc, |
dffb1dc2 | 317 | MPC8544_UTIL_OFFSET); |
5a4348d1 PC |
318 | qemu_fdt_add_subnode(fdt, gutil); |
319 | qemu_fdt_setprop_string(fdt, gutil, "compatible", "fsl,mpc8544-guts"); | |
320 | qemu_fdt_setprop_cells(fdt, gutil, "reg", MPC8544_UTIL_OFFSET, 0x1000); | |
321 | qemu_fdt_setprop(fdt, gutil, "fsl,has-rstcr", NULL, 0); | |
f5038483 | 322 | |
a911b7a9 | 323 | snprintf(msi, sizeof(msi), "/%s/msi@%llx", soc, MPC8544_MSI_REGS_OFFSET); |
5a4348d1 PC |
324 | qemu_fdt_add_subnode(fdt, msi); |
325 | qemu_fdt_setprop_string(fdt, msi, "compatible", "fsl,mpic-msi"); | |
326 | qemu_fdt_setprop_cells(fdt, msi, "reg", MPC8544_MSI_REGS_OFFSET, 0x200); | |
327 | msi_ph = qemu_fdt_alloc_phandle(fdt); | |
328 | qemu_fdt_setprop_cells(fdt, msi, "msi-available-ranges", 0x0, 0x100); | |
329 | qemu_fdt_setprop_phandle(fdt, msi, "interrupt-parent", mpic); | |
330 | qemu_fdt_setprop_cells(fdt, msi, "interrupts", | |
a911b7a9 AG |
331 | 0xe0, 0x0, |
332 | 0xe1, 0x0, | |
333 | 0xe2, 0x0, | |
334 | 0xe3, 0x0, | |
335 | 0xe4, 0x0, | |
336 | 0xe5, 0x0, | |
337 | 0xe6, 0x0, | |
338 | 0xe7, 0x0); | |
5a4348d1 PC |
339 | qemu_fdt_setprop_cell(fdt, msi, "phandle", msi_ph); |
340 | qemu_fdt_setprop_cell(fdt, msi, "linux,phandle", msi_ph); | |
a911b7a9 | 341 | |
ed2bc496 | 342 | snprintf(pci, sizeof(pci), "/pci@%llx", MPC8544_PCI_REGS_BASE); |
5a4348d1 PC |
343 | qemu_fdt_add_subnode(fdt, pci); |
344 | qemu_fdt_setprop_cell(fdt, pci, "cell-index", 0); | |
345 | qemu_fdt_setprop_string(fdt, pci, "compatible", "fsl,mpc8540-pci"); | |
346 | qemu_fdt_setprop_string(fdt, pci, "device_type", "pci"); | |
347 | qemu_fdt_setprop_cells(fdt, pci, "interrupt-map-mask", 0xf800, 0x0, | |
348 | 0x0, 0x7); | |
349 | pci_map = pci_map_create(fdt, qemu_fdt_get_phandle(fdt, mpic), | |
492ec48d AG |
350 | params->pci_first_slot, params->pci_nr_slots, |
351 | &len); | |
5a4348d1 PC |
352 | qemu_fdt_setprop(fdt, pci, "interrupt-map", pci_map, len); |
353 | qemu_fdt_setprop_phandle(fdt, pci, "interrupt-parent", mpic); | |
354 | qemu_fdt_setprop_cells(fdt, pci, "interrupts", 24, 2); | |
355 | qemu_fdt_setprop_cells(fdt, pci, "bus-range", 0, 255); | |
3627757e | 356 | for (i = 0; i < 14; i++) { |
0dbc0798 AG |
357 | pci_ranges[i] = cpu_to_be32(pci_ranges[i]); |
358 | } | |
5a4348d1 PC |
359 | qemu_fdt_setprop_cell(fdt, pci, "fsl,msi", msi_ph); |
360 | qemu_fdt_setprop(fdt, pci, "ranges", pci_ranges, sizeof(pci_ranges)); | |
361 | qemu_fdt_setprop_cells(fdt, pci, "reg", MPC8544_PCI_REGS_BASE >> 32, | |
362 | MPC8544_PCI_REGS_BASE, 0, 0x1000); | |
363 | qemu_fdt_setprop_cell(fdt, pci, "clock-frequency", 66666666); | |
364 | qemu_fdt_setprop_cell(fdt, pci, "#interrupt-cells", 1); | |
365 | qemu_fdt_setprop_cell(fdt, pci, "#size-cells", 2); | |
366 | qemu_fdt_setprop_cell(fdt, pci, "#address-cells", 3); | |
367 | qemu_fdt_setprop_string(fdt, "/aliases", "pci0", pci); | |
0dbc0798 | 368 | |
e6eaabeb SW |
369 | params->fixup_devtree(params, fdt); |
370 | ||
371 | if (toplevel_compat) { | |
5a4348d1 PC |
372 | qemu_fdt_setprop(fdt, "/", "compatible", toplevel_compat, |
373 | strlen(toplevel_compat) + 1); | |
e6eaabeb SW |
374 | } |
375 | ||
d1b93565 | 376 | done: |
28290f37 | 377 | if (!dry_run) { |
5a4348d1 | 378 | qemu_fdt_dumpdtb(fdt, fdt_size); |
28290f37 | 379 | cpu_physical_memory_write(addr, fdt, fdt_size); |
cba2026a | 380 | } |
cba2026a | 381 | ret = fdt_size; |
7ec632b4 | 382 | |
1db09b84 | 383 | out: |
347dd79d | 384 | g_free(pci_map); |
1db09b84 | 385 | |
04088adb | 386 | return ret; |
1db09b84 AJ |
387 | } |
388 | ||
28290f37 | 389 | typedef struct DeviceTreeParams { |
3ef96221 | 390 | MachineState *machine; |
28290f37 AG |
391 | PPCE500Params params; |
392 | hwaddr addr; | |
393 | hwaddr initrd_base; | |
394 | hwaddr initrd_size; | |
395 | } DeviceTreeParams; | |
396 | ||
397 | static void ppce500_reset_device_tree(void *opaque) | |
398 | { | |
399 | DeviceTreeParams *p = opaque; | |
3ef96221 | 400 | ppce500_load_device_tree(p->machine, &p->params, p->addr, p->initrd_base, |
28290f37 AG |
401 | p->initrd_size, false); |
402 | } | |
403 | ||
3ef96221 | 404 | static int ppce500_prep_device_tree(MachineState *machine, |
28290f37 AG |
405 | PPCE500Params *params, |
406 | hwaddr addr, | |
407 | hwaddr initrd_base, | |
408 | hwaddr initrd_size) | |
409 | { | |
410 | DeviceTreeParams *p = g_new(DeviceTreeParams, 1); | |
3ef96221 | 411 | p->machine = machine; |
28290f37 AG |
412 | p->params = *params; |
413 | p->addr = addr; | |
414 | p->initrd_base = initrd_base; | |
415 | p->initrd_size = initrd_size; | |
416 | ||
417 | qemu_register_reset(ppce500_reset_device_tree, p); | |
418 | ||
419 | /* Issue the device tree loader once, so that we get the size of the blob */ | |
3ef96221 | 420 | return ppce500_load_device_tree(machine, params, addr, initrd_base, |
28290f37 AG |
421 | initrd_size, true); |
422 | } | |
423 | ||
cba2026a | 424 | /* Create -kernel TLB entries for BookE. */ |
a8170e5e | 425 | static inline hwaddr booke206_page_size_to_tlb(uint64_t size) |
d1e256fe | 426 | { |
cba2026a | 427 | return 63 - clz64(size >> 10); |
d1e256fe AG |
428 | } |
429 | ||
cefd3cdb | 430 | static int booke206_initial_map_tsize(CPUPPCState *env) |
3b989d49 | 431 | { |
cba2026a | 432 | struct boot_info *bi = env->load_info; |
cefd3cdb | 433 | hwaddr dt_end; |
cba2026a AG |
434 | int ps; |
435 | ||
436 | /* Our initial TLB entry needs to cover everything from 0 to | |
437 | the device tree top */ | |
438 | dt_end = bi->dt_base + bi->dt_size; | |
439 | ps = booke206_page_size_to_tlb(dt_end) + 1; | |
fb37c302 AG |
440 | if (ps & 1) { |
441 | /* e500v2 can only do even TLB size bits */ | |
442 | ps++; | |
443 | } | |
cefd3cdb BB |
444 | return ps; |
445 | } | |
446 | ||
447 | static uint64_t mmubooke_initial_mapsize(CPUPPCState *env) | |
448 | { | |
449 | int tsize; | |
450 | ||
451 | tsize = booke206_initial_map_tsize(env); | |
452 | return (1ULL << 10 << tsize); | |
453 | } | |
454 | ||
455 | static void mmubooke_create_initial_mapping(CPUPPCState *env) | |
456 | { | |
457 | ppcmas_tlb_t *tlb = booke206_get_tlbm(env, 1, 0, 0); | |
458 | hwaddr size; | |
459 | int ps; | |
460 | ||
461 | ps = booke206_initial_map_tsize(env); | |
cba2026a | 462 | size = (ps << MAS1_TSIZE_SHIFT); |
d1e256fe | 463 | tlb->mas1 = MAS1_VALID | size; |
cba2026a AG |
464 | tlb->mas2 = 0; |
465 | tlb->mas7_3 = 0; | |
d1e256fe | 466 | tlb->mas7_3 |= MAS3_UR | MAS3_UW | MAS3_UX | MAS3_SR | MAS3_SW | MAS3_SX; |
93dd5e85 SW |
467 | |
468 | env->tlb_dirty = true; | |
3b989d49 AG |
469 | } |
470 | ||
b3305981 | 471 | static void ppce500_cpu_reset_sec(void *opaque) |
5c145dac | 472 | { |
38f92da6 | 473 | PowerPCCPU *cpu = opaque; |
259186a7 | 474 | CPUState *cs = CPU(cpu); |
5c145dac | 475 | |
259186a7 | 476 | cpu_reset(cs); |
5c145dac AG |
477 | |
478 | /* Secondary CPU starts in halted state for now. Needs to change when | |
479 | implementing non-kernel boot. */ | |
259186a7 | 480 | cs->halted = 1; |
27103424 | 481 | cs->exception_index = EXCP_HLT; |
3b989d49 AG |
482 | } |
483 | ||
b3305981 | 484 | static void ppce500_cpu_reset(void *opaque) |
3b989d49 | 485 | { |
38f92da6 | 486 | PowerPCCPU *cpu = opaque; |
259186a7 | 487 | CPUState *cs = CPU(cpu); |
38f92da6 | 488 | CPUPPCState *env = &cpu->env; |
3b989d49 AG |
489 | struct boot_info *bi = env->load_info; |
490 | ||
259186a7 | 491 | cpu_reset(cs); |
3b989d49 AG |
492 | |
493 | /* Set initial guest state. */ | |
259186a7 | 494 | cs->halted = 0; |
3b989d49 AG |
495 | env->gpr[1] = (16<<20) - 8; |
496 | env->gpr[3] = bi->dt_base; | |
cefd3cdb BB |
497 | env->gpr[4] = 0; |
498 | env->gpr[5] = 0; | |
499 | env->gpr[6] = EPAPR_MAGIC; | |
500 | env->gpr[7] = mmubooke_initial_mapsize(env); | |
501 | env->gpr[8] = 0; | |
502 | env->gpr[9] = 0; | |
3b989d49 | 503 | env->nip = bi->entry; |
cba2026a | 504 | mmubooke_create_initial_mapping(env); |
3b989d49 AG |
505 | } |
506 | ||
d85937e6 SW |
507 | static DeviceState *ppce500_init_mpic_qemu(PPCE500Params *params, |
508 | qemu_irq **irqs) | |
82fc73b6 | 509 | { |
82fc73b6 SW |
510 | DeviceState *dev; |
511 | SysBusDevice *s; | |
512 | int i, j, k; | |
513 | ||
e1766344 | 514 | dev = qdev_create(NULL, TYPE_OPENPIC); |
82fc73b6 | 515 | qdev_prop_set_uint32(dev, "model", params->mpic_version); |
d85937e6 SW |
516 | qdev_prop_set_uint32(dev, "nb_cpus", smp_cpus); |
517 | ||
82fc73b6 SW |
518 | qdev_init_nofail(dev); |
519 | s = SYS_BUS_DEVICE(dev); | |
520 | ||
521 | k = 0; | |
522 | for (i = 0; i < smp_cpus; i++) { | |
523 | for (j = 0; j < OPENPIC_OUTPUT_NB; j++) { | |
524 | sysbus_connect_irq(s, k++, irqs[i][j]); | |
525 | } | |
526 | } | |
527 | ||
d85937e6 SW |
528 | return dev; |
529 | } | |
530 | ||
531 | static DeviceState *ppce500_init_mpic_kvm(PPCE500Params *params, | |
532 | qemu_irq **irqs) | |
533 | { | |
534 | DeviceState *dev; | |
d85937e6 SW |
535 | CPUState *cs; |
536 | int r; | |
537 | ||
dd49c038 | 538 | dev = qdev_create(NULL, TYPE_KVM_OPENPIC); |
d85937e6 SW |
539 | qdev_prop_set_uint32(dev, "model", params->mpic_version); |
540 | ||
541 | r = qdev_init(dev); | |
542 | if (r) { | |
543 | return NULL; | |
544 | } | |
545 | ||
bdc44640 | 546 | CPU_FOREACH(cs) { |
d85937e6 SW |
547 | if (kvm_openpic_connect_vcpu(dev, cs)) { |
548 | fprintf(stderr, "%s: failed to connect vcpu to irqchip\n", | |
549 | __func__); | |
550 | abort(); | |
551 | } | |
552 | } | |
553 | ||
554 | return dev; | |
555 | } | |
556 | ||
557 | static qemu_irq *ppce500_init_mpic(PPCE500Params *params, MemoryRegion *ccsr, | |
558 | qemu_irq **irqs) | |
559 | { | |
d85937e6 SW |
560 | qemu_irq *mpic; |
561 | DeviceState *dev = NULL; | |
562 | SysBusDevice *s; | |
563 | int i; | |
564 | ||
565 | mpic = g_new(qemu_irq, 256); | |
566 | ||
567 | if (kvm_enabled()) { | |
36ad0e94 MA |
568 | QemuOpts *machine_opts = qemu_get_machine_opts(); |
569 | bool irqchip_allowed = qemu_opt_get_bool(machine_opts, | |
d85937e6 | 570 | "kernel_irqchip", true); |
36ad0e94 MA |
571 | bool irqchip_required = qemu_opt_get_bool(machine_opts, |
572 | "kernel_irqchip", false); | |
d85937e6 SW |
573 | |
574 | if (irqchip_allowed) { | |
575 | dev = ppce500_init_mpic_kvm(params, irqs); | |
576 | } | |
577 | ||
578 | if (irqchip_required && !dev) { | |
579 | fprintf(stderr, "%s: irqchip requested but unavailable\n", | |
580 | __func__); | |
581 | abort(); | |
582 | } | |
583 | } | |
584 | ||
585 | if (!dev) { | |
586 | dev = ppce500_init_mpic_qemu(params, irqs); | |
587 | } | |
588 | ||
82fc73b6 SW |
589 | for (i = 0; i < 256; i++) { |
590 | mpic[i] = qdev_get_gpio_in(dev, i); | |
591 | } | |
592 | ||
d85937e6 | 593 | s = SYS_BUS_DEVICE(dev); |
82fc73b6 SW |
594 | memory_region_add_subregion(ccsr, MPC8544_MPIC_REGS_OFFSET, |
595 | s->mmio[0].memory); | |
596 | ||
597 | return mpic; | |
598 | } | |
599 | ||
3ef96221 | 600 | void ppce500_init(MachineState *machine, PPCE500Params *params) |
1db09b84 | 601 | { |
39186d8a | 602 | MemoryRegion *address_space_mem = get_system_memory(); |
2646c133 | 603 | MemoryRegion *ram = g_new(MemoryRegion, 1); |
1db09b84 | 604 | PCIBus *pci_bus; |
e2684c0b | 605 | CPUPPCState *env = NULL; |
1db09b84 AJ |
606 | uint64_t elf_entry; |
607 | uint64_t elf_lowaddr; | |
a8170e5e AK |
608 | hwaddr entry=0; |
609 | hwaddr loadaddr=UIMAGE_LOAD_BASE; | |
1db09b84 | 610 | target_long kernel_size=0; |
75bb6589 LY |
611 | target_ulong dt_base = 0; |
612 | target_ulong initrd_base = 0; | |
528e536e AG |
613 | target_long initrd_size = 0; |
614 | target_ulong cur_base = 0; | |
82fc73b6 | 615 | int i; |
d575a6ce BB |
616 | /* irq num for pin INTA, INTB, INTC and INTD is 1, 2, 3 and |
617 | * 4 respectively */ | |
618 | unsigned int pci_irq_nrs[PCI_NUM_PINS] = {1, 2, 3, 4}; | |
a915249f | 619 | qemu_irq **irqs, *mpic; |
be13cc7a | 620 | DeviceState *dev; |
e2684c0b | 621 | CPUPPCState *firstenv = NULL; |
3eddc1be | 622 | MemoryRegion *ccsr_addr_space; |
dffb1dc2 | 623 | SysBusDevice *s; |
3eddc1be | 624 | PPCE500CCSRState *ccsr; |
1db09b84 | 625 | |
e61c36d5 | 626 | /* Setup CPUs */ |
3ef96221 MA |
627 | if (machine->cpu_model == NULL) { |
628 | machine->cpu_model = "e500v2_v30"; | |
ef250db6 AG |
629 | } |
630 | ||
a915249f AG |
631 | irqs = g_malloc0(smp_cpus * sizeof(qemu_irq *)); |
632 | irqs[0] = g_malloc0(smp_cpus * sizeof(qemu_irq) * OPENPIC_OUTPUT_NB); | |
e61c36d5 | 633 | for (i = 0; i < smp_cpus; i++) { |
397b457d | 634 | PowerPCCPU *cpu; |
55e5c285 | 635 | CPUState *cs; |
e61c36d5 | 636 | qemu_irq *input; |
397b457d | 637 | |
3ef96221 | 638 | cpu = cpu_ppc_init(machine->cpu_model); |
397b457d | 639 | if (cpu == NULL) { |
e61c36d5 AG |
640 | fprintf(stderr, "Unable to initialize CPU!\n"); |
641 | exit(1); | |
642 | } | |
397b457d | 643 | env = &cpu->env; |
55e5c285 | 644 | cs = CPU(cpu); |
1db09b84 | 645 | |
e61c36d5 AG |
646 | if (!firstenv) { |
647 | firstenv = env; | |
648 | } | |
1db09b84 | 649 | |
a915249f AG |
650 | irqs[i] = irqs[0] + (i * OPENPIC_OUTPUT_NB); |
651 | input = (qemu_irq *)env->irq_inputs; | |
652 | irqs[i][OPENPIC_OUTPUT_INT] = input[PPCE500_INPUT_INT]; | |
653 | irqs[i][OPENPIC_OUTPUT_CINT] = input[PPCE500_INPUT_CINT]; | |
6a450df9 | 654 | env->spr_cb[SPR_BOOKE_PIR].default_value = cs->cpu_index = i; |
68c2dd70 | 655 | env->mpic_iack = MPC8544_CCSRBAR_BASE + |
bd25922e | 656 | MPC8544_MPIC_REGS_OFFSET + 0xa0; |
3b989d49 | 657 | |
a34a92b9 | 658 | ppc_booke_timers_init(cpu, 400000000, PPC_TIMER_E500); |
e61c36d5 AG |
659 | |
660 | /* Register reset handler */ | |
5c145dac AG |
661 | if (!i) { |
662 | /* Primary CPU */ | |
663 | struct boot_info *boot_info; | |
664 | boot_info = g_malloc0(sizeof(struct boot_info)); | |
b3305981 | 665 | qemu_register_reset(ppce500_cpu_reset, cpu); |
5c145dac AG |
666 | env->load_info = boot_info; |
667 | } else { | |
668 | /* Secondary CPUs */ | |
b3305981 | 669 | qemu_register_reset(ppce500_cpu_reset_sec, cpu); |
5c145dac | 670 | } |
e61c36d5 | 671 | } |
3b989d49 | 672 | |
e61c36d5 | 673 | env = firstenv; |
3b989d49 | 674 | |
1db09b84 AJ |
675 | /* Fixup Memory size on a alignment boundary */ |
676 | ram_size &= ~(RAM_SIZES_ALIGN - 1); | |
3ef96221 | 677 | machine->ram_size = ram_size; |
1db09b84 AJ |
678 | |
679 | /* Register Memory */ | |
2c9b15ca | 680 | memory_region_init_ram(ram, NULL, "mpc8544ds.ram", ram_size); |
c5705a77 | 681 | vmstate_register_ram_global(ram); |
2646c133 | 682 | memory_region_add_subregion(address_space_mem, 0, ram); |
1db09b84 | 683 | |
3eddc1be BB |
684 | dev = qdev_create(NULL, "e500-ccsr"); |
685 | object_property_add_child(qdev_get_machine(), "e500-ccsr", | |
686 | OBJECT(dev), NULL); | |
687 | qdev_init_nofail(dev); | |
688 | ccsr = CCSR(dev); | |
689 | ccsr_addr_space = &ccsr->ccsr_space; | |
690 | memory_region_add_subregion(address_space_mem, MPC8544_CCSRBAR_BASE, | |
691 | ccsr_addr_space); | |
dffb1dc2 | 692 | |
82fc73b6 | 693 | mpic = ppce500_init_mpic(params, ccsr_addr_space, irqs); |
d0b72631 | 694 | |
1db09b84 | 695 | /* Serial */ |
2d48377a | 696 | if (serial_hds[0]) { |
3eddc1be | 697 | serial_mm_init(ccsr_addr_space, MPC8544_SERIAL0_REGS_OFFSET, |
cdbb912a | 698 | 0, mpic[42], 399193, |
2ff0c7c3 | 699 | serial_hds[0], DEVICE_BIG_ENDIAN); |
2d48377a | 700 | } |
1db09b84 | 701 | |
2d48377a | 702 | if (serial_hds[1]) { |
3eddc1be | 703 | serial_mm_init(ccsr_addr_space, MPC8544_SERIAL1_REGS_OFFSET, |
cdbb912a | 704 | 0, mpic[42], 399193, |
59de4f98 | 705 | serial_hds[1], DEVICE_BIG_ENDIAN); |
2d48377a | 706 | } |
1db09b84 | 707 | |
b0fb8423 | 708 | /* General Utility device */ |
dffb1dc2 BB |
709 | dev = qdev_create(NULL, "mpc8544-guts"); |
710 | qdev_init_nofail(dev); | |
711 | s = SYS_BUS_DEVICE(dev); | |
3eddc1be | 712 | memory_region_add_subregion(ccsr_addr_space, MPC8544_UTIL_OFFSET, |
dffb1dc2 | 713 | sysbus_mmio_get_region(s, 0)); |
b0fb8423 | 714 | |
1db09b84 | 715 | /* PCI */ |
dffb1dc2 | 716 | dev = qdev_create(NULL, "e500-pcihost"); |
492ec48d | 717 | qdev_prop_set_uint32(dev, "first_slot", params->pci_first_slot); |
dffb1dc2 BB |
718 | qdev_init_nofail(dev); |
719 | s = SYS_BUS_DEVICE(dev); | |
d575a6ce BB |
720 | for (i = 0; i < PCI_NUM_PINS; i++) { |
721 | sysbus_connect_irq(s, i, mpic[pci_irq_nrs[i]]); | |
722 | } | |
723 | ||
3eddc1be | 724 | memory_region_add_subregion(ccsr_addr_space, MPC8544_PCI_REGS_OFFSET, |
dffb1dc2 BB |
725 | sysbus_mmio_get_region(s, 0)); |
726 | ||
d461e3b9 | 727 | pci_bus = (PCIBus *)qdev_get_child_bus(dev, "pci.0"); |
1db09b84 AJ |
728 | if (!pci_bus) |
729 | printf("couldn't create PCI controller!\n"); | |
730 | ||
1356b98d | 731 | sysbus_mmio_map(SYS_BUS_DEVICE(dev), 1, MPC8544_PCI_IO); |
1db09b84 AJ |
732 | |
733 | if (pci_bus) { | |
1db09b84 AJ |
734 | /* Register network interfaces. */ |
735 | for (i = 0; i < nb_nics; i++) { | |
29b358f9 | 736 | pci_nic_init_nofail(&nd_table[i], pci_bus, "virtio", NULL); |
1db09b84 AJ |
737 | } |
738 | } | |
739 | ||
5c145dac AG |
740 | /* Register spinning region */ |
741 | sysbus_create_simple("e500-spin", MPC8544_SPIN_BASE, NULL); | |
742 | ||
1db09b84 | 743 | /* Load kernel. */ |
3ef96221 MA |
744 | if (machine->kernel_filename) { |
745 | kernel_size = load_uimage(machine->kernel_filename, &entry, | |
e6eaabeb | 746 | &loadaddr, NULL); |
1db09b84 | 747 | if (kernel_size < 0) { |
3ef96221 | 748 | kernel_size = load_elf(machine->kernel_filename, NULL, NULL, |
e6eaabeb SW |
749 | &elf_entry, &elf_lowaddr, NULL, 1, |
750 | ELF_MACHINE, 0); | |
1db09b84 AJ |
751 | entry = elf_entry; |
752 | loadaddr = elf_lowaddr; | |
753 | } | |
754 | /* XXX try again as binary */ | |
755 | if (kernel_size < 0) { | |
756 | fprintf(stderr, "qemu: could not load kernel '%s'\n", | |
3ef96221 | 757 | machine->kernel_filename); |
1db09b84 AJ |
758 | exit(1); |
759 | } | |
528e536e AG |
760 | |
761 | cur_base = loadaddr + kernel_size; | |
b8dec144 AG |
762 | |
763 | /* Reserve space for dtb */ | |
764 | dt_base = (cur_base + DTC_LOAD_PAD) & ~DTC_PAD_MASK; | |
765 | cur_base += DTB_MAX_SIZE; | |
1db09b84 AJ |
766 | } |
767 | ||
768 | /* Load initrd. */ | |
3ef96221 | 769 | if (machine->initrd_filename) { |
528e536e | 770 | initrd_base = (cur_base + INITRD_LOAD_PAD) & ~INITRD_PAD_MASK; |
3ef96221 | 771 | initrd_size = load_image_targphys(machine->initrd_filename, initrd_base, |
d7585251 | 772 | ram_size - initrd_base); |
1db09b84 AJ |
773 | |
774 | if (initrd_size < 0) { | |
775 | fprintf(stderr, "qemu: could not load initial ram disk '%s'\n", | |
3ef96221 | 776 | machine->initrd_filename); |
1db09b84 AJ |
777 | exit(1); |
778 | } | |
528e536e AG |
779 | |
780 | cur_base = initrd_base + initrd_size; | |
1db09b84 AJ |
781 | } |
782 | ||
783 | /* If we're loading a kernel directly, we must load the device tree too. */ | |
3ef96221 | 784 | if (machine->kernel_filename) { |
5c145dac | 785 | struct boot_info *boot_info; |
cba2026a | 786 | int dt_size; |
5c145dac | 787 | |
3ef96221 | 788 | dt_size = ppce500_prep_device_tree(machine, params, dt_base, |
92238367 | 789 | initrd_base, initrd_size); |
cba2026a | 790 | if (dt_size < 0) { |
1db09b84 AJ |
791 | fprintf(stderr, "couldn't load device tree\n"); |
792 | exit(1); | |
793 | } | |
b8dec144 | 794 | assert(dt_size < DTB_MAX_SIZE); |
1db09b84 | 795 | |
e61c36d5 | 796 | boot_info = env->load_info; |
3b989d49 AG |
797 | boot_info->entry = entry; |
798 | boot_info->dt_base = dt_base; | |
cba2026a | 799 | boot_info->dt_size = dt_size; |
1db09b84 AJ |
800 | } |
801 | ||
3b989d49 | 802 | if (kvm_enabled()) { |
1db09b84 | 803 | kvmppc_init(); |
3b989d49 | 804 | } |
1db09b84 | 805 | } |
3eddc1be BB |
806 | |
807 | static int e500_ccsr_initfn(SysBusDevice *dev) | |
808 | { | |
809 | PPCE500CCSRState *ccsr; | |
810 | ||
811 | ccsr = CCSR(dev); | |
40c5dce9 | 812 | memory_region_init(&ccsr->ccsr_space, OBJECT(ccsr), "e500-ccsr", |
3eddc1be BB |
813 | MPC8544_CCSRBAR_SIZE); |
814 | return 0; | |
815 | } | |
816 | ||
817 | static void e500_ccsr_class_init(ObjectClass *klass, void *data) | |
818 | { | |
819 | SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass); | |
820 | k->init = e500_ccsr_initfn; | |
821 | } | |
822 | ||
823 | static const TypeInfo e500_ccsr_info = { | |
824 | .name = TYPE_CCSR, | |
825 | .parent = TYPE_SYS_BUS_DEVICE, | |
826 | .instance_size = sizeof(PPCE500CCSRState), | |
827 | .class_init = e500_ccsr_class_init, | |
828 | }; | |
829 | ||
830 | static void e500_register_types(void) | |
831 | { | |
832 | type_register_static(&e500_ccsr_info); | |
833 | } | |
834 | ||
835 | type_init(e500_register_types) |