]>
Commit | Line | Data |
---|---|---|
24859b68 AZ |
1 | /* |
2 | * Marvell MV88W8618 / Freecom MusicPal emulation. | |
3 | * | |
4 | * Copyright (c) 2008 Jan Kiszka | |
5 | * | |
6 | * This code is licenced under the GNU GPL v2. | |
7 | */ | |
8 | ||
b47b50fa | 9 | #include "sysbus.h" |
24859b68 AZ |
10 | #include "arm-misc.h" |
11 | #include "devices.h" | |
12 | #include "net.h" | |
13 | #include "sysemu.h" | |
14 | #include "boards.h" | |
15 | #include "pc.h" | |
16 | #include "qemu-timer.h" | |
17 | #include "block.h" | |
18 | #include "flash.h" | |
19 | #include "console.h" | |
24859b68 AZ |
20 | #include "i2c.h" |
21 | ||
718ec0be | 22 | #define MP_MISC_BASE 0x80002000 |
23 | #define MP_MISC_SIZE 0x00001000 | |
24 | ||
24859b68 AZ |
25 | #define MP_ETH_BASE 0x80008000 |
26 | #define MP_ETH_SIZE 0x00001000 | |
27 | ||
718ec0be | 28 | #define MP_WLAN_BASE 0x8000C000 |
29 | #define MP_WLAN_SIZE 0x00000800 | |
30 | ||
24859b68 AZ |
31 | #define MP_UART1_BASE 0x8000C840 |
32 | #define MP_UART2_BASE 0x8000C940 | |
33 | ||
718ec0be | 34 | #define MP_GPIO_BASE 0x8000D000 |
35 | #define MP_GPIO_SIZE 0x00001000 | |
36 | ||
24859b68 AZ |
37 | #define MP_FLASHCFG_BASE 0x90006000 |
38 | #define MP_FLASHCFG_SIZE 0x00001000 | |
39 | ||
40 | #define MP_AUDIO_BASE 0x90007000 | |
24859b68 AZ |
41 | |
42 | #define MP_PIC_BASE 0x90008000 | |
43 | #define MP_PIC_SIZE 0x00001000 | |
44 | ||
45 | #define MP_PIT_BASE 0x90009000 | |
46 | #define MP_PIT_SIZE 0x00001000 | |
47 | ||
48 | #define MP_LCD_BASE 0x9000c000 | |
49 | #define MP_LCD_SIZE 0x00001000 | |
50 | ||
51 | #define MP_SRAM_BASE 0xC0000000 | |
52 | #define MP_SRAM_SIZE 0x00020000 | |
53 | ||
54 | #define MP_RAM_DEFAULT_SIZE 32*1024*1024 | |
55 | #define MP_FLASH_SIZE_MAX 32*1024*1024 | |
56 | ||
57 | #define MP_TIMER1_IRQ 4 | |
b47b50fa PB |
58 | #define MP_TIMER2_IRQ 5 |
59 | #define MP_TIMER3_IRQ 6 | |
24859b68 AZ |
60 | #define MP_TIMER4_IRQ 7 |
61 | #define MP_EHCI_IRQ 8 | |
62 | #define MP_ETH_IRQ 9 | |
63 | #define MP_UART1_IRQ 11 | |
64 | #define MP_UART2_IRQ 11 | |
65 | #define MP_GPIO_IRQ 12 | |
66 | #define MP_RTC_IRQ 28 | |
67 | #define MP_AUDIO_IRQ 30 | |
68 | ||
24859b68 | 69 | /* Wolfson 8750 I2C address */ |
64258229 | 70 | #define MP_WM_ADDR 0x1A |
24859b68 | 71 | |
24859b68 AZ |
72 | /* Ethernet register offsets */ |
73 | #define MP_ETH_SMIR 0x010 | |
74 | #define MP_ETH_PCXR 0x408 | |
75 | #define MP_ETH_SDCMR 0x448 | |
76 | #define MP_ETH_ICR 0x450 | |
77 | #define MP_ETH_IMR 0x458 | |
78 | #define MP_ETH_FRDP0 0x480 | |
79 | #define MP_ETH_FRDP1 0x484 | |
80 | #define MP_ETH_FRDP2 0x488 | |
81 | #define MP_ETH_FRDP3 0x48C | |
82 | #define MP_ETH_CRDP0 0x4A0 | |
83 | #define MP_ETH_CRDP1 0x4A4 | |
84 | #define MP_ETH_CRDP2 0x4A8 | |
85 | #define MP_ETH_CRDP3 0x4AC | |
86 | #define MP_ETH_CTDP0 0x4E0 | |
87 | #define MP_ETH_CTDP1 0x4E4 | |
88 | #define MP_ETH_CTDP2 0x4E8 | |
89 | #define MP_ETH_CTDP3 0x4EC | |
90 | ||
91 | /* MII PHY access */ | |
92 | #define MP_ETH_SMIR_DATA 0x0000FFFF | |
93 | #define MP_ETH_SMIR_ADDR 0x03FF0000 | |
94 | #define MP_ETH_SMIR_OPCODE (1 << 26) /* Read value */ | |
95 | #define MP_ETH_SMIR_RDVALID (1 << 27) | |
96 | ||
97 | /* PHY registers */ | |
98 | #define MP_ETH_PHY1_BMSR 0x00210000 | |
99 | #define MP_ETH_PHY1_PHYSID1 0x00410000 | |
100 | #define MP_ETH_PHY1_PHYSID2 0x00610000 | |
101 | ||
102 | #define MP_PHY_BMSR_LINK 0x0004 | |
103 | #define MP_PHY_BMSR_AUTONEG 0x0008 | |
104 | ||
105 | #define MP_PHY_88E3015 0x01410E20 | |
106 | ||
107 | /* TX descriptor status */ | |
108 | #define MP_ETH_TX_OWN (1 << 31) | |
109 | ||
110 | /* RX descriptor status */ | |
111 | #define MP_ETH_RX_OWN (1 << 31) | |
112 | ||
113 | /* Interrupt cause/mask bits */ | |
114 | #define MP_ETH_IRQ_RX_BIT 0 | |
115 | #define MP_ETH_IRQ_RX (1 << MP_ETH_IRQ_RX_BIT) | |
116 | #define MP_ETH_IRQ_TXHI_BIT 2 | |
117 | #define MP_ETH_IRQ_TXLO_BIT 3 | |
118 | ||
119 | /* Port config bits */ | |
120 | #define MP_ETH_PCXR_2BSM_BIT 28 /* 2-byte incoming suffix */ | |
121 | ||
122 | /* SDMA command bits */ | |
123 | #define MP_ETH_CMD_TXHI (1 << 23) | |
124 | #define MP_ETH_CMD_TXLO (1 << 22) | |
125 | ||
126 | typedef struct mv88w8618_tx_desc { | |
127 | uint32_t cmdstat; | |
128 | uint16_t res; | |
129 | uint16_t bytes; | |
130 | uint32_t buffer; | |
131 | uint32_t next; | |
132 | } mv88w8618_tx_desc; | |
133 | ||
134 | typedef struct mv88w8618_rx_desc { | |
135 | uint32_t cmdstat; | |
136 | uint16_t bytes; | |
137 | uint16_t buffer_size; | |
138 | uint32_t buffer; | |
139 | uint32_t next; | |
140 | } mv88w8618_rx_desc; | |
141 | ||
142 | typedef struct mv88w8618_eth_state { | |
b47b50fa | 143 | SysBusDevice busdev; |
24859b68 AZ |
144 | qemu_irq irq; |
145 | uint32_t smir; | |
146 | uint32_t icr; | |
147 | uint32_t imr; | |
b946a153 | 148 | int mmio_index; |
d5b61ddd | 149 | uint32_t vlan_header; |
930c8682 PB |
150 | uint32_t tx_queue[2]; |
151 | uint32_t rx_queue[4]; | |
152 | uint32_t frx_queue[4]; | |
153 | uint32_t cur_rx[4]; | |
3a94dd18 | 154 | NICState *nic; |
4c91cd28 | 155 | NICConf conf; |
24859b68 AZ |
156 | } mv88w8618_eth_state; |
157 | ||
930c8682 PB |
158 | static void eth_rx_desc_put(uint32_t addr, mv88w8618_rx_desc *desc) |
159 | { | |
160 | cpu_to_le32s(&desc->cmdstat); | |
161 | cpu_to_le16s(&desc->bytes); | |
162 | cpu_to_le16s(&desc->buffer_size); | |
163 | cpu_to_le32s(&desc->buffer); | |
164 | cpu_to_le32s(&desc->next); | |
165 | cpu_physical_memory_write(addr, (void *)desc, sizeof(*desc)); | |
166 | } | |
167 | ||
168 | static void eth_rx_desc_get(uint32_t addr, mv88w8618_rx_desc *desc) | |
169 | { | |
170 | cpu_physical_memory_read(addr, (void *)desc, sizeof(*desc)); | |
171 | le32_to_cpus(&desc->cmdstat); | |
172 | le16_to_cpus(&desc->bytes); | |
173 | le16_to_cpus(&desc->buffer_size); | |
174 | le32_to_cpus(&desc->buffer); | |
175 | le32_to_cpus(&desc->next); | |
176 | } | |
177 | ||
3a94dd18 | 178 | static int eth_can_receive(VLANClientState *nc) |
24859b68 AZ |
179 | { |
180 | return 1; | |
181 | } | |
182 | ||
3a94dd18 | 183 | static ssize_t eth_receive(VLANClientState *nc, const uint8_t *buf, size_t size) |
24859b68 | 184 | { |
3a94dd18 | 185 | mv88w8618_eth_state *s = DO_UPCAST(NICState, nc, nc)->opaque; |
930c8682 PB |
186 | uint32_t desc_addr; |
187 | mv88w8618_rx_desc desc; | |
24859b68 AZ |
188 | int i; |
189 | ||
190 | for (i = 0; i < 4; i++) { | |
930c8682 | 191 | desc_addr = s->cur_rx[i]; |
49fedd0d | 192 | if (!desc_addr) { |
24859b68 | 193 | continue; |
49fedd0d | 194 | } |
24859b68 | 195 | do { |
930c8682 PB |
196 | eth_rx_desc_get(desc_addr, &desc); |
197 | if ((desc.cmdstat & MP_ETH_RX_OWN) && desc.buffer_size >= size) { | |
198 | cpu_physical_memory_write(desc.buffer + s->vlan_header, | |
199 | buf, size); | |
200 | desc.bytes = size + s->vlan_header; | |
201 | desc.cmdstat &= ~MP_ETH_RX_OWN; | |
202 | s->cur_rx[i] = desc.next; | |
24859b68 AZ |
203 | |
204 | s->icr |= MP_ETH_IRQ_RX; | |
49fedd0d | 205 | if (s->icr & s->imr) { |
24859b68 | 206 | qemu_irq_raise(s->irq); |
49fedd0d | 207 | } |
930c8682 | 208 | eth_rx_desc_put(desc_addr, &desc); |
4f1c942b | 209 | return size; |
24859b68 | 210 | } |
930c8682 PB |
211 | desc_addr = desc.next; |
212 | } while (desc_addr != s->rx_queue[i]); | |
24859b68 | 213 | } |
4f1c942b | 214 | return size; |
24859b68 AZ |
215 | } |
216 | ||
930c8682 PB |
217 | static void eth_tx_desc_put(uint32_t addr, mv88w8618_tx_desc *desc) |
218 | { | |
219 | cpu_to_le32s(&desc->cmdstat); | |
220 | cpu_to_le16s(&desc->res); | |
221 | cpu_to_le16s(&desc->bytes); | |
222 | cpu_to_le32s(&desc->buffer); | |
223 | cpu_to_le32s(&desc->next); | |
224 | cpu_physical_memory_write(addr, (void *)desc, sizeof(*desc)); | |
225 | } | |
226 | ||
227 | static void eth_tx_desc_get(uint32_t addr, mv88w8618_tx_desc *desc) | |
228 | { | |
229 | cpu_physical_memory_read(addr, (void *)desc, sizeof(*desc)); | |
230 | le32_to_cpus(&desc->cmdstat); | |
231 | le16_to_cpus(&desc->res); | |
232 | le16_to_cpus(&desc->bytes); | |
233 | le32_to_cpus(&desc->buffer); | |
234 | le32_to_cpus(&desc->next); | |
235 | } | |
236 | ||
24859b68 AZ |
237 | static void eth_send(mv88w8618_eth_state *s, int queue_index) |
238 | { | |
930c8682 PB |
239 | uint32_t desc_addr = s->tx_queue[queue_index]; |
240 | mv88w8618_tx_desc desc; | |
07b064e9 | 241 | uint32_t next_desc; |
930c8682 PB |
242 | uint8_t buf[2048]; |
243 | int len; | |
244 | ||
24859b68 | 245 | do { |
930c8682 | 246 | eth_tx_desc_get(desc_addr, &desc); |
07b064e9 | 247 | next_desc = desc.next; |
930c8682 PB |
248 | if (desc.cmdstat & MP_ETH_TX_OWN) { |
249 | len = desc.bytes; | |
250 | if (len < 2048) { | |
251 | cpu_physical_memory_read(desc.buffer, buf, len); | |
3a94dd18 | 252 | qemu_send_packet(&s->nic->nc, buf, len); |
930c8682 PB |
253 | } |
254 | desc.cmdstat &= ~MP_ETH_TX_OWN; | |
24859b68 | 255 | s->icr |= 1 << (MP_ETH_IRQ_TXLO_BIT - queue_index); |
930c8682 | 256 | eth_tx_desc_put(desc_addr, &desc); |
24859b68 | 257 | } |
07b064e9 | 258 | desc_addr = next_desc; |
930c8682 | 259 | } while (desc_addr != s->tx_queue[queue_index]); |
24859b68 AZ |
260 | } |
261 | ||
c227f099 | 262 | static uint32_t mv88w8618_eth_read(void *opaque, target_phys_addr_t offset) |
24859b68 AZ |
263 | { |
264 | mv88w8618_eth_state *s = opaque; | |
265 | ||
24859b68 AZ |
266 | switch (offset) { |
267 | case MP_ETH_SMIR: | |
268 | if (s->smir & MP_ETH_SMIR_OPCODE) { | |
269 | switch (s->smir & MP_ETH_SMIR_ADDR) { | |
270 | case MP_ETH_PHY1_BMSR: | |
271 | return MP_PHY_BMSR_LINK | MP_PHY_BMSR_AUTONEG | | |
272 | MP_ETH_SMIR_RDVALID; | |
273 | case MP_ETH_PHY1_PHYSID1: | |
274 | return (MP_PHY_88E3015 >> 16) | MP_ETH_SMIR_RDVALID; | |
275 | case MP_ETH_PHY1_PHYSID2: | |
276 | return (MP_PHY_88E3015 & 0xFFFF) | MP_ETH_SMIR_RDVALID; | |
277 | default: | |
278 | return MP_ETH_SMIR_RDVALID; | |
279 | } | |
280 | } | |
281 | return 0; | |
282 | ||
283 | case MP_ETH_ICR: | |
284 | return s->icr; | |
285 | ||
286 | case MP_ETH_IMR: | |
287 | return s->imr; | |
288 | ||
289 | case MP_ETH_FRDP0 ... MP_ETH_FRDP3: | |
930c8682 | 290 | return s->frx_queue[(offset - MP_ETH_FRDP0)/4]; |
24859b68 AZ |
291 | |
292 | case MP_ETH_CRDP0 ... MP_ETH_CRDP3: | |
930c8682 | 293 | return s->rx_queue[(offset - MP_ETH_CRDP0)/4]; |
24859b68 AZ |
294 | |
295 | case MP_ETH_CTDP0 ... MP_ETH_CTDP3: | |
930c8682 | 296 | return s->tx_queue[(offset - MP_ETH_CTDP0)/4]; |
24859b68 AZ |
297 | |
298 | default: | |
299 | return 0; | |
300 | } | |
301 | } | |
302 | ||
c227f099 | 303 | static void mv88w8618_eth_write(void *opaque, target_phys_addr_t offset, |
24859b68 AZ |
304 | uint32_t value) |
305 | { | |
306 | mv88w8618_eth_state *s = opaque; | |
307 | ||
24859b68 AZ |
308 | switch (offset) { |
309 | case MP_ETH_SMIR: | |
310 | s->smir = value; | |
311 | break; | |
312 | ||
313 | case MP_ETH_PCXR: | |
314 | s->vlan_header = ((value >> MP_ETH_PCXR_2BSM_BIT) & 1) * 2; | |
315 | break; | |
316 | ||
317 | case MP_ETH_SDCMR: | |
49fedd0d | 318 | if (value & MP_ETH_CMD_TXHI) { |
24859b68 | 319 | eth_send(s, 1); |
49fedd0d JK |
320 | } |
321 | if (value & MP_ETH_CMD_TXLO) { | |
24859b68 | 322 | eth_send(s, 0); |
49fedd0d JK |
323 | } |
324 | if (value & (MP_ETH_CMD_TXHI | MP_ETH_CMD_TXLO) && s->icr & s->imr) { | |
24859b68 | 325 | qemu_irq_raise(s->irq); |
49fedd0d | 326 | } |
24859b68 AZ |
327 | break; |
328 | ||
329 | case MP_ETH_ICR: | |
330 | s->icr &= value; | |
331 | break; | |
332 | ||
333 | case MP_ETH_IMR: | |
334 | s->imr = value; | |
49fedd0d | 335 | if (s->icr & s->imr) { |
24859b68 | 336 | qemu_irq_raise(s->irq); |
49fedd0d | 337 | } |
24859b68 AZ |
338 | break; |
339 | ||
340 | case MP_ETH_FRDP0 ... MP_ETH_FRDP3: | |
930c8682 | 341 | s->frx_queue[(offset - MP_ETH_FRDP0)/4] = value; |
24859b68 AZ |
342 | break; |
343 | ||
344 | case MP_ETH_CRDP0 ... MP_ETH_CRDP3: | |
345 | s->rx_queue[(offset - MP_ETH_CRDP0)/4] = | |
930c8682 | 346 | s->cur_rx[(offset - MP_ETH_CRDP0)/4] = value; |
24859b68 AZ |
347 | break; |
348 | ||
349 | case MP_ETH_CTDP0 ... MP_ETH_CTDP3: | |
930c8682 | 350 | s->tx_queue[(offset - MP_ETH_CTDP0)/4] = value; |
24859b68 AZ |
351 | break; |
352 | } | |
353 | } | |
354 | ||
d60efc6b | 355 | static CPUReadMemoryFunc * const mv88w8618_eth_readfn[] = { |
24859b68 AZ |
356 | mv88w8618_eth_read, |
357 | mv88w8618_eth_read, | |
358 | mv88w8618_eth_read | |
359 | }; | |
360 | ||
d60efc6b | 361 | static CPUWriteMemoryFunc * const mv88w8618_eth_writefn[] = { |
24859b68 AZ |
362 | mv88w8618_eth_write, |
363 | mv88w8618_eth_write, | |
364 | mv88w8618_eth_write | |
365 | }; | |
366 | ||
3a94dd18 | 367 | static void eth_cleanup(VLANClientState *nc) |
b946a153 | 368 | { |
3a94dd18 | 369 | mv88w8618_eth_state *s = DO_UPCAST(NICState, nc, nc)->opaque; |
b946a153 | 370 | |
3a94dd18 | 371 | s->nic = NULL; |
b946a153 AL |
372 | } |
373 | ||
3a94dd18 MM |
374 | static NetClientInfo net_mv88w8618_info = { |
375 | .type = NET_CLIENT_TYPE_NIC, | |
376 | .size = sizeof(NICState), | |
377 | .can_receive = eth_can_receive, | |
378 | .receive = eth_receive, | |
379 | .cleanup = eth_cleanup, | |
380 | }; | |
381 | ||
81a322d4 | 382 | static int mv88w8618_eth_init(SysBusDevice *dev) |
24859b68 | 383 | { |
b47b50fa | 384 | mv88w8618_eth_state *s = FROM_SYSBUS(mv88w8618_eth_state, dev); |
0ae18cee | 385 | |
b47b50fa | 386 | sysbus_init_irq(dev, &s->irq); |
3a94dd18 MM |
387 | s->nic = qemu_new_nic(&net_mv88w8618_info, &s->conf, |
388 | dev->qdev.info->name, dev->qdev.id, s); | |
1eed09cb | 389 | s->mmio_index = cpu_register_io_memory(mv88w8618_eth_readfn, |
b946a153 | 390 | mv88w8618_eth_writefn, s); |
b47b50fa | 391 | sysbus_init_mmio(dev, MP_ETH_SIZE, s->mmio_index); |
81a322d4 | 392 | return 0; |
24859b68 AZ |
393 | } |
394 | ||
d5b61ddd JK |
395 | static const VMStateDescription mv88w8618_eth_vmsd = { |
396 | .name = "mv88w8618_eth", | |
397 | .version_id = 1, | |
398 | .minimum_version_id = 1, | |
399 | .minimum_version_id_old = 1, | |
400 | .fields = (VMStateField[]) { | |
401 | VMSTATE_UINT32(smir, mv88w8618_eth_state), | |
402 | VMSTATE_UINT32(icr, mv88w8618_eth_state), | |
403 | VMSTATE_UINT32(imr, mv88w8618_eth_state), | |
404 | VMSTATE_UINT32(vlan_header, mv88w8618_eth_state), | |
405 | VMSTATE_UINT32_ARRAY(tx_queue, mv88w8618_eth_state, 2), | |
406 | VMSTATE_UINT32_ARRAY(rx_queue, mv88w8618_eth_state, 4), | |
407 | VMSTATE_UINT32_ARRAY(frx_queue, mv88w8618_eth_state, 4), | |
408 | VMSTATE_UINT32_ARRAY(cur_rx, mv88w8618_eth_state, 4), | |
409 | VMSTATE_END_OF_LIST() | |
410 | } | |
411 | }; | |
412 | ||
413 | static SysBusDeviceInfo mv88w8618_eth_info = { | |
414 | .init = mv88w8618_eth_init, | |
415 | .qdev.name = "mv88w8618_eth", | |
416 | .qdev.size = sizeof(mv88w8618_eth_state), | |
417 | .qdev.vmsd = &mv88w8618_eth_vmsd, | |
4c91cd28 GH |
418 | .qdev.props = (Property[]) { |
419 | DEFINE_NIC_PROPERTIES(mv88w8618_eth_state, conf), | |
420 | DEFINE_PROP_END_OF_LIST(), | |
421 | }, | |
d5b61ddd JK |
422 | }; |
423 | ||
24859b68 AZ |
424 | /* LCD register offsets */ |
425 | #define MP_LCD_IRQCTRL 0x180 | |
426 | #define MP_LCD_IRQSTAT 0x184 | |
427 | #define MP_LCD_SPICTRL 0x1ac | |
428 | #define MP_LCD_INST 0x1bc | |
429 | #define MP_LCD_DATA 0x1c0 | |
430 | ||
431 | /* Mode magics */ | |
432 | #define MP_LCD_SPI_DATA 0x00100011 | |
433 | #define MP_LCD_SPI_CMD 0x00104011 | |
434 | #define MP_LCD_SPI_INVALID 0x00000000 | |
435 | ||
436 | /* Commmands */ | |
437 | #define MP_LCD_INST_SETPAGE0 0xB0 | |
438 | /* ... */ | |
439 | #define MP_LCD_INST_SETPAGE7 0xB7 | |
440 | ||
441 | #define MP_LCD_TEXTCOLOR 0xe0e0ff /* RRGGBB */ | |
442 | ||
443 | typedef struct musicpal_lcd_state { | |
b47b50fa | 444 | SysBusDevice busdev; |
343ec8e4 | 445 | uint32_t brightness; |
24859b68 AZ |
446 | uint32_t mode; |
447 | uint32_t irqctrl; | |
d5b61ddd JK |
448 | uint32_t page; |
449 | uint32_t page_off; | |
24859b68 AZ |
450 | DisplayState *ds; |
451 | uint8_t video_ram[128*64/8]; | |
452 | } musicpal_lcd_state; | |
453 | ||
343ec8e4 | 454 | static uint8_t scale_lcd_color(musicpal_lcd_state *s, uint8_t col) |
24859b68 | 455 | { |
343ec8e4 BC |
456 | switch (s->brightness) { |
457 | case 7: | |
458 | return col; | |
459 | case 0: | |
24859b68 | 460 | return 0; |
24859b68 | 461 | default: |
343ec8e4 | 462 | return (col * s->brightness) / 7; |
24859b68 AZ |
463 | } |
464 | } | |
465 | ||
0266f2c7 AZ |
466 | #define SET_LCD_PIXEL(depth, type) \ |
467 | static inline void glue(set_lcd_pixel, depth) \ | |
468 | (musicpal_lcd_state *s, int x, int y, type col) \ | |
469 | { \ | |
470 | int dx, dy; \ | |
0e1f5a0c | 471 | type *pixel = &((type *) ds_get_data(s->ds))[(y * 128 * 3 + x) * 3]; \ |
0266f2c7 AZ |
472 | \ |
473 | for (dy = 0; dy < 3; dy++, pixel += 127 * 3) \ | |
474 | for (dx = 0; dx < 3; dx++, pixel++) \ | |
475 | *pixel = col; \ | |
24859b68 | 476 | } |
0266f2c7 AZ |
477 | SET_LCD_PIXEL(8, uint8_t) |
478 | SET_LCD_PIXEL(16, uint16_t) | |
479 | SET_LCD_PIXEL(32, uint32_t) | |
480 | ||
481 | #include "pixel_ops.h" | |
24859b68 AZ |
482 | |
483 | static void lcd_refresh(void *opaque) | |
484 | { | |
485 | musicpal_lcd_state *s = opaque; | |
0266f2c7 | 486 | int x, y, col; |
24859b68 | 487 | |
0e1f5a0c | 488 | switch (ds_get_bits_per_pixel(s->ds)) { |
0266f2c7 AZ |
489 | case 0: |
490 | return; | |
491 | #define LCD_REFRESH(depth, func) \ | |
492 | case depth: \ | |
343ec8e4 BC |
493 | col = func(scale_lcd_color(s, (MP_LCD_TEXTCOLOR >> 16) & 0xff), \ |
494 | scale_lcd_color(s, (MP_LCD_TEXTCOLOR >> 8) & 0xff), \ | |
495 | scale_lcd_color(s, MP_LCD_TEXTCOLOR & 0xff)); \ | |
49fedd0d JK |
496 | for (x = 0; x < 128; x++) { \ |
497 | for (y = 0; y < 64; y++) { \ | |
498 | if (s->video_ram[x + (y/8)*128] & (1 << (y % 8))) { \ | |
0266f2c7 | 499 | glue(set_lcd_pixel, depth)(s, x, y, col); \ |
49fedd0d | 500 | } else { \ |
0266f2c7 | 501 | glue(set_lcd_pixel, depth)(s, x, y, 0); \ |
49fedd0d JK |
502 | } \ |
503 | } \ | |
504 | } \ | |
0266f2c7 AZ |
505 | break; |
506 | LCD_REFRESH(8, rgb_to_pixel8) | |
507 | LCD_REFRESH(16, rgb_to_pixel16) | |
bf9b48af AL |
508 | LCD_REFRESH(32, (is_surface_bgr(s->ds->surface) ? |
509 | rgb_to_pixel32bgr : rgb_to_pixel32)) | |
0266f2c7 | 510 | default: |
2ac71179 | 511 | hw_error("unsupported colour depth %i\n", |
0e1f5a0c | 512 | ds_get_bits_per_pixel(s->ds)); |
0266f2c7 | 513 | } |
24859b68 AZ |
514 | |
515 | dpy_update(s->ds, 0, 0, 128*3, 64*3); | |
516 | } | |
517 | ||
167bc3d2 AZ |
518 | static void lcd_invalidate(void *opaque) |
519 | { | |
167bc3d2 AZ |
520 | } |
521 | ||
343ec8e4 BC |
522 | static void musicpal_lcd_gpio_brigthness_in(void *opaque, int irq, int level) |
523 | { | |
243cd13c | 524 | musicpal_lcd_state *s = opaque; |
343ec8e4 BC |
525 | s->brightness &= ~(1 << irq); |
526 | s->brightness |= level << irq; | |
527 | } | |
528 | ||
c227f099 | 529 | static uint32_t musicpal_lcd_read(void *opaque, target_phys_addr_t offset) |
24859b68 AZ |
530 | { |
531 | musicpal_lcd_state *s = opaque; | |
532 | ||
24859b68 AZ |
533 | switch (offset) { |
534 | case MP_LCD_IRQCTRL: | |
535 | return s->irqctrl; | |
536 | ||
537 | default: | |
538 | return 0; | |
539 | } | |
540 | } | |
541 | ||
c227f099 | 542 | static void musicpal_lcd_write(void *opaque, target_phys_addr_t offset, |
24859b68 AZ |
543 | uint32_t value) |
544 | { | |
545 | musicpal_lcd_state *s = opaque; | |
546 | ||
24859b68 AZ |
547 | switch (offset) { |
548 | case MP_LCD_IRQCTRL: | |
549 | s->irqctrl = value; | |
550 | break; | |
551 | ||
552 | case MP_LCD_SPICTRL: | |
49fedd0d | 553 | if (value == MP_LCD_SPI_DATA || value == MP_LCD_SPI_CMD) { |
24859b68 | 554 | s->mode = value; |
49fedd0d | 555 | } else { |
24859b68 | 556 | s->mode = MP_LCD_SPI_INVALID; |
49fedd0d | 557 | } |
24859b68 AZ |
558 | break; |
559 | ||
560 | case MP_LCD_INST: | |
561 | if (value >= MP_LCD_INST_SETPAGE0 && value <= MP_LCD_INST_SETPAGE7) { | |
562 | s->page = value - MP_LCD_INST_SETPAGE0; | |
563 | s->page_off = 0; | |
564 | } | |
565 | break; | |
566 | ||
567 | case MP_LCD_DATA: | |
568 | if (s->mode == MP_LCD_SPI_CMD) { | |
569 | if (value >= MP_LCD_INST_SETPAGE0 && | |
570 | value <= MP_LCD_INST_SETPAGE7) { | |
571 | s->page = value - MP_LCD_INST_SETPAGE0; | |
572 | s->page_off = 0; | |
573 | } | |
574 | } else if (s->mode == MP_LCD_SPI_DATA) { | |
575 | s->video_ram[s->page*128 + s->page_off] = value; | |
576 | s->page_off = (s->page_off + 1) & 127; | |
577 | } | |
578 | break; | |
579 | } | |
580 | } | |
581 | ||
d60efc6b | 582 | static CPUReadMemoryFunc * const musicpal_lcd_readfn[] = { |
24859b68 AZ |
583 | musicpal_lcd_read, |
584 | musicpal_lcd_read, | |
585 | musicpal_lcd_read | |
586 | }; | |
587 | ||
d60efc6b | 588 | static CPUWriteMemoryFunc * const musicpal_lcd_writefn[] = { |
24859b68 AZ |
589 | musicpal_lcd_write, |
590 | musicpal_lcd_write, | |
591 | musicpal_lcd_write | |
592 | }; | |
593 | ||
81a322d4 | 594 | static int musicpal_lcd_init(SysBusDevice *dev) |
24859b68 | 595 | { |
b47b50fa | 596 | musicpal_lcd_state *s = FROM_SYSBUS(musicpal_lcd_state, dev); |
24859b68 AZ |
597 | int iomemtype; |
598 | ||
343ec8e4 BC |
599 | s->brightness = 7; |
600 | ||
1eed09cb | 601 | iomemtype = cpu_register_io_memory(musicpal_lcd_readfn, |
24859b68 | 602 | musicpal_lcd_writefn, s); |
b47b50fa | 603 | sysbus_init_mmio(dev, MP_LCD_SIZE, iomemtype); |
24859b68 | 604 | |
3023f332 AL |
605 | s->ds = graphic_console_init(lcd_refresh, lcd_invalidate, |
606 | NULL, NULL, s); | |
607 | qemu_console_resize(s->ds, 128*3, 64*3); | |
343ec8e4 BC |
608 | |
609 | qdev_init_gpio_in(&dev->qdev, musicpal_lcd_gpio_brigthness_in, 3); | |
81a322d4 GH |
610 | |
611 | return 0; | |
24859b68 AZ |
612 | } |
613 | ||
d5b61ddd JK |
614 | static const VMStateDescription musicpal_lcd_vmsd = { |
615 | .name = "musicpal_lcd", | |
616 | .version_id = 1, | |
617 | .minimum_version_id = 1, | |
618 | .minimum_version_id_old = 1, | |
619 | .fields = (VMStateField[]) { | |
620 | VMSTATE_UINT32(brightness, musicpal_lcd_state), | |
621 | VMSTATE_UINT32(mode, musicpal_lcd_state), | |
622 | VMSTATE_UINT32(irqctrl, musicpal_lcd_state), | |
623 | VMSTATE_UINT32(page, musicpal_lcd_state), | |
624 | VMSTATE_UINT32(page_off, musicpal_lcd_state), | |
625 | VMSTATE_BUFFER(video_ram, musicpal_lcd_state), | |
626 | VMSTATE_END_OF_LIST() | |
627 | } | |
628 | }; | |
629 | ||
630 | static SysBusDeviceInfo musicpal_lcd_info = { | |
631 | .init = musicpal_lcd_init, | |
632 | .qdev.name = "musicpal_lcd", | |
633 | .qdev.size = sizeof(musicpal_lcd_state), | |
634 | .qdev.vmsd = &musicpal_lcd_vmsd, | |
635 | }; | |
636 | ||
24859b68 AZ |
637 | /* PIC register offsets */ |
638 | #define MP_PIC_STATUS 0x00 | |
639 | #define MP_PIC_ENABLE_SET 0x08 | |
640 | #define MP_PIC_ENABLE_CLR 0x0C | |
641 | ||
642 | typedef struct mv88w8618_pic_state | |
643 | { | |
b47b50fa | 644 | SysBusDevice busdev; |
24859b68 AZ |
645 | uint32_t level; |
646 | uint32_t enabled; | |
647 | qemu_irq parent_irq; | |
648 | } mv88w8618_pic_state; | |
649 | ||
650 | static void mv88w8618_pic_update(mv88w8618_pic_state *s) | |
651 | { | |
652 | qemu_set_irq(s->parent_irq, (s->level & s->enabled)); | |
653 | } | |
654 | ||
655 | static void mv88w8618_pic_set_irq(void *opaque, int irq, int level) | |
656 | { | |
657 | mv88w8618_pic_state *s = opaque; | |
658 | ||
49fedd0d | 659 | if (level) { |
24859b68 | 660 | s->level |= 1 << irq; |
49fedd0d | 661 | } else { |
24859b68 | 662 | s->level &= ~(1 << irq); |
49fedd0d | 663 | } |
24859b68 AZ |
664 | mv88w8618_pic_update(s); |
665 | } | |
666 | ||
c227f099 | 667 | static uint32_t mv88w8618_pic_read(void *opaque, target_phys_addr_t offset) |
24859b68 AZ |
668 | { |
669 | mv88w8618_pic_state *s = opaque; | |
670 | ||
24859b68 AZ |
671 | switch (offset) { |
672 | case MP_PIC_STATUS: | |
673 | return s->level & s->enabled; | |
674 | ||
675 | default: | |
676 | return 0; | |
677 | } | |
678 | } | |
679 | ||
c227f099 | 680 | static void mv88w8618_pic_write(void *opaque, target_phys_addr_t offset, |
24859b68 AZ |
681 | uint32_t value) |
682 | { | |
683 | mv88w8618_pic_state *s = opaque; | |
684 | ||
24859b68 AZ |
685 | switch (offset) { |
686 | case MP_PIC_ENABLE_SET: | |
687 | s->enabled |= value; | |
688 | break; | |
689 | ||
690 | case MP_PIC_ENABLE_CLR: | |
691 | s->enabled &= ~value; | |
692 | s->level &= ~value; | |
693 | break; | |
694 | } | |
695 | mv88w8618_pic_update(s); | |
696 | } | |
697 | ||
d5b61ddd | 698 | static void mv88w8618_pic_reset(DeviceState *d) |
24859b68 | 699 | { |
d5b61ddd JK |
700 | mv88w8618_pic_state *s = FROM_SYSBUS(mv88w8618_pic_state, |
701 | sysbus_from_qdev(d)); | |
24859b68 AZ |
702 | |
703 | s->level = 0; | |
704 | s->enabled = 0; | |
705 | } | |
706 | ||
d60efc6b | 707 | static CPUReadMemoryFunc * const mv88w8618_pic_readfn[] = { |
24859b68 AZ |
708 | mv88w8618_pic_read, |
709 | mv88w8618_pic_read, | |
710 | mv88w8618_pic_read | |
711 | }; | |
712 | ||
d60efc6b | 713 | static CPUWriteMemoryFunc * const mv88w8618_pic_writefn[] = { |
24859b68 AZ |
714 | mv88w8618_pic_write, |
715 | mv88w8618_pic_write, | |
716 | mv88w8618_pic_write | |
717 | }; | |
718 | ||
81a322d4 | 719 | static int mv88w8618_pic_init(SysBusDevice *dev) |
24859b68 | 720 | { |
b47b50fa | 721 | mv88w8618_pic_state *s = FROM_SYSBUS(mv88w8618_pic_state, dev); |
24859b68 | 722 | int iomemtype; |
24859b68 | 723 | |
067a3ddc | 724 | qdev_init_gpio_in(&dev->qdev, mv88w8618_pic_set_irq, 32); |
b47b50fa | 725 | sysbus_init_irq(dev, &s->parent_irq); |
1eed09cb | 726 | iomemtype = cpu_register_io_memory(mv88w8618_pic_readfn, |
24859b68 | 727 | mv88w8618_pic_writefn, s); |
b47b50fa | 728 | sysbus_init_mmio(dev, MP_PIC_SIZE, iomemtype); |
81a322d4 | 729 | return 0; |
24859b68 AZ |
730 | } |
731 | ||
d5b61ddd JK |
732 | static const VMStateDescription mv88w8618_pic_vmsd = { |
733 | .name = "mv88w8618_pic", | |
734 | .version_id = 1, | |
735 | .minimum_version_id = 1, | |
736 | .minimum_version_id_old = 1, | |
737 | .fields = (VMStateField[]) { | |
738 | VMSTATE_UINT32(level, mv88w8618_pic_state), | |
739 | VMSTATE_UINT32(enabled, mv88w8618_pic_state), | |
740 | VMSTATE_END_OF_LIST() | |
741 | } | |
742 | }; | |
743 | ||
744 | static SysBusDeviceInfo mv88w8618_pic_info = { | |
745 | .init = mv88w8618_pic_init, | |
746 | .qdev.name = "mv88w8618_pic", | |
747 | .qdev.size = sizeof(mv88w8618_pic_state), | |
748 | .qdev.reset = mv88w8618_pic_reset, | |
749 | .qdev.vmsd = &mv88w8618_pic_vmsd, | |
750 | }; | |
751 | ||
24859b68 AZ |
752 | /* PIT register offsets */ |
753 | #define MP_PIT_TIMER1_LENGTH 0x00 | |
754 | /* ... */ | |
755 | #define MP_PIT_TIMER4_LENGTH 0x0C | |
756 | #define MP_PIT_CONTROL 0x10 | |
757 | #define MP_PIT_TIMER1_VALUE 0x14 | |
758 | /* ... */ | |
759 | #define MP_PIT_TIMER4_VALUE 0x20 | |
760 | #define MP_BOARD_RESET 0x34 | |
761 | ||
762 | /* Magic board reset value (probably some watchdog behind it) */ | |
763 | #define MP_BOARD_RESET_MAGIC 0x10000 | |
764 | ||
765 | typedef struct mv88w8618_timer_state { | |
b47b50fa | 766 | ptimer_state *ptimer; |
24859b68 AZ |
767 | uint32_t limit; |
768 | int freq; | |
769 | qemu_irq irq; | |
770 | } mv88w8618_timer_state; | |
771 | ||
772 | typedef struct mv88w8618_pit_state { | |
b47b50fa PB |
773 | SysBusDevice busdev; |
774 | mv88w8618_timer_state timer[4]; | |
24859b68 AZ |
775 | } mv88w8618_pit_state; |
776 | ||
777 | static void mv88w8618_timer_tick(void *opaque) | |
778 | { | |
779 | mv88w8618_timer_state *s = opaque; | |
780 | ||
781 | qemu_irq_raise(s->irq); | |
782 | } | |
783 | ||
b47b50fa PB |
784 | static void mv88w8618_timer_init(SysBusDevice *dev, mv88w8618_timer_state *s, |
785 | uint32_t freq) | |
24859b68 | 786 | { |
24859b68 AZ |
787 | QEMUBH *bh; |
788 | ||
b47b50fa | 789 | sysbus_init_irq(dev, &s->irq); |
24859b68 AZ |
790 | s->freq = freq; |
791 | ||
792 | bh = qemu_bh_new(mv88w8618_timer_tick, s); | |
b47b50fa | 793 | s->ptimer = ptimer_init(bh); |
24859b68 AZ |
794 | } |
795 | ||
c227f099 | 796 | static uint32_t mv88w8618_pit_read(void *opaque, target_phys_addr_t offset) |
24859b68 AZ |
797 | { |
798 | mv88w8618_pit_state *s = opaque; | |
799 | mv88w8618_timer_state *t; | |
800 | ||
24859b68 AZ |
801 | switch (offset) { |
802 | case MP_PIT_TIMER1_VALUE ... MP_PIT_TIMER4_VALUE: | |
b47b50fa PB |
803 | t = &s->timer[(offset-MP_PIT_TIMER1_VALUE) >> 2]; |
804 | return ptimer_get_count(t->ptimer); | |
24859b68 AZ |
805 | |
806 | default: | |
807 | return 0; | |
808 | } | |
809 | } | |
810 | ||
c227f099 | 811 | static void mv88w8618_pit_write(void *opaque, target_phys_addr_t offset, |
24859b68 AZ |
812 | uint32_t value) |
813 | { | |
814 | mv88w8618_pit_state *s = opaque; | |
815 | mv88w8618_timer_state *t; | |
816 | int i; | |
817 | ||
24859b68 AZ |
818 | switch (offset) { |
819 | case MP_PIT_TIMER1_LENGTH ... MP_PIT_TIMER4_LENGTH: | |
b47b50fa | 820 | t = &s->timer[offset >> 2]; |
24859b68 | 821 | t->limit = value; |
c88d6bde JK |
822 | if (t->limit > 0) { |
823 | ptimer_set_limit(t->ptimer, t->limit, 1); | |
824 | } else { | |
825 | ptimer_stop(t->ptimer); | |
826 | } | |
24859b68 AZ |
827 | break; |
828 | ||
829 | case MP_PIT_CONTROL: | |
830 | for (i = 0; i < 4; i++) { | |
c88d6bde JK |
831 | t = &s->timer[i]; |
832 | if (value & 0xf && t->limit > 0) { | |
b47b50fa PB |
833 | ptimer_set_limit(t->ptimer, t->limit, 0); |
834 | ptimer_set_freq(t->ptimer, t->freq); | |
835 | ptimer_run(t->ptimer, 0); | |
c88d6bde JK |
836 | } else { |
837 | ptimer_stop(t->ptimer); | |
24859b68 AZ |
838 | } |
839 | value >>= 4; | |
840 | } | |
841 | break; | |
842 | ||
843 | case MP_BOARD_RESET: | |
49fedd0d | 844 | if (value == MP_BOARD_RESET_MAGIC) { |
24859b68 | 845 | qemu_system_reset_request(); |
49fedd0d | 846 | } |
24859b68 AZ |
847 | break; |
848 | } | |
849 | } | |
850 | ||
d5b61ddd | 851 | static void mv88w8618_pit_reset(DeviceState *d) |
c88d6bde | 852 | { |
d5b61ddd JK |
853 | mv88w8618_pit_state *s = FROM_SYSBUS(mv88w8618_pit_state, |
854 | sysbus_from_qdev(d)); | |
c88d6bde JK |
855 | int i; |
856 | ||
857 | for (i = 0; i < 4; i++) { | |
858 | ptimer_stop(s->timer[i].ptimer); | |
859 | s->timer[i].limit = 0; | |
860 | } | |
861 | } | |
862 | ||
d60efc6b | 863 | static CPUReadMemoryFunc * const mv88w8618_pit_readfn[] = { |
24859b68 AZ |
864 | mv88w8618_pit_read, |
865 | mv88w8618_pit_read, | |
866 | mv88w8618_pit_read | |
867 | }; | |
868 | ||
d60efc6b | 869 | static CPUWriteMemoryFunc * const mv88w8618_pit_writefn[] = { |
24859b68 AZ |
870 | mv88w8618_pit_write, |
871 | mv88w8618_pit_write, | |
872 | mv88w8618_pit_write | |
873 | }; | |
874 | ||
81a322d4 | 875 | static int mv88w8618_pit_init(SysBusDevice *dev) |
24859b68 AZ |
876 | { |
877 | int iomemtype; | |
b47b50fa PB |
878 | mv88w8618_pit_state *s = FROM_SYSBUS(mv88w8618_pit_state, dev); |
879 | int i; | |
24859b68 | 880 | |
24859b68 AZ |
881 | /* Letting them all run at 1 MHz is likely just a pragmatic |
882 | * simplification. */ | |
b47b50fa PB |
883 | for (i = 0; i < 4; i++) { |
884 | mv88w8618_timer_init(dev, &s->timer[i], 1000000); | |
885 | } | |
24859b68 | 886 | |
1eed09cb | 887 | iomemtype = cpu_register_io_memory(mv88w8618_pit_readfn, |
24859b68 | 888 | mv88w8618_pit_writefn, s); |
b47b50fa | 889 | sysbus_init_mmio(dev, MP_PIT_SIZE, iomemtype); |
81a322d4 | 890 | return 0; |
24859b68 AZ |
891 | } |
892 | ||
d5b61ddd JK |
893 | static const VMStateDescription mv88w8618_timer_vmsd = { |
894 | .name = "timer", | |
895 | .version_id = 1, | |
896 | .minimum_version_id = 1, | |
897 | .minimum_version_id_old = 1, | |
898 | .fields = (VMStateField[]) { | |
899 | VMSTATE_PTIMER(ptimer, mv88w8618_timer_state), | |
900 | VMSTATE_UINT32(limit, mv88w8618_timer_state), | |
901 | VMSTATE_END_OF_LIST() | |
902 | } | |
903 | }; | |
904 | ||
905 | static const VMStateDescription mv88w8618_pit_vmsd = { | |
906 | .name = "mv88w8618_pit", | |
907 | .version_id = 1, | |
908 | .minimum_version_id = 1, | |
909 | .minimum_version_id_old = 1, | |
910 | .fields = (VMStateField[]) { | |
911 | VMSTATE_STRUCT_ARRAY(timer, mv88w8618_pit_state, 4, 1, | |
912 | mv88w8618_timer_vmsd, mv88w8618_timer_state), | |
913 | VMSTATE_END_OF_LIST() | |
914 | } | |
915 | }; | |
916 | ||
c88d6bde JK |
917 | static SysBusDeviceInfo mv88w8618_pit_info = { |
918 | .init = mv88w8618_pit_init, | |
919 | .qdev.name = "mv88w8618_pit", | |
920 | .qdev.size = sizeof(mv88w8618_pit_state), | |
921 | .qdev.reset = mv88w8618_pit_reset, | |
d5b61ddd | 922 | .qdev.vmsd = &mv88w8618_pit_vmsd, |
c88d6bde JK |
923 | }; |
924 | ||
24859b68 AZ |
925 | /* Flash config register offsets */ |
926 | #define MP_FLASHCFG_CFGR0 0x04 | |
927 | ||
928 | typedef struct mv88w8618_flashcfg_state { | |
b47b50fa | 929 | SysBusDevice busdev; |
24859b68 AZ |
930 | uint32_t cfgr0; |
931 | } mv88w8618_flashcfg_state; | |
932 | ||
933 | static uint32_t mv88w8618_flashcfg_read(void *opaque, | |
c227f099 | 934 | target_phys_addr_t offset) |
24859b68 AZ |
935 | { |
936 | mv88w8618_flashcfg_state *s = opaque; | |
937 | ||
24859b68 AZ |
938 | switch (offset) { |
939 | case MP_FLASHCFG_CFGR0: | |
940 | return s->cfgr0; | |
941 | ||
942 | default: | |
943 | return 0; | |
944 | } | |
945 | } | |
946 | ||
c227f099 | 947 | static void mv88w8618_flashcfg_write(void *opaque, target_phys_addr_t offset, |
24859b68 AZ |
948 | uint32_t value) |
949 | { | |
950 | mv88w8618_flashcfg_state *s = opaque; | |
951 | ||
24859b68 AZ |
952 | switch (offset) { |
953 | case MP_FLASHCFG_CFGR0: | |
954 | s->cfgr0 = value; | |
955 | break; | |
956 | } | |
957 | } | |
958 | ||
d60efc6b | 959 | static CPUReadMemoryFunc * const mv88w8618_flashcfg_readfn[] = { |
24859b68 AZ |
960 | mv88w8618_flashcfg_read, |
961 | mv88w8618_flashcfg_read, | |
962 | mv88w8618_flashcfg_read | |
963 | }; | |
964 | ||
d60efc6b | 965 | static CPUWriteMemoryFunc * const mv88w8618_flashcfg_writefn[] = { |
24859b68 AZ |
966 | mv88w8618_flashcfg_write, |
967 | mv88w8618_flashcfg_write, | |
968 | mv88w8618_flashcfg_write | |
969 | }; | |
970 | ||
81a322d4 | 971 | static int mv88w8618_flashcfg_init(SysBusDevice *dev) |
24859b68 AZ |
972 | { |
973 | int iomemtype; | |
b47b50fa | 974 | mv88w8618_flashcfg_state *s = FROM_SYSBUS(mv88w8618_flashcfg_state, dev); |
24859b68 | 975 | |
24859b68 | 976 | s->cfgr0 = 0xfffe4285; /* Default as set by U-Boot for 8 MB flash */ |
1eed09cb | 977 | iomemtype = cpu_register_io_memory(mv88w8618_flashcfg_readfn, |
49fedd0d | 978 | mv88w8618_flashcfg_writefn, s); |
b47b50fa | 979 | sysbus_init_mmio(dev, MP_FLASHCFG_SIZE, iomemtype); |
81a322d4 | 980 | return 0; |
24859b68 AZ |
981 | } |
982 | ||
d5b61ddd JK |
983 | static const VMStateDescription mv88w8618_flashcfg_vmsd = { |
984 | .name = "mv88w8618_flashcfg", | |
985 | .version_id = 1, | |
986 | .minimum_version_id = 1, | |
987 | .minimum_version_id_old = 1, | |
988 | .fields = (VMStateField[]) { | |
989 | VMSTATE_UINT32(cfgr0, mv88w8618_flashcfg_state), | |
990 | VMSTATE_END_OF_LIST() | |
991 | } | |
992 | }; | |
993 | ||
994 | static SysBusDeviceInfo mv88w8618_flashcfg_info = { | |
995 | .init = mv88w8618_flashcfg_init, | |
996 | .qdev.name = "mv88w8618_flashcfg", | |
997 | .qdev.size = sizeof(mv88w8618_flashcfg_state), | |
998 | .qdev.vmsd = &mv88w8618_flashcfg_vmsd, | |
999 | }; | |
1000 | ||
718ec0be | 1001 | /* Misc register offsets */ |
1002 | #define MP_MISC_BOARD_REVISION 0x18 | |
1003 | ||
1004 | #define MP_BOARD_REVISION 0x31 | |
1005 | ||
c227f099 | 1006 | static uint32_t musicpal_misc_read(void *opaque, target_phys_addr_t offset) |
718ec0be | 1007 | { |
1008 | switch (offset) { | |
1009 | case MP_MISC_BOARD_REVISION: | |
1010 | return MP_BOARD_REVISION; | |
1011 | ||
1012 | default: | |
1013 | return 0; | |
1014 | } | |
1015 | } | |
1016 | ||
c227f099 | 1017 | static void musicpal_misc_write(void *opaque, target_phys_addr_t offset, |
718ec0be | 1018 | uint32_t value) |
1019 | { | |
1020 | } | |
1021 | ||
d60efc6b | 1022 | static CPUReadMemoryFunc * const musicpal_misc_readfn[] = { |
718ec0be | 1023 | musicpal_misc_read, |
1024 | musicpal_misc_read, | |
1025 | musicpal_misc_read, | |
1026 | }; | |
1027 | ||
d60efc6b | 1028 | static CPUWriteMemoryFunc * const musicpal_misc_writefn[] = { |
718ec0be | 1029 | musicpal_misc_write, |
1030 | musicpal_misc_write, | |
1031 | musicpal_misc_write, | |
1032 | }; | |
1033 | ||
1034 | static void musicpal_misc_init(void) | |
1035 | { | |
1036 | int iomemtype; | |
1037 | ||
1eed09cb | 1038 | iomemtype = cpu_register_io_memory(musicpal_misc_readfn, |
718ec0be | 1039 | musicpal_misc_writefn, NULL); |
1040 | cpu_register_physical_memory(MP_MISC_BASE, MP_MISC_SIZE, iomemtype); | |
1041 | } | |
1042 | ||
1043 | /* WLAN register offsets */ | |
1044 | #define MP_WLAN_MAGIC1 0x11c | |
1045 | #define MP_WLAN_MAGIC2 0x124 | |
1046 | ||
c227f099 | 1047 | static uint32_t mv88w8618_wlan_read(void *opaque, target_phys_addr_t offset) |
718ec0be | 1048 | { |
1049 | switch (offset) { | |
1050 | /* Workaround to allow loading the binary-only wlandrv.ko crap | |
1051 | * from the original Freecom firmware. */ | |
1052 | case MP_WLAN_MAGIC1: | |
1053 | return ~3; | |
1054 | case MP_WLAN_MAGIC2: | |
1055 | return -1; | |
1056 | ||
1057 | default: | |
1058 | return 0; | |
1059 | } | |
1060 | } | |
1061 | ||
c227f099 | 1062 | static void mv88w8618_wlan_write(void *opaque, target_phys_addr_t offset, |
718ec0be | 1063 | uint32_t value) |
1064 | { | |
1065 | } | |
1066 | ||
d60efc6b | 1067 | static CPUReadMemoryFunc * const mv88w8618_wlan_readfn[] = { |
718ec0be | 1068 | mv88w8618_wlan_read, |
1069 | mv88w8618_wlan_read, | |
1070 | mv88w8618_wlan_read, | |
1071 | }; | |
1072 | ||
d60efc6b | 1073 | static CPUWriteMemoryFunc * const mv88w8618_wlan_writefn[] = { |
718ec0be | 1074 | mv88w8618_wlan_write, |
1075 | mv88w8618_wlan_write, | |
1076 | mv88w8618_wlan_write, | |
1077 | }; | |
1078 | ||
81a322d4 | 1079 | static int mv88w8618_wlan_init(SysBusDevice *dev) |
718ec0be | 1080 | { |
1081 | int iomemtype; | |
24859b68 | 1082 | |
1eed09cb | 1083 | iomemtype = cpu_register_io_memory(mv88w8618_wlan_readfn, |
718ec0be | 1084 | mv88w8618_wlan_writefn, NULL); |
b47b50fa | 1085 | sysbus_init_mmio(dev, MP_WLAN_SIZE, iomemtype); |
81a322d4 | 1086 | return 0; |
718ec0be | 1087 | } |
24859b68 | 1088 | |
718ec0be | 1089 | /* GPIO register offsets */ |
1090 | #define MP_GPIO_OE_LO 0x008 | |
1091 | #define MP_GPIO_OUT_LO 0x00c | |
1092 | #define MP_GPIO_IN_LO 0x010 | |
708afdf3 JK |
1093 | #define MP_GPIO_IER_LO 0x014 |
1094 | #define MP_GPIO_IMR_LO 0x018 | |
718ec0be | 1095 | #define MP_GPIO_ISR_LO 0x020 |
1096 | #define MP_GPIO_OE_HI 0x508 | |
1097 | #define MP_GPIO_OUT_HI 0x50c | |
1098 | #define MP_GPIO_IN_HI 0x510 | |
708afdf3 JK |
1099 | #define MP_GPIO_IER_HI 0x514 |
1100 | #define MP_GPIO_IMR_HI 0x518 | |
718ec0be | 1101 | #define MP_GPIO_ISR_HI 0x520 |
24859b68 AZ |
1102 | |
1103 | /* GPIO bits & masks */ | |
24859b68 | 1104 | #define MP_GPIO_LCD_BRIGHTNESS 0x00070000 |
24859b68 | 1105 | #define MP_GPIO_I2C_DATA_BIT 29 |
24859b68 AZ |
1106 | #define MP_GPIO_I2C_CLOCK_BIT 30 |
1107 | ||
1108 | /* LCD brightness bits in GPIO_OE_HI */ | |
1109 | #define MP_OE_LCD_BRIGHTNESS 0x0007 | |
1110 | ||
343ec8e4 BC |
1111 | typedef struct musicpal_gpio_state { |
1112 | SysBusDevice busdev; | |
1113 | uint32_t lcd_brightness; | |
1114 | uint32_t out_state; | |
1115 | uint32_t in_state; | |
708afdf3 JK |
1116 | uint32_t ier; |
1117 | uint32_t imr; | |
343ec8e4 | 1118 | uint32_t isr; |
343ec8e4 | 1119 | qemu_irq irq; |
708afdf3 | 1120 | qemu_irq out[5]; /* 3 brightness out + 2 lcd (data and clock ) */ |
343ec8e4 BC |
1121 | } musicpal_gpio_state; |
1122 | ||
1123 | static void musicpal_gpio_brightness_update(musicpal_gpio_state *s) { | |
1124 | int i; | |
1125 | uint32_t brightness; | |
1126 | ||
1127 | /* compute brightness ratio */ | |
1128 | switch (s->lcd_brightness) { | |
1129 | case 0x00000007: | |
1130 | brightness = 0; | |
1131 | break; | |
1132 | ||
1133 | case 0x00020000: | |
1134 | brightness = 1; | |
1135 | break; | |
1136 | ||
1137 | case 0x00020001: | |
1138 | brightness = 2; | |
1139 | break; | |
1140 | ||
1141 | case 0x00040000: | |
1142 | brightness = 3; | |
1143 | break; | |
1144 | ||
1145 | case 0x00010006: | |
1146 | brightness = 4; | |
1147 | break; | |
1148 | ||
1149 | case 0x00020005: | |
1150 | brightness = 5; | |
1151 | break; | |
1152 | ||
1153 | case 0x00040003: | |
1154 | brightness = 6; | |
1155 | break; | |
1156 | ||
1157 | case 0x00030004: | |
1158 | default: | |
1159 | brightness = 7; | |
1160 | } | |
1161 | ||
1162 | /* set lcd brightness GPIOs */ | |
49fedd0d | 1163 | for (i = 0; i <= 2; i++) { |
343ec8e4 | 1164 | qemu_set_irq(s->out[i], (brightness >> i) & 1); |
49fedd0d | 1165 | } |
343ec8e4 BC |
1166 | } |
1167 | ||
708afdf3 | 1168 | static void musicpal_gpio_pin_event(void *opaque, int pin, int level) |
343ec8e4 | 1169 | { |
243cd13c | 1170 | musicpal_gpio_state *s = opaque; |
708afdf3 JK |
1171 | uint32_t mask = 1 << pin; |
1172 | uint32_t delta = level << pin; | |
1173 | uint32_t old = s->in_state & mask; | |
343ec8e4 | 1174 | |
708afdf3 JK |
1175 | s->in_state &= ~mask; |
1176 | s->in_state |= delta; | |
343ec8e4 | 1177 | |
708afdf3 JK |
1178 | if ((old ^ delta) && |
1179 | ((level && (s->imr & mask)) || (!level && (s->ier & mask)))) { | |
1180 | s->isr = mask; | |
1181 | qemu_irq_raise(s->irq); | |
343ec8e4 | 1182 | } |
343ec8e4 BC |
1183 | } |
1184 | ||
c227f099 | 1185 | static uint32_t musicpal_gpio_read(void *opaque, target_phys_addr_t offset) |
24859b68 | 1186 | { |
243cd13c | 1187 | musicpal_gpio_state *s = opaque; |
343ec8e4 | 1188 | |
24859b68 | 1189 | switch (offset) { |
24859b68 | 1190 | case MP_GPIO_OE_HI: /* used for LCD brightness control */ |
343ec8e4 | 1191 | return s->lcd_brightness & MP_OE_LCD_BRIGHTNESS; |
24859b68 AZ |
1192 | |
1193 | case MP_GPIO_OUT_LO: | |
343ec8e4 | 1194 | return s->out_state & 0xFFFF; |
24859b68 | 1195 | case MP_GPIO_OUT_HI: |
343ec8e4 | 1196 | return s->out_state >> 16; |
24859b68 AZ |
1197 | |
1198 | case MP_GPIO_IN_LO: | |
343ec8e4 | 1199 | return s->in_state & 0xFFFF; |
24859b68 | 1200 | case MP_GPIO_IN_HI: |
343ec8e4 | 1201 | return s->in_state >> 16; |
24859b68 | 1202 | |
708afdf3 JK |
1203 | case MP_GPIO_IER_LO: |
1204 | return s->ier & 0xFFFF; | |
1205 | case MP_GPIO_IER_HI: | |
1206 | return s->ier >> 16; | |
1207 | ||
1208 | case MP_GPIO_IMR_LO: | |
1209 | return s->imr & 0xFFFF; | |
1210 | case MP_GPIO_IMR_HI: | |
1211 | return s->imr >> 16; | |
1212 | ||
24859b68 | 1213 | case MP_GPIO_ISR_LO: |
343ec8e4 | 1214 | return s->isr & 0xFFFF; |
24859b68 | 1215 | case MP_GPIO_ISR_HI: |
343ec8e4 | 1216 | return s->isr >> 16; |
24859b68 | 1217 | |
24859b68 AZ |
1218 | default: |
1219 | return 0; | |
1220 | } | |
1221 | } | |
1222 | ||
c227f099 | 1223 | static void musicpal_gpio_write(void *opaque, target_phys_addr_t offset, |
718ec0be | 1224 | uint32_t value) |
24859b68 | 1225 | { |
243cd13c | 1226 | musicpal_gpio_state *s = opaque; |
24859b68 AZ |
1227 | switch (offset) { |
1228 | case MP_GPIO_OE_HI: /* used for LCD brightness control */ | |
343ec8e4 | 1229 | s->lcd_brightness = (s->lcd_brightness & MP_GPIO_LCD_BRIGHTNESS) | |
24859b68 | 1230 | (value & MP_OE_LCD_BRIGHTNESS); |
343ec8e4 | 1231 | musicpal_gpio_brightness_update(s); |
24859b68 AZ |
1232 | break; |
1233 | ||
1234 | case MP_GPIO_OUT_LO: | |
343ec8e4 | 1235 | s->out_state = (s->out_state & 0xFFFF0000) | (value & 0xFFFF); |
24859b68 AZ |
1236 | break; |
1237 | case MP_GPIO_OUT_HI: | |
343ec8e4 BC |
1238 | s->out_state = (s->out_state & 0xFFFF) | (value << 16); |
1239 | s->lcd_brightness = (s->lcd_brightness & 0xFFFF) | | |
1240 | (s->out_state & MP_GPIO_LCD_BRIGHTNESS); | |
1241 | musicpal_gpio_brightness_update(s); | |
d074769c AZ |
1242 | qemu_set_irq(s->out[3], (s->out_state >> MP_GPIO_I2C_DATA_BIT) & 1); |
1243 | qemu_set_irq(s->out[4], (s->out_state >> MP_GPIO_I2C_CLOCK_BIT) & 1); | |
24859b68 AZ |
1244 | break; |
1245 | ||
708afdf3 JK |
1246 | case MP_GPIO_IER_LO: |
1247 | s->ier = (s->ier & 0xFFFF0000) | (value & 0xFFFF); | |
1248 | break; | |
1249 | case MP_GPIO_IER_HI: | |
1250 | s->ier = (s->ier & 0xFFFF) | (value << 16); | |
1251 | break; | |
1252 | ||
1253 | case MP_GPIO_IMR_LO: | |
1254 | s->imr = (s->imr & 0xFFFF0000) | (value & 0xFFFF); | |
1255 | break; | |
1256 | case MP_GPIO_IMR_HI: | |
1257 | s->imr = (s->imr & 0xFFFF) | (value << 16); | |
1258 | break; | |
24859b68 AZ |
1259 | } |
1260 | } | |
1261 | ||
d60efc6b | 1262 | static CPUReadMemoryFunc * const musicpal_gpio_readfn[] = { |
718ec0be | 1263 | musicpal_gpio_read, |
1264 | musicpal_gpio_read, | |
1265 | musicpal_gpio_read, | |
1266 | }; | |
1267 | ||
d60efc6b | 1268 | static CPUWriteMemoryFunc * const musicpal_gpio_writefn[] = { |
718ec0be | 1269 | musicpal_gpio_write, |
1270 | musicpal_gpio_write, | |
1271 | musicpal_gpio_write, | |
1272 | }; | |
1273 | ||
d5b61ddd | 1274 | static void musicpal_gpio_reset(DeviceState *d) |
718ec0be | 1275 | { |
d5b61ddd JK |
1276 | musicpal_gpio_state *s = FROM_SYSBUS(musicpal_gpio_state, |
1277 | sysbus_from_qdev(d)); | |
30624c92 JK |
1278 | |
1279 | s->lcd_brightness = 0; | |
1280 | s->out_state = 0; | |
343ec8e4 | 1281 | s->in_state = 0xffffffff; |
708afdf3 JK |
1282 | s->ier = 0; |
1283 | s->imr = 0; | |
343ec8e4 BC |
1284 | s->isr = 0; |
1285 | } | |
1286 | ||
81a322d4 | 1287 | static int musicpal_gpio_init(SysBusDevice *dev) |
343ec8e4 BC |
1288 | { |
1289 | musicpal_gpio_state *s = FROM_SYSBUS(musicpal_gpio_state, dev); | |
718ec0be | 1290 | int iomemtype; |
1291 | ||
343ec8e4 BC |
1292 | sysbus_init_irq(dev, &s->irq); |
1293 | ||
1eed09cb | 1294 | iomemtype = cpu_register_io_memory(musicpal_gpio_readfn, |
343ec8e4 BC |
1295 | musicpal_gpio_writefn, s); |
1296 | sysbus_init_mmio(dev, MP_GPIO_SIZE, iomemtype); | |
1297 | ||
d5b61ddd | 1298 | musicpal_gpio_reset(&dev->qdev); |
343ec8e4 | 1299 | |
708afdf3 JK |
1300 | qdev_init_gpio_out(&dev->qdev, s->out, ARRAY_SIZE(s->out)); |
1301 | ||
1302 | qdev_init_gpio_in(&dev->qdev, musicpal_gpio_pin_event, 32); | |
81a322d4 GH |
1303 | |
1304 | return 0; | |
718ec0be | 1305 | } |
1306 | ||
d5b61ddd JK |
1307 | static const VMStateDescription musicpal_gpio_vmsd = { |
1308 | .name = "musicpal_gpio", | |
1309 | .version_id = 1, | |
1310 | .minimum_version_id = 1, | |
1311 | .minimum_version_id_old = 1, | |
1312 | .fields = (VMStateField[]) { | |
1313 | VMSTATE_UINT32(lcd_brightness, musicpal_gpio_state), | |
1314 | VMSTATE_UINT32(out_state, musicpal_gpio_state), | |
1315 | VMSTATE_UINT32(in_state, musicpal_gpio_state), | |
1316 | VMSTATE_UINT32(ier, musicpal_gpio_state), | |
1317 | VMSTATE_UINT32(imr, musicpal_gpio_state), | |
1318 | VMSTATE_UINT32(isr, musicpal_gpio_state), | |
1319 | VMSTATE_END_OF_LIST() | |
1320 | } | |
1321 | }; | |
1322 | ||
30624c92 JK |
1323 | static SysBusDeviceInfo musicpal_gpio_info = { |
1324 | .init = musicpal_gpio_init, | |
1325 | .qdev.name = "musicpal_gpio", | |
1326 | .qdev.size = sizeof(musicpal_gpio_state), | |
1327 | .qdev.reset = musicpal_gpio_reset, | |
d5b61ddd | 1328 | .qdev.vmsd = &musicpal_gpio_vmsd, |
30624c92 JK |
1329 | }; |
1330 | ||
24859b68 | 1331 | /* Keyboard codes & masks */ |
7c6ce4ba | 1332 | #define KEY_RELEASED 0x80 |
24859b68 AZ |
1333 | #define KEY_CODE 0x7f |
1334 | ||
1335 | #define KEYCODE_TAB 0x0f | |
1336 | #define KEYCODE_ENTER 0x1c | |
1337 | #define KEYCODE_F 0x21 | |
1338 | #define KEYCODE_M 0x32 | |
1339 | ||
1340 | #define KEYCODE_EXTENDED 0xe0 | |
1341 | #define KEYCODE_UP 0x48 | |
1342 | #define KEYCODE_DOWN 0x50 | |
1343 | #define KEYCODE_LEFT 0x4b | |
1344 | #define KEYCODE_RIGHT 0x4d | |
1345 | ||
708afdf3 | 1346 | #define MP_KEY_WHEEL_VOL (1 << 0) |
343ec8e4 BC |
1347 | #define MP_KEY_WHEEL_VOL_INV (1 << 1) |
1348 | #define MP_KEY_WHEEL_NAV (1 << 2) | |
1349 | #define MP_KEY_WHEEL_NAV_INV (1 << 3) | |
1350 | #define MP_KEY_BTN_FAVORITS (1 << 4) | |
1351 | #define MP_KEY_BTN_MENU (1 << 5) | |
1352 | #define MP_KEY_BTN_VOLUME (1 << 6) | |
1353 | #define MP_KEY_BTN_NAVIGATION (1 << 7) | |
1354 | ||
1355 | typedef struct musicpal_key_state { | |
1356 | SysBusDevice busdev; | |
1357 | uint32_t kbd_extended; | |
708afdf3 JK |
1358 | uint32_t pressed_keys; |
1359 | qemu_irq out[8]; | |
343ec8e4 BC |
1360 | } musicpal_key_state; |
1361 | ||
24859b68 AZ |
1362 | static void musicpal_key_event(void *opaque, int keycode) |
1363 | { | |
243cd13c | 1364 | musicpal_key_state *s = opaque; |
24859b68 | 1365 | uint32_t event = 0; |
343ec8e4 | 1366 | int i; |
24859b68 AZ |
1367 | |
1368 | if (keycode == KEYCODE_EXTENDED) { | |
343ec8e4 | 1369 | s->kbd_extended = 1; |
24859b68 AZ |
1370 | return; |
1371 | } | |
1372 | ||
49fedd0d | 1373 | if (s->kbd_extended) { |
24859b68 AZ |
1374 | switch (keycode & KEY_CODE) { |
1375 | case KEYCODE_UP: | |
343ec8e4 | 1376 | event = MP_KEY_WHEEL_NAV | MP_KEY_WHEEL_NAV_INV; |
24859b68 AZ |
1377 | break; |
1378 | ||
1379 | case KEYCODE_DOWN: | |
343ec8e4 | 1380 | event = MP_KEY_WHEEL_NAV; |
24859b68 AZ |
1381 | break; |
1382 | ||
1383 | case KEYCODE_LEFT: | |
343ec8e4 | 1384 | event = MP_KEY_WHEEL_VOL | MP_KEY_WHEEL_VOL_INV; |
24859b68 AZ |
1385 | break; |
1386 | ||
1387 | case KEYCODE_RIGHT: | |
343ec8e4 | 1388 | event = MP_KEY_WHEEL_VOL; |
24859b68 AZ |
1389 | break; |
1390 | } | |
49fedd0d | 1391 | } else { |
24859b68 AZ |
1392 | switch (keycode & KEY_CODE) { |
1393 | case KEYCODE_F: | |
343ec8e4 | 1394 | event = MP_KEY_BTN_FAVORITS; |
24859b68 AZ |
1395 | break; |
1396 | ||
1397 | case KEYCODE_TAB: | |
343ec8e4 | 1398 | event = MP_KEY_BTN_VOLUME; |
24859b68 AZ |
1399 | break; |
1400 | ||
1401 | case KEYCODE_ENTER: | |
343ec8e4 | 1402 | event = MP_KEY_BTN_NAVIGATION; |
24859b68 AZ |
1403 | break; |
1404 | ||
1405 | case KEYCODE_M: | |
343ec8e4 | 1406 | event = MP_KEY_BTN_MENU; |
24859b68 AZ |
1407 | break; |
1408 | } | |
7c6ce4ba | 1409 | /* Do not repeat already pressed buttons */ |
708afdf3 | 1410 | if (!(keycode & KEY_RELEASED) && (s->pressed_keys & event)) { |
7c6ce4ba | 1411 | event = 0; |
708afdf3 | 1412 | } |
7c6ce4ba | 1413 | } |
24859b68 | 1414 | |
7c6ce4ba | 1415 | if (event) { |
708afdf3 JK |
1416 | /* Raise GPIO pin first if repeating a key */ |
1417 | if (!(keycode & KEY_RELEASED) && (s->pressed_keys & event)) { | |
1418 | for (i = 0; i <= 7; i++) { | |
1419 | if (event & (1 << i)) { | |
1420 | qemu_set_irq(s->out[i], 1); | |
1421 | } | |
1422 | } | |
1423 | } | |
1424 | for (i = 0; i <= 7; i++) { | |
1425 | if (event & (1 << i)) { | |
1426 | qemu_set_irq(s->out[i], !!(keycode & KEY_RELEASED)); | |
1427 | } | |
1428 | } | |
7c6ce4ba | 1429 | if (keycode & KEY_RELEASED) { |
708afdf3 | 1430 | s->pressed_keys &= ~event; |
7c6ce4ba | 1431 | } else { |
708afdf3 | 1432 | s->pressed_keys |= event; |
7c6ce4ba | 1433 | } |
24859b68 AZ |
1434 | } |
1435 | ||
343ec8e4 BC |
1436 | s->kbd_extended = 0; |
1437 | } | |
1438 | ||
81a322d4 | 1439 | static int musicpal_key_init(SysBusDevice *dev) |
343ec8e4 BC |
1440 | { |
1441 | musicpal_key_state *s = FROM_SYSBUS(musicpal_key_state, dev); | |
1442 | ||
1443 | sysbus_init_mmio(dev, 0x0, 0); | |
1444 | ||
1445 | s->kbd_extended = 0; | |
708afdf3 | 1446 | s->pressed_keys = 0; |
343ec8e4 | 1447 | |
708afdf3 | 1448 | qdev_init_gpio_out(&dev->qdev, s->out, ARRAY_SIZE(s->out)); |
343ec8e4 BC |
1449 | |
1450 | qemu_add_kbd_event_handler(musicpal_key_event, s); | |
81a322d4 GH |
1451 | |
1452 | return 0; | |
24859b68 AZ |
1453 | } |
1454 | ||
d5b61ddd JK |
1455 | static const VMStateDescription musicpal_key_vmsd = { |
1456 | .name = "musicpal_key", | |
1457 | .version_id = 1, | |
1458 | .minimum_version_id = 1, | |
1459 | .minimum_version_id_old = 1, | |
1460 | .fields = (VMStateField[]) { | |
1461 | VMSTATE_UINT32(kbd_extended, musicpal_key_state), | |
1462 | VMSTATE_UINT32(pressed_keys, musicpal_key_state), | |
1463 | VMSTATE_END_OF_LIST() | |
1464 | } | |
1465 | }; | |
1466 | ||
1467 | static SysBusDeviceInfo musicpal_key_info = { | |
1468 | .init = musicpal_key_init, | |
1469 | .qdev.name = "musicpal_key", | |
1470 | .qdev.size = sizeof(musicpal_key_state), | |
1471 | .qdev.vmsd = &musicpal_key_vmsd, | |
1472 | }; | |
1473 | ||
24859b68 AZ |
1474 | static struct arm_boot_info musicpal_binfo = { |
1475 | .loader_start = 0x0, | |
1476 | .board_id = 0x20e, | |
1477 | }; | |
1478 | ||
c227f099 | 1479 | static void musicpal_init(ram_addr_t ram_size, |
3023f332 | 1480 | const char *boot_device, |
24859b68 AZ |
1481 | const char *kernel_filename, const char *kernel_cmdline, |
1482 | const char *initrd_filename, const char *cpu_model) | |
1483 | { | |
1484 | CPUState *env; | |
b47b50fa PB |
1485 | qemu_irq *cpu_pic; |
1486 | qemu_irq pic[32]; | |
1487 | DeviceState *dev; | |
d074769c | 1488 | DeviceState *i2c_dev; |
343ec8e4 BC |
1489 | DeviceState *lcd_dev; |
1490 | DeviceState *key_dev; | |
d074769c AZ |
1491 | #ifdef HAS_AUDIO |
1492 | DeviceState *wm8750_dev; | |
1493 | SysBusDevice *s; | |
1494 | #endif | |
1495 | i2c_bus *i2c; | |
b47b50fa | 1496 | int i; |
24859b68 | 1497 | unsigned long flash_size; |
751c6a17 | 1498 | DriveInfo *dinfo; |
c227f099 | 1499 | ram_addr_t sram_off; |
24859b68 | 1500 | |
49fedd0d | 1501 | if (!cpu_model) { |
24859b68 | 1502 | cpu_model = "arm926"; |
49fedd0d | 1503 | } |
24859b68 AZ |
1504 | env = cpu_init(cpu_model); |
1505 | if (!env) { | |
1506 | fprintf(stderr, "Unable to find CPU definition\n"); | |
1507 | exit(1); | |
1508 | } | |
b47b50fa | 1509 | cpu_pic = arm_pic_init_cpu(env); |
24859b68 AZ |
1510 | |
1511 | /* For now we use a fixed - the original - RAM size */ | |
1512 | cpu_register_physical_memory(0, MP_RAM_DEFAULT_SIZE, | |
1513 | qemu_ram_alloc(MP_RAM_DEFAULT_SIZE)); | |
1514 | ||
1515 | sram_off = qemu_ram_alloc(MP_SRAM_SIZE); | |
1516 | cpu_register_physical_memory(MP_SRAM_BASE, MP_SRAM_SIZE, sram_off); | |
1517 | ||
b47b50fa PB |
1518 | dev = sysbus_create_simple("mv88w8618_pic", MP_PIC_BASE, |
1519 | cpu_pic[ARM_PIC_CPU_IRQ]); | |
1520 | for (i = 0; i < 32; i++) { | |
067a3ddc | 1521 | pic[i] = qdev_get_gpio_in(dev, i); |
b47b50fa PB |
1522 | } |
1523 | sysbus_create_varargs("mv88w8618_pit", MP_PIT_BASE, pic[MP_TIMER1_IRQ], | |
1524 | pic[MP_TIMER2_IRQ], pic[MP_TIMER3_IRQ], | |
1525 | pic[MP_TIMER4_IRQ], NULL); | |
24859b68 | 1526 | |
49fedd0d | 1527 | if (serial_hds[0]) { |
b6cd0ea1 | 1528 | serial_mm_init(MP_UART1_BASE, 2, pic[MP_UART1_IRQ], 1825000, |
24859b68 | 1529 | serial_hds[0], 1); |
49fedd0d JK |
1530 | } |
1531 | if (serial_hds[1]) { | |
b6cd0ea1 | 1532 | serial_mm_init(MP_UART2_BASE, 2, pic[MP_UART2_IRQ], 1825000, |
24859b68 | 1533 | serial_hds[1], 1); |
49fedd0d | 1534 | } |
24859b68 AZ |
1535 | |
1536 | /* Register flash */ | |
751c6a17 GH |
1537 | dinfo = drive_get(IF_PFLASH, 0, 0); |
1538 | if (dinfo) { | |
1539 | flash_size = bdrv_getlength(dinfo->bdrv); | |
24859b68 AZ |
1540 | if (flash_size != 8*1024*1024 && flash_size != 16*1024*1024 && |
1541 | flash_size != 32*1024*1024) { | |
1542 | fprintf(stderr, "Invalid flash image size\n"); | |
1543 | exit(1); | |
1544 | } | |
1545 | ||
1546 | /* | |
1547 | * The original U-Boot accesses the flash at 0xFE000000 instead of | |
1548 | * 0xFF800000 (if there is 8 MB flash). So remap flash access if the | |
1549 | * image is smaller than 32 MB. | |
1550 | */ | |
1551 | pflash_cfi02_register(0-MP_FLASH_SIZE_MAX, qemu_ram_alloc(flash_size), | |
751c6a17 | 1552 | dinfo->bdrv, 0x10000, |
24859b68 AZ |
1553 | (flash_size + 0xffff) >> 16, |
1554 | MP_FLASH_SIZE_MAX / flash_size, | |
1555 | 2, 0x00BF, 0x236D, 0x0000, 0x0000, | |
1556 | 0x5555, 0x2AAA); | |
1557 | } | |
b47b50fa | 1558 | sysbus_create_simple("mv88w8618_flashcfg", MP_FLASHCFG_BASE, NULL); |
24859b68 | 1559 | |
b47b50fa PB |
1560 | qemu_check_nic_model(&nd_table[0], "mv88w8618"); |
1561 | dev = qdev_create(NULL, "mv88w8618_eth"); | |
4c91cd28 | 1562 | qdev_set_nic_properties(dev, &nd_table[0]); |
e23a1b33 | 1563 | qdev_init_nofail(dev); |
b47b50fa PB |
1564 | sysbus_mmio_map(sysbus_from_qdev(dev), 0, MP_ETH_BASE); |
1565 | sysbus_connect_irq(sysbus_from_qdev(dev), 0, pic[MP_ETH_IRQ]); | |
24859b68 | 1566 | |
b47b50fa | 1567 | sysbus_create_simple("mv88w8618_wlan", MP_WLAN_BASE, NULL); |
718ec0be | 1568 | |
1569 | musicpal_misc_init(); | |
343ec8e4 BC |
1570 | |
1571 | dev = sysbus_create_simple("musicpal_gpio", MP_GPIO_BASE, pic[MP_GPIO_IRQ]); | |
3cd035d8 | 1572 | i2c_dev = sysbus_create_simple("gpio_i2c", 0, NULL); |
d074769c AZ |
1573 | i2c = (i2c_bus *)qdev_get_child_bus(i2c_dev, "i2c"); |
1574 | ||
343ec8e4 BC |
1575 | lcd_dev = sysbus_create_simple("musicpal_lcd", MP_LCD_BASE, NULL); |
1576 | key_dev = sysbus_create_simple("musicpal_key", 0, NULL); | |
1577 | ||
d074769c | 1578 | /* I2C read data */ |
708afdf3 JK |
1579 | qdev_connect_gpio_out(i2c_dev, 0, |
1580 | qdev_get_gpio_in(dev, MP_GPIO_I2C_DATA_BIT)); | |
d074769c AZ |
1581 | /* I2C data */ |
1582 | qdev_connect_gpio_out(dev, 3, qdev_get_gpio_in(i2c_dev, 0)); | |
1583 | /* I2C clock */ | |
1584 | qdev_connect_gpio_out(dev, 4, qdev_get_gpio_in(i2c_dev, 1)); | |
1585 | ||
49fedd0d | 1586 | for (i = 0; i < 3; i++) { |
343ec8e4 | 1587 | qdev_connect_gpio_out(dev, i, qdev_get_gpio_in(lcd_dev, i)); |
49fedd0d | 1588 | } |
708afdf3 JK |
1589 | for (i = 0; i < 4; i++) { |
1590 | qdev_connect_gpio_out(key_dev, i, qdev_get_gpio_in(dev, i + 8)); | |
1591 | } | |
1592 | for (i = 4; i < 8; i++) { | |
1593 | qdev_connect_gpio_out(key_dev, i, qdev_get_gpio_in(dev, i + 15)); | |
1594 | } | |
24859b68 | 1595 | |
d074769c AZ |
1596 | #ifdef HAS_AUDIO |
1597 | wm8750_dev = i2c_create_slave(i2c, "wm8750", MP_WM_ADDR); | |
1598 | dev = qdev_create(NULL, "mv88w8618_audio"); | |
1599 | s = sysbus_from_qdev(dev); | |
1600 | qdev_prop_set_ptr(dev, "wm8750", wm8750_dev); | |
e23a1b33 | 1601 | qdev_init_nofail(dev); |
d074769c AZ |
1602 | sysbus_mmio_map(s, 0, MP_AUDIO_BASE); |
1603 | sysbus_connect_irq(s, 0, pic[MP_AUDIO_IRQ]); | |
1604 | #endif | |
1605 | ||
24859b68 AZ |
1606 | musicpal_binfo.ram_size = MP_RAM_DEFAULT_SIZE; |
1607 | musicpal_binfo.kernel_filename = kernel_filename; | |
1608 | musicpal_binfo.kernel_cmdline = kernel_cmdline; | |
1609 | musicpal_binfo.initrd_filename = initrd_filename; | |
b0f6edb1 | 1610 | arm_load_kernel(env, &musicpal_binfo); |
24859b68 AZ |
1611 | } |
1612 | ||
f80f9ec9 | 1613 | static QEMUMachine musicpal_machine = { |
4b32e168 AL |
1614 | .name = "musicpal", |
1615 | .desc = "Marvell 88w8618 / MusicPal (ARM926EJ-S)", | |
1616 | .init = musicpal_init, | |
24859b68 | 1617 | }; |
b47b50fa | 1618 | |
f80f9ec9 AL |
1619 | static void musicpal_machine_init(void) |
1620 | { | |
1621 | qemu_register_machine(&musicpal_machine); | |
1622 | } | |
1623 | ||
1624 | machine_init(musicpal_machine_init); | |
1625 | ||
b47b50fa PB |
1626 | static void musicpal_register_devices(void) |
1627 | { | |
d5b61ddd | 1628 | sysbus_register_withprop(&mv88w8618_pic_info); |
c88d6bde | 1629 | sysbus_register_withprop(&mv88w8618_pit_info); |
d5b61ddd JK |
1630 | sysbus_register_withprop(&mv88w8618_flashcfg_info); |
1631 | sysbus_register_withprop(&mv88w8618_eth_info); | |
b47b50fa PB |
1632 | sysbus_register_dev("mv88w8618_wlan", sizeof(SysBusDevice), |
1633 | mv88w8618_wlan_init); | |
d5b61ddd | 1634 | sysbus_register_withprop(&musicpal_lcd_info); |
30624c92 | 1635 | sysbus_register_withprop(&musicpal_gpio_info); |
d5b61ddd | 1636 | sysbus_register_withprop(&musicpal_key_info); |
b47b50fa PB |
1637 | } |
1638 | ||
1639 | device_init(musicpal_register_devices) |