]>
Commit | Line | Data |
---|---|---|
b77f98ca AF |
1 | /* |
2 | * QEMU MicroBlaze CPU | |
3 | * | |
61b6208f AF |
4 | * Copyright (c) 2009 Edgar E. Iglesias |
5 | * Copyright (c) 2009-2012 PetaLogix Qld Pty Ltd. | |
b77f98ca | 6 | * Copyright (c) 2012 SUSE LINUX Products GmbH |
73c69456 | 7 | * Copyright (c) 2009 Edgar E. Iglesias, Axis Communications AB. |
b77f98ca AF |
8 | * |
9 | * This library is free software; you can redistribute it and/or | |
10 | * modify it under the terms of the GNU Lesser General Public | |
11 | * License as published by the Free Software Foundation; either | |
12 | * version 2.1 of the License, or (at your option) any later version. | |
13 | * | |
14 | * This library is distributed in the hope that it will be useful, | |
15 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
16 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU | |
17 | * Lesser General Public License for more details. | |
18 | * | |
19 | * You should have received a copy of the GNU Lesser General Public | |
20 | * License along with this library; if not, see | |
21 | * <http://www.gnu.org/licenses/lgpl-2.1.html> | |
22 | */ | |
23 | ||
8fd9dece | 24 | #include "qemu/osdep.h" |
da34e65c | 25 | #include "qapi/error.h" |
b77f98ca AF |
26 | #include "cpu.h" |
27 | #include "qemu-common.h" | |
a1bff71c | 28 | #include "hw/qdev-properties.h" |
3ce8b2bc | 29 | #include "migration/vmstate.h" |
63c91552 | 30 | #include "exec/exec-all.h" |
24f91e81 | 31 | #include "fpu/softfloat.h" |
b77f98ca | 32 | |
72e38754 AF |
33 | static const struct { |
34 | const char *name; | |
35 | uint8_t version_id; | |
36 | } mb_cpu_lookup[] = { | |
37 | /* These key value are as per MBV field in PVR0 */ | |
38 | {"5.00.a", 0x01}, | |
39 | {"5.00.b", 0x02}, | |
40 | {"5.00.c", 0x03}, | |
41 | {"6.00.a", 0x04}, | |
42 | {"6.00.b", 0x06}, | |
43 | {"7.00.a", 0x05}, | |
44 | {"7.00.b", 0x07}, | |
45 | {"7.10.a", 0x08}, | |
46 | {"7.10.b", 0x09}, | |
47 | {"7.10.c", 0x0a}, | |
48 | {"7.10.d", 0x0b}, | |
49 | {"7.20.a", 0x0c}, | |
50 | {"7.20.b", 0x0d}, | |
51 | {"7.20.c", 0x0e}, | |
52 | {"7.20.d", 0x0f}, | |
53 | {"7.30.a", 0x10}, | |
54 | {"7.30.b", 0x11}, | |
55 | {"8.00.a", 0x12}, | |
56 | {"8.00.b", 0x13}, | |
57 | {"8.10.a", 0x14}, | |
58 | {"8.20.a", 0x15}, | |
59 | {"8.20.b", 0x16}, | |
60 | {"8.30.a", 0x17}, | |
61 | {"8.40.a", 0x18}, | |
62 | {"8.40.b", 0x19}, | |
63 | {"8.50.a", 0x1A}, | |
64 | {"9.0", 0x1B}, | |
65 | {"9.1", 0x1D}, | |
66 | {"9.2", 0x1F}, | |
67 | {"9.3", 0x20}, | |
d79fcbc2 EI |
68 | {"9.4", 0x21}, |
69 | {"9.5", 0x22}, | |
70 | {"9.6", 0x23}, | |
feac83af | 71 | {"10.0", 0x24}, |
72e38754 AF |
72 | {NULL, 0}, |
73 | }; | |
b77f98ca | 74 | |
4c8ac107 EI |
75 | /* If no specific version gets selected, default to the following. */ |
76 | #define DEFAULT_CPU_VERSION "10.0" | |
77 | ||
f45748f1 AF |
78 | static void mb_cpu_set_pc(CPUState *cs, vaddr value) |
79 | { | |
80 | MicroBlazeCPU *cpu = MICROBLAZE_CPU(cs); | |
81 | ||
82 | cpu->env.sregs[SR_PC] = value; | |
83 | } | |
84 | ||
8c2e1b00 AF |
85 | static bool mb_cpu_has_work(CPUState *cs) |
86 | { | |
87 | return cs->interrupt_request & (CPU_INTERRUPT_HARD | CPU_INTERRUPT_NMI); | |
88 | } | |
89 | ||
73c69456 AF |
90 | #ifndef CONFIG_USER_ONLY |
91 | static void microblaze_cpu_set_irq(void *opaque, int irq, int level) | |
92 | { | |
93 | MicroBlazeCPU *cpu = opaque; | |
94 | CPUState *cs = CPU(cpu); | |
95 | int type = irq ? CPU_INTERRUPT_NMI : CPU_INTERRUPT_HARD; | |
96 | ||
97 | if (level) { | |
98 | cpu_interrupt(cs, type); | |
99 | } else { | |
100 | cpu_reset_interrupt(cs, type); | |
101 | } | |
102 | } | |
103 | #endif | |
104 | ||
b77f98ca AF |
105 | /* CPUClass::reset() */ |
106 | static void mb_cpu_reset(CPUState *s) | |
107 | { | |
108 | MicroBlazeCPU *cpu = MICROBLAZE_CPU(s); | |
109 | MicroBlazeCPUClass *mcc = MICROBLAZE_CPU_GET_CLASS(cpu); | |
110 | CPUMBState *env = &cpu->env; | |
111 | ||
112 | mcc->parent_reset(s); | |
113 | ||
1f5c00cf | 114 | memset(env, 0, offsetof(CPUMBState, end_reset_fields)); |
8cc9b43f | 115 | env->res_addr = RES_ADDR_NONE; |
61b6208f AF |
116 | |
117 | /* Disable stack protector. */ | |
118 | env->shr = ~0; | |
119 | ||
5250ced8 AF |
120 | env->sregs[SR_PC] = cpu->cfg.base_vectors; |
121 | ||
8bac2242 AF |
122 | #if defined(CONFIG_USER_ONLY) |
123 | /* start in user mode with interrupts enabled. */ | |
124 | env->sregs[SR_MSR] = MSR_EE | MSR_IE | MSR_VM | MSR_UM; | |
125 | #else | |
126 | env->sregs[SR_MSR] = 0; | |
127 | mmu_init(&env->mmu); | |
128 | env->mmu.c_mmu = 3; | |
129 | env->mmu.c_mmu_tlb_access = 3; | |
130 | env->mmu.c_mmu_zones = 16; | |
131 | #endif | |
132 | } | |
133 | ||
efc6674b PC |
134 | static void mb_disas_set_info(CPUState *cpu, disassemble_info *info) |
135 | { | |
136 | info->mach = bfd_arch_microblaze; | |
137 | info->print_insn = print_insn_microblaze; | |
138 | } | |
139 | ||
8bac2242 AF |
140 | static void mb_cpu_realizefn(DeviceState *dev, Error **errp) |
141 | { | |
142 | CPUState *cs = CPU(dev); | |
143 | MicroBlazeCPUClass *mcc = MICROBLAZE_CPU_GET_CLASS(dev); | |
144 | MicroBlazeCPU *cpu = MICROBLAZE_CPU(cs); | |
145 | CPUMBState *env = &cpu->env; | |
72e38754 | 146 | uint8_t version_code = 0; |
4c8ac107 | 147 | const char *version; |
72e38754 | 148 | int i = 0; |
ce5b1bbf LV |
149 | Error *local_err = NULL; |
150 | ||
151 | cpu_exec_realizefn(cs, &local_err); | |
152 | if (local_err != NULL) { | |
153 | error_propagate(errp, local_err); | |
154 | return; | |
155 | } | |
8bac2242 | 156 | |
d248e1be EI |
157 | if (cpu->cfg.addr_size != 32) { |
158 | error_setg(errp, "addr-size %d is out of range. " | |
159 | "Only 32bit is supported.", | |
160 | cpu->cfg.addr_size); | |
161 | return; | |
162 | } | |
163 | ||
8bac2242 AF |
164 | qemu_init_vcpu(cs); |
165 | ||
9b964318 | 166 | env->pvr.regs[0] = PVR0_USE_EXC_MASK \ |
61b6208f | 167 | | PVR0_USE_ICACHE_MASK \ |
3e922505 | 168 | | PVR0_USE_DCACHE_MASK; |
61b6208f AF |
169 | env->pvr.regs[2] = PVR2_D_OPB_MASK \ |
170 | | PVR2_D_LMB_MASK \ | |
171 | | PVR2_I_OPB_MASK \ | |
172 | | PVR2_I_LMB_MASK \ | |
61b6208f AF |
173 | | PVR2_FPU_EXC_MASK \ |
174 | | 0; | |
9aaaa181 | 175 | |
4c8ac107 EI |
176 | version = cpu->cfg.version ? cpu->cfg.version : DEFAULT_CPU_VERSION; |
177 | for (i = 0; mb_cpu_lookup[i].name && version; i++) { | |
178 | if (strcmp(mb_cpu_lookup[i].name, version) == 0) { | |
72e38754 AF |
179 | version_code = mb_cpu_lookup[i].version_id; |
180 | break; | |
181 | } | |
182 | } | |
183 | ||
184 | if (!version_code) { | |
185 | qemu_log("Invalid MicroBlaze version number: %s\n", cpu->cfg.version); | |
186 | } | |
187 | ||
4e5d45ae | 188 | env->pvr.regs[0] |= (cpu->cfg.stackprot ? PVR0_SPROT_MASK : 0) | |
71446123 | 189 | (cpu->cfg.use_fpu ? PVR0_USE_FPU_MASK : 0) | |
9b964318 | 190 | (cpu->cfg.use_hw_mul ? PVR0_USE_HW_MUL_MASK : 0) | |
7faa66aa | 191 | (cpu->cfg.use_barrel ? PVR0_USE_BARREL_MASK : 0) | |
47709e4c | 192 | (cpu->cfg.use_div ? PVR0_USE_DIV_MASK : 0) | |
a88bbb00 | 193 | (cpu->cfg.use_mmu ? PVR0_USE_MMU_MASK : 0) | |
72e38754 | 194 | (cpu->cfg.endi ? PVR0_ENDI_MASK : 0) | |
79549c99 | 195 | (version_code << PVR0_VERSION_SHIFT) | |
6fad9e98 | 196 | (cpu->cfg.pvr == C_PVR_FULL ? PVR0_PVR_FULL_MASK : 0); |
4e5d45ae | 197 | |
be67e9ab | 198 | env->pvr.regs[2] |= (cpu->cfg.use_fpu ? PVR2_USE_FPU_MASK : 0) | |
7faa66aa | 199 | (cpu->cfg.use_fpu > 1 ? PVR2_USE_FPU2_MASK : 0) | |
9b964318 EI |
200 | (cpu->cfg.use_hw_mul ? PVR2_USE_HW_MUL_MASK : 0) | |
201 | (cpu->cfg.use_hw_mul > 1 ? PVR2_USE_MUL64_MASK : 0) | | |
47709e4c | 202 | (cpu->cfg.use_barrel ? PVR2_USE_BARREL_MASK : 0) | |
56837509 | 203 | (cpu->cfg.use_div ? PVR2_USE_DIV_MASK : 0) | |
8fc5239e EI |
204 | (cpu->cfg.use_msr_instr ? PVR2_USE_MSR_INSTR : 0) | |
205 | (cpu->cfg.use_pcmp_instr ? PVR2_USE_PCMP_INSTR : 0); | |
9aaaa181 | 206 | |
a6c3ed24 AF |
207 | env->pvr.regs[5] |= cpu->cfg.dcache_writeback ? |
208 | PVR5_DCACHE_WRITEBACK_MASK : 0; | |
209 | ||
d248e1be EI |
210 | env->pvr.regs[10] = 0x0c000000 | /* Default to spartan 3a dsp family. */ |
211 | (cpu->cfg.addr_size - 32) << PVR10_ASIZE_SHIFT; | |
9e50a927 EI |
212 | env->pvr.regs[11] = (cpu->cfg.use_mmu ? PVR11_USE_MMU : 0) | |
213 | 16 << 17; | |
61b6208f | 214 | |
746b03b2 AF |
215 | mcc->parent_realize(dev, errp); |
216 | } | |
217 | ||
d0e71ef5 AF |
218 | static void mb_cpu_initfn(Object *obj) |
219 | { | |
c05efcb1 | 220 | CPUState *cs = CPU(obj); |
d0e71ef5 AF |
221 | MicroBlazeCPU *cpu = MICROBLAZE_CPU(obj); |
222 | CPUMBState *env = &cpu->env; | |
223 | ||
c05efcb1 | 224 | cs->env_ptr = env; |
d0e71ef5 AF |
225 | |
226 | set_float_rounding_mode(float_round_nearest_even, &env->fp_status); | |
cd0c24f9 | 227 | |
73c69456 AF |
228 | #ifndef CONFIG_USER_ONLY |
229 | /* Inbound IRQ and FIR lines */ | |
230 | qdev_init_gpio_in(DEVICE(cpu), microblaze_cpu_set_irq, 2); | |
231 | #endif | |
d0e71ef5 AF |
232 | } |
233 | ||
3ce8b2bc AF |
234 | static const VMStateDescription vmstate_mb_cpu = { |
235 | .name = "cpu", | |
236 | .unmigratable = 1, | |
237 | }; | |
238 | ||
a1bff71c | 239 | static Property mb_properties[] = { |
f27183ab | 240 | DEFINE_PROP_UINT32("base-vectors", MicroBlazeCPU, cfg.base_vectors, 0), |
9aaaa181 | 241 | DEFINE_PROP_BOOL("use-stack-protection", MicroBlazeCPU, cfg.stackprot, |
f44c475c | 242 | false), |
d248e1be EI |
243 | /* |
244 | * This is the C_ADDR_SIZE synth-time configuration option of the | |
245 | * MicroBlaze cores. Supported values range between 32 and 64. | |
246 | * | |
247 | * When set to > 32, 32bit MicroBlaze can emit load/stores | |
248 | * with extended addressing. | |
249 | */ | |
250 | DEFINE_PROP_UINT8("addr-size", MicroBlazeCPU, cfg.addr_size, 32), | |
4e5d45ae AF |
251 | /* If use-fpu > 0 - FPU is enabled |
252 | * If use-fpu = 2 - Floating point conversion and square root instructions | |
253 | * are enabled | |
254 | */ | |
be67e9ab | 255 | DEFINE_PROP_UINT8("use-fpu", MicroBlazeCPU, cfg.use_fpu, 2), |
9b964318 EI |
256 | /* If use-hw-mul > 0 - Multiplier is enabled |
257 | * If use-hw-mul = 2 - 64-bit multiplier is enabled | |
258 | */ | |
259 | DEFINE_PROP_UINT8("use-hw-mul", MicroBlazeCPU, cfg.use_hw_mul, 2), | |
7faa66aa | 260 | DEFINE_PROP_BOOL("use-barrel", MicroBlazeCPU, cfg.use_barrel, true), |
47709e4c | 261 | DEFINE_PROP_BOOL("use-div", MicroBlazeCPU, cfg.use_div, true), |
56837509 | 262 | DEFINE_PROP_BOOL("use-msr-instr", MicroBlazeCPU, cfg.use_msr_instr, true), |
8fc5239e | 263 | DEFINE_PROP_BOOL("use-pcmp-instr", MicroBlazeCPU, cfg.use_pcmp_instr, true), |
71446123 | 264 | DEFINE_PROP_BOOL("use-mmu", MicroBlazeCPU, cfg.use_mmu, true), |
a6c3ed24 AF |
265 | DEFINE_PROP_BOOL("dcache-writeback", MicroBlazeCPU, cfg.dcache_writeback, |
266 | false), | |
a88bbb00 | 267 | DEFINE_PROP_BOOL("endianness", MicroBlazeCPU, cfg.endi, false), |
72e38754 | 268 | DEFINE_PROP_STRING("version", MicroBlazeCPU, cfg.version), |
6fad9e98 | 269 | DEFINE_PROP_UINT8("pvr", MicroBlazeCPU, cfg.pvr, C_PVR_FULL), |
a1bff71c EI |
270 | DEFINE_PROP_END_OF_LIST(), |
271 | }; | |
272 | ||
98aca243 IM |
273 | static ObjectClass *mb_cpu_class_by_name(const char *cpu_model) |
274 | { | |
275 | return object_class_by_name(TYPE_MICROBLAZE_CPU); | |
276 | } | |
277 | ||
b77f98ca AF |
278 | static void mb_cpu_class_init(ObjectClass *oc, void *data) |
279 | { | |
3ce8b2bc | 280 | DeviceClass *dc = DEVICE_CLASS(oc); |
b77f98ca AF |
281 | CPUClass *cc = CPU_CLASS(oc); |
282 | MicroBlazeCPUClass *mcc = MICROBLAZE_CPU_CLASS(oc); | |
283 | ||
bf853881 PMD |
284 | device_class_set_parent_realize(dc, mb_cpu_realizefn, |
285 | &mcc->parent_realize); | |
b77f98ca AF |
286 | mcc->parent_reset = cc->reset; |
287 | cc->reset = mb_cpu_reset; | |
3ce8b2bc | 288 | |
98aca243 | 289 | cc->class_by_name = mb_cpu_class_by_name; |
8c2e1b00 | 290 | cc->has_work = mb_cpu_has_work; |
97a8ea5a | 291 | cc->do_interrupt = mb_cpu_do_interrupt; |
29cd33d3 | 292 | cc->cpu_exec_interrupt = mb_cpu_exec_interrupt; |
878096ee | 293 | cc->dump_state = mb_cpu_dump_state; |
f45748f1 | 294 | cc->set_pc = mb_cpu_set_pc; |
5b50e790 AF |
295 | cc->gdb_read_register = mb_cpu_gdb_read_register; |
296 | cc->gdb_write_register = mb_cpu_gdb_write_register; | |
7510454e AF |
297 | #ifdef CONFIG_USER_ONLY |
298 | cc->handle_mmu_fault = mb_cpu_handle_mmu_fault; | |
299 | #else | |
00b941e5 AF |
300 | cc->do_unassigned_access = mb_cpu_unassigned_access; |
301 | cc->get_phys_page_debug = mb_cpu_get_phys_page_debug; | |
302 | #endif | |
3ce8b2bc | 303 | dc->vmsd = &vmstate_mb_cpu; |
a1bff71c | 304 | dc->props = mb_properties; |
a0e372f0 | 305 | cc->gdb_num_core_regs = 32 + 5; |
efc6674b PC |
306 | |
307 | cc->disas_set_info = mb_disas_set_info; | |
55c3ceef | 308 | cc->tcg_initialize = mb_tcg_init; |
b77f98ca AF |
309 | } |
310 | ||
311 | static const TypeInfo mb_cpu_type_info = { | |
312 | .name = TYPE_MICROBLAZE_CPU, | |
313 | .parent = TYPE_CPU, | |
314 | .instance_size = sizeof(MicroBlazeCPU), | |
d0e71ef5 | 315 | .instance_init = mb_cpu_initfn, |
b77f98ca AF |
316 | .class_size = sizeof(MicroBlazeCPUClass), |
317 | .class_init = mb_cpu_class_init, | |
318 | }; | |
319 | ||
320 | static void mb_cpu_register_types(void) | |
321 | { | |
322 | type_register_static(&mb_cpu_type_info); | |
323 | } | |
324 | ||
325 | type_init(mb_cpu_register_types) |