]> Git Repo - qemu.git/blame - hw/scsi/vmw_pvscsi.c
vmw_pvscsi: Set device subsystem and revision
[qemu.git] / hw / scsi / vmw_pvscsi.c
CommitLineData
881d588a
DF
1/*
2 * QEMU VMWARE PVSCSI paravirtual SCSI bus
3 *
4 * Copyright (c) 2012 Ravello Systems LTD (http://ravellosystems.com)
5 *
6 * Developed by Daynix Computing LTD (http://www.daynix.com)
7 *
8 * Based on implementation by Paolo Bonzini
9 * http://lists.gnu.org/archive/html/qemu-devel/2011-08/msg00729.html
10 *
11 * Authors:
12 * Paolo Bonzini <[email protected]>
13 * Dmitry Fleytman <[email protected]>
14 * Yan Vugenfirer <[email protected]>
15 *
16 * This work is licensed under the terms of the GNU GPL, version 2.
17 * See the COPYING file in the top-level directory.
18 *
19 * NOTE about MSI-X:
20 * MSI-X support has been removed for the moment because it leads Windows OS
21 * to crash on startup. The crash happens because Windows driver requires
22 * MSI-X shared memory to be part of the same BAR used for rings state
23 * registers, etc. This is not supported by QEMU infrastructure so separate
24 * BAR created from MSI-X purposes. Windows driver fails to deal with 2 BARs.
25 *
26 */
27
28#include "hw/scsi/scsi.h"
29#include <block/scsi.h>
30#include "hw/pci/msi.h"
31#include "vmw_pvscsi.h"
32#include "trace.h"
33
34
35#define PVSCSI_MSI_OFFSET (0x50)
36#define PVSCSI_USE_64BIT (true)
37#define PVSCSI_PER_VECTOR_MASK (false)
38
39#define PVSCSI_MAX_DEVS (64)
40#define PVSCSI_MSIX_NUM_VECTORS (1)
41
42#define PVSCSI_MAX_CMD_DATA_WORDS \
43 (sizeof(PVSCSICmdDescSetupRings)/sizeof(uint32_t))
44
0dc40f28
PB
45#define RS_GET_FIELD(m, field) \
46 (ldl_le_pci_dma(&container_of(m, PVSCSIState, rings)->parent_obj, \
47 (m)->rs_pa + offsetof(struct PVSCSIRingsState, field)))
48#define RS_SET_FIELD(m, field, val) \
49 (stl_le_pci_dma(&container_of(m, PVSCSIState, rings)->parent_obj, \
50 (m)->rs_pa + offsetof(struct PVSCSIRingsState, field), val))
881d588a
DF
51
52#define TYPE_PVSCSI "pvscsi"
53#define PVSCSI(obj) OBJECT_CHECK(PVSCSIState, (obj), TYPE_PVSCSI)
54
d29d4ff8
SL
55/* Compatability flags for migration */
56#define PVSCSI_COMPAT_OLD_PCI_CONFIGURATION_BIT 0
57#define PVSCSI_COMPAT_OLD_PCI_CONFIGURATION \
58 (1 << PVSCSI_COMPAT_OLD_PCI_CONFIGURATION_BIT)
59
60#define PVSCSI_USE_OLD_PCI_CONFIGURATION(s) \
61 ((s)->compat_flags & PVSCSI_COMPAT_OLD_PCI_CONFIGURATION)
62
881d588a
DF
63typedef struct PVSCSIRingInfo {
64 uint64_t rs_pa;
65 uint32_t txr_len_mask;
66 uint32_t rxr_len_mask;
67 uint32_t msg_len_mask;
68 uint64_t req_ring_pages_pa[PVSCSI_SETUP_RINGS_MAX_NUM_PAGES];
69 uint64_t cmp_ring_pages_pa[PVSCSI_SETUP_RINGS_MAX_NUM_PAGES];
70 uint64_t msg_ring_pages_pa[PVSCSI_SETUP_MSG_RING_MAX_NUM_PAGES];
71 uint64_t consumed_ptr;
72 uint64_t filled_cmp_ptr;
73 uint64_t filled_msg_ptr;
74} PVSCSIRingInfo;
75
76typedef struct PVSCSISGState {
77 hwaddr elemAddr;
78 hwaddr dataAddr;
79 uint32_t resid;
80} PVSCSISGState;
81
82typedef QTAILQ_HEAD(, PVSCSIRequest) PVSCSIRequestList;
83
84typedef struct {
85 PCIDevice parent_obj;
86 MemoryRegion io_space;
87 SCSIBus bus;
88 QEMUBH *completion_worker;
89 PVSCSIRequestList pending_queue;
90 PVSCSIRequestList completion_queue;
91
92 uint64_t reg_interrupt_status; /* Interrupt status register value */
93 uint64_t reg_interrupt_enabled; /* Interrupt mask register value */
94 uint64_t reg_command_status; /* Command status register value */
95
96 /* Command data adoption mechanism */
97 uint64_t curr_cmd; /* Last command arrived */
98 uint32_t curr_cmd_data_cntr; /* Amount of data for last command */
99
100 /* Collector for current command data */
101 uint32_t curr_cmd_data[PVSCSI_MAX_CMD_DATA_WORDS];
102
103 uint8_t rings_info_valid; /* Whether data rings initialized */
104 uint8_t msg_ring_info_valid; /* Whether message ring initialized */
105 uint8_t use_msg; /* Whether to use message ring */
106
107 uint8_t msi_used; /* Whether MSI support was installed successfully */
108
109 PVSCSIRingInfo rings; /* Data transfer rings manager */
110 uint32_t resetting; /* Reset in progress */
d29d4ff8
SL
111
112 uint32_t compat_flags;
881d588a
DF
113} PVSCSIState;
114
115typedef struct PVSCSIRequest {
116 SCSIRequest *sreq;
117 PVSCSIState *dev;
118 uint8_t sense_key;
119 uint8_t completed;
120 int lun;
121 QEMUSGList sgl;
122 PVSCSISGState sg;
123 struct PVSCSIRingReqDesc req;
124 struct PVSCSIRingCmpDesc cmp;
125 QTAILQ_ENTRY(PVSCSIRequest) next;
126} PVSCSIRequest;
127
128/* Integer binary logarithm */
129static int
130pvscsi_log2(uint32_t input)
131{
132 int log = 0;
133 assert(input > 0);
134 while (input >> ++log) {
135 }
136 return log;
137}
138
139static void
140pvscsi_ring_init_data(PVSCSIRingInfo *m, PVSCSICmdDescSetupRings *ri)
141{
142 int i;
143 uint32_t txr_len_log2, rxr_len_log2;
144 uint32_t req_ring_size, cmp_ring_size;
145 m->rs_pa = ri->ringsStatePPN << VMW_PAGE_SHIFT;
146
147 req_ring_size = ri->reqRingNumPages * PVSCSI_MAX_NUM_REQ_ENTRIES_PER_PAGE;
148 cmp_ring_size = ri->cmpRingNumPages * PVSCSI_MAX_NUM_CMP_ENTRIES_PER_PAGE;
149 txr_len_log2 = pvscsi_log2(req_ring_size - 1);
150 rxr_len_log2 = pvscsi_log2(cmp_ring_size - 1);
151
152 m->txr_len_mask = MASK(txr_len_log2);
153 m->rxr_len_mask = MASK(rxr_len_log2);
154
155 m->consumed_ptr = 0;
156 m->filled_cmp_ptr = 0;
157
158 for (i = 0; i < ri->reqRingNumPages; i++) {
159 m->req_ring_pages_pa[i] = ri->reqRingPPNs[i] << VMW_PAGE_SHIFT;
160 }
161
162 for (i = 0; i < ri->cmpRingNumPages; i++) {
163 m->cmp_ring_pages_pa[i] = ri->cmpRingPPNs[i] << VMW_PAGE_SHIFT;
164 }
165
0dc40f28
PB
166 RS_SET_FIELD(m, reqProdIdx, 0);
167 RS_SET_FIELD(m, reqConsIdx, 0);
168 RS_SET_FIELD(m, reqNumEntriesLog2, txr_len_log2);
881d588a 169
0dc40f28
PB
170 RS_SET_FIELD(m, cmpProdIdx, 0);
171 RS_SET_FIELD(m, cmpConsIdx, 0);
172 RS_SET_FIELD(m, cmpNumEntriesLog2, rxr_len_log2);
881d588a
DF
173
174 trace_pvscsi_ring_init_data(txr_len_log2, rxr_len_log2);
175
176 /* Flush ring state page changes */
177 smp_wmb();
178}
179
180static void
181pvscsi_ring_init_msg(PVSCSIRingInfo *m, PVSCSICmdDescSetupMsgRing *ri)
182{
183 int i;
184 uint32_t len_log2;
185 uint32_t ring_size;
186
187 ring_size = ri->numPages * PVSCSI_MAX_NUM_MSG_ENTRIES_PER_PAGE;
188 len_log2 = pvscsi_log2(ring_size - 1);
189
190 m->msg_len_mask = MASK(len_log2);
191
192 m->filled_msg_ptr = 0;
193
194 for (i = 0; i < ri->numPages; i++) {
195 m->msg_ring_pages_pa[i] = ri->ringPPNs[i] << VMW_PAGE_SHIFT;
196 }
197
0dc40f28
PB
198 RS_SET_FIELD(m, msgProdIdx, 0);
199 RS_SET_FIELD(m, msgConsIdx, 0);
200 RS_SET_FIELD(m, msgNumEntriesLog2, len_log2);
881d588a
DF
201
202 trace_pvscsi_ring_init_msg(len_log2);
203
204 /* Flush ring state page changes */
205 smp_wmb();
206}
207
208static void
209pvscsi_ring_cleanup(PVSCSIRingInfo *mgr)
210{
211 mgr->rs_pa = 0;
212 mgr->txr_len_mask = 0;
213 mgr->rxr_len_mask = 0;
214 mgr->msg_len_mask = 0;
215 mgr->consumed_ptr = 0;
216 mgr->filled_cmp_ptr = 0;
217 mgr->filled_msg_ptr = 0;
218 memset(mgr->req_ring_pages_pa, 0, sizeof(mgr->req_ring_pages_pa));
219 memset(mgr->cmp_ring_pages_pa, 0, sizeof(mgr->cmp_ring_pages_pa));
220 memset(mgr->msg_ring_pages_pa, 0, sizeof(mgr->msg_ring_pages_pa));
221}
222
223static hwaddr
224pvscsi_ring_pop_req_descr(PVSCSIRingInfo *mgr)
225{
0dc40f28 226 uint32_t ready_ptr = RS_GET_FIELD(mgr, reqProdIdx);
881d588a
DF
227
228 if (ready_ptr != mgr->consumed_ptr) {
229 uint32_t next_ready_ptr =
230 mgr->consumed_ptr++ & mgr->txr_len_mask;
231 uint32_t next_ready_page =
232 next_ready_ptr / PVSCSI_MAX_NUM_REQ_ENTRIES_PER_PAGE;
233 uint32_t inpage_idx =
234 next_ready_ptr % PVSCSI_MAX_NUM_REQ_ENTRIES_PER_PAGE;
235
236 return mgr->req_ring_pages_pa[next_ready_page] +
237 inpage_idx * sizeof(PVSCSIRingReqDesc);
238 } else {
239 return 0;
240 }
241}
242
243static void
244pvscsi_ring_flush_req(PVSCSIRingInfo *mgr)
245{
0dc40f28 246 RS_SET_FIELD(mgr, reqConsIdx, mgr->consumed_ptr);
881d588a
DF
247}
248
249static hwaddr
250pvscsi_ring_pop_cmp_descr(PVSCSIRingInfo *mgr)
251{
252 /*
253 * According to Linux driver code it explicitly verifies that number
254 * of requests being processed by device is less then the size of
255 * completion queue, so device may omit completion queue overflow
256 * conditions check. We assume that this is true for other (Windows)
257 * drivers as well.
258 */
259
260 uint32_t free_cmp_ptr =
261 mgr->filled_cmp_ptr++ & mgr->rxr_len_mask;
262 uint32_t free_cmp_page =
263 free_cmp_ptr / PVSCSI_MAX_NUM_CMP_ENTRIES_PER_PAGE;
264 uint32_t inpage_idx =
265 free_cmp_ptr % PVSCSI_MAX_NUM_CMP_ENTRIES_PER_PAGE;
266 return mgr->cmp_ring_pages_pa[free_cmp_page] +
267 inpage_idx * sizeof(PVSCSIRingCmpDesc);
268}
269
270static hwaddr
271pvscsi_ring_pop_msg_descr(PVSCSIRingInfo *mgr)
272{
273 uint32_t free_msg_ptr =
274 mgr->filled_msg_ptr++ & mgr->msg_len_mask;
275 uint32_t free_msg_page =
276 free_msg_ptr / PVSCSI_MAX_NUM_MSG_ENTRIES_PER_PAGE;
277 uint32_t inpage_idx =
278 free_msg_ptr % PVSCSI_MAX_NUM_MSG_ENTRIES_PER_PAGE;
279 return mgr->msg_ring_pages_pa[free_msg_page] +
280 inpage_idx * sizeof(PVSCSIRingMsgDesc);
281}
282
283static void
284pvscsi_ring_flush_cmp(PVSCSIRingInfo *mgr)
285{
286 /* Flush descriptor changes */
287 smp_wmb();
288
289 trace_pvscsi_ring_flush_cmp(mgr->filled_cmp_ptr);
290
0dc40f28 291 RS_SET_FIELD(mgr, cmpProdIdx, mgr->filled_cmp_ptr);
881d588a
DF
292}
293
294static bool
295pvscsi_ring_msg_has_room(PVSCSIRingInfo *mgr)
296{
0dc40f28
PB
297 uint32_t prodIdx = RS_GET_FIELD(mgr, msgProdIdx);
298 uint32_t consIdx = RS_GET_FIELD(mgr, msgConsIdx);
881d588a
DF
299
300 return (prodIdx - consIdx) < (mgr->msg_len_mask + 1);
301}
302
303static void
304pvscsi_ring_flush_msg(PVSCSIRingInfo *mgr)
305{
306 /* Flush descriptor changes */
307 smp_wmb();
308
309 trace_pvscsi_ring_flush_msg(mgr->filled_msg_ptr);
310
0dc40f28 311 RS_SET_FIELD(mgr, msgProdIdx, mgr->filled_msg_ptr);
881d588a
DF
312}
313
314static void
315pvscsi_reset_state(PVSCSIState *s)
316{
317 s->curr_cmd = PVSCSI_CMD_FIRST;
318 s->curr_cmd_data_cntr = 0;
319 s->reg_command_status = PVSCSI_COMMAND_PROCESSING_SUCCEEDED;
320 s->reg_interrupt_status = 0;
321 pvscsi_ring_cleanup(&s->rings);
322 s->rings_info_valid = FALSE;
323 s->msg_ring_info_valid = FALSE;
324 QTAILQ_INIT(&s->pending_queue);
325 QTAILQ_INIT(&s->completion_queue);
326}
327
328static void
329pvscsi_update_irq_status(PVSCSIState *s)
330{
331 PCIDevice *d = PCI_DEVICE(s);
332 bool should_raise = s->reg_interrupt_enabled & s->reg_interrupt_status;
333
334 trace_pvscsi_update_irq_level(should_raise, s->reg_interrupt_enabled,
335 s->reg_interrupt_status);
336
337 if (s->msi_used && msi_enabled(d)) {
338 if (should_raise) {
339 trace_pvscsi_update_irq_msi();
340 msi_notify(d, PVSCSI_VECTOR_COMPLETION);
341 }
342 return;
343 }
344
9e64f8a3 345 pci_set_irq(d, !!should_raise);
881d588a
DF
346}
347
348static void
349pvscsi_raise_completion_interrupt(PVSCSIState *s)
350{
351 s->reg_interrupt_status |= PVSCSI_INTR_CMPL_0;
352
353 /* Memory barrier to flush interrupt status register changes*/
354 smp_wmb();
355
356 pvscsi_update_irq_status(s);
357}
358
359static void
360pvscsi_raise_message_interrupt(PVSCSIState *s)
361{
362 s->reg_interrupt_status |= PVSCSI_INTR_MSG_0;
363
364 /* Memory barrier to flush interrupt status register changes*/
365 smp_wmb();
366
367 pvscsi_update_irq_status(s);
368}
369
370static void
371pvscsi_cmp_ring_put(PVSCSIState *s, struct PVSCSIRingCmpDesc *cmp_desc)
372{
373 hwaddr cmp_descr_pa;
374
375 cmp_descr_pa = pvscsi_ring_pop_cmp_descr(&s->rings);
376 trace_pvscsi_cmp_ring_put(cmp_descr_pa);
377 cpu_physical_memory_write(cmp_descr_pa, (void *)cmp_desc,
378 sizeof(*cmp_desc));
379}
380
381static void
382pvscsi_msg_ring_put(PVSCSIState *s, struct PVSCSIRingMsgDesc *msg_desc)
383{
384 hwaddr msg_descr_pa;
385
386 msg_descr_pa = pvscsi_ring_pop_msg_descr(&s->rings);
387 trace_pvscsi_msg_ring_put(msg_descr_pa);
388 cpu_physical_memory_write(msg_descr_pa, (void *)msg_desc,
389 sizeof(*msg_desc));
390}
391
392static void
393pvscsi_process_completion_queue(void *opaque)
394{
395 PVSCSIState *s = opaque;
396 PVSCSIRequest *pvscsi_req;
397 bool has_completed = false;
398
399 while (!QTAILQ_EMPTY(&s->completion_queue)) {
400 pvscsi_req = QTAILQ_FIRST(&s->completion_queue);
401 QTAILQ_REMOVE(&s->completion_queue, pvscsi_req, next);
402 pvscsi_cmp_ring_put(s, &pvscsi_req->cmp);
403 g_free(pvscsi_req);
dcb07809 404 has_completed = true;
881d588a
DF
405 }
406
407 if (has_completed) {
408 pvscsi_ring_flush_cmp(&s->rings);
409 pvscsi_raise_completion_interrupt(s);
410 }
411}
412
413static void
414pvscsi_reset_adapter(PVSCSIState *s)
415{
416 s->resetting++;
417 qbus_reset_all_fn(&s->bus);
418 s->resetting--;
419 pvscsi_process_completion_queue(s);
420 assert(QTAILQ_EMPTY(&s->pending_queue));
421 pvscsi_reset_state(s);
422}
423
424static void
425pvscsi_schedule_completion_processing(PVSCSIState *s)
426{
427 /* Try putting more complete requests on the ring. */
428 if (!QTAILQ_EMPTY(&s->completion_queue)) {
429 qemu_bh_schedule(s->completion_worker);
430 }
431}
432
433static void
434pvscsi_complete_request(PVSCSIState *s, PVSCSIRequest *r)
435{
436 assert(!r->completed);
437
438 trace_pvscsi_complete_request(r->cmp.context, r->cmp.dataLen,
439 r->sense_key);
440 if (r->sreq != NULL) {
441 scsi_req_unref(r->sreq);
442 r->sreq = NULL;
443 }
444 r->completed = 1;
445 QTAILQ_REMOVE(&s->pending_queue, r, next);
446 QTAILQ_INSERT_TAIL(&s->completion_queue, r, next);
447 pvscsi_schedule_completion_processing(s);
448}
449
450static QEMUSGList *pvscsi_get_sg_list(SCSIRequest *r)
451{
452 PVSCSIRequest *req = r->hba_private;
453
454 trace_pvscsi_get_sg_list(req->sgl.nsg, req->sgl.size);
455
456 return &req->sgl;
457}
458
459static void
460pvscsi_get_next_sg_elem(PVSCSISGState *sg)
461{
462 struct PVSCSISGElement elem;
463
464 cpu_physical_memory_read(sg->elemAddr, (void *)&elem, sizeof(elem));
465 if ((elem.flags & ~PVSCSI_KNOWN_FLAGS) != 0) {
466 /*
467 * There is PVSCSI_SGE_FLAG_CHAIN_ELEMENT flag described in
468 * header file but its value is unknown. This flag requires
469 * additional processing, so we put warning here to catch it
470 * some day and make proper implementation
471 */
472 trace_pvscsi_get_next_sg_elem(elem.flags);
473 }
474
475 sg->elemAddr += sizeof(elem);
476 sg->dataAddr = elem.addr;
477 sg->resid = elem.length;
478}
479
480static void
481pvscsi_write_sense(PVSCSIRequest *r, uint8_t *sense, int len)
482{
483 r->cmp.senseLen = MIN(r->req.senseLen, len);
484 r->sense_key = sense[(sense[0] & 2) ? 1 : 2];
485 cpu_physical_memory_write(r->req.senseAddr, sense, r->cmp.senseLen);
486}
487
488static void
489pvscsi_command_complete(SCSIRequest *req, uint32_t status, size_t resid)
490{
491 PVSCSIRequest *pvscsi_req = req->hba_private;
b0f49d13 492 PVSCSIState *s;
881d588a
DF
493
494 if (!pvscsi_req) {
495 trace_pvscsi_command_complete_not_found(req->tag);
496 return;
497 }
b0f49d13 498 s = pvscsi_req->dev;
881d588a
DF
499
500 if (resid) {
501 /* Short transfer. */
502 trace_pvscsi_command_complete_data_run();
503 pvscsi_req->cmp.hostStatus = BTSTAT_DATARUN;
504 }
505
506 pvscsi_req->cmp.scsiStatus = status;
507 if (pvscsi_req->cmp.scsiStatus == CHECK_CONDITION) {
508 uint8_t sense[SCSI_SENSE_BUF_SIZE];
509 int sense_len =
510 scsi_req_get_sense(pvscsi_req->sreq, sense, sizeof(sense));
511
512 trace_pvscsi_command_complete_sense_len(sense_len);
513 pvscsi_write_sense(pvscsi_req, sense, sense_len);
514 }
515 qemu_sglist_destroy(&pvscsi_req->sgl);
516 pvscsi_complete_request(s, pvscsi_req);
517}
518
519static void
520pvscsi_send_msg(PVSCSIState *s, SCSIDevice *dev, uint32_t msg_type)
521{
522 if (s->msg_ring_info_valid && pvscsi_ring_msg_has_room(&s->rings)) {
523 PVSCSIMsgDescDevStatusChanged msg = {0};
524
525 msg.type = msg_type;
526 msg.bus = dev->channel;
527 msg.target = dev->id;
528 msg.lun[1] = dev->lun;
529
530 pvscsi_msg_ring_put(s, (PVSCSIRingMsgDesc *)&msg);
531 pvscsi_ring_flush_msg(&s->rings);
532 pvscsi_raise_message_interrupt(s);
533 }
534}
535
536static void
91c8daad 537pvscsi_hotplug(HotplugHandler *hotplug_dev, DeviceState *dev, Error **errp)
881d588a 538{
91c8daad
IM
539 PVSCSIState *s = PVSCSI(hotplug_dev);
540
541 pvscsi_send_msg(s, SCSI_DEVICE(dev), PVSCSI_MSG_DEV_ADDED);
881d588a
DF
542}
543
544static void
91c8daad 545pvscsi_hot_unplug(HotplugHandler *hotplug_dev, DeviceState *dev, Error **errp)
881d588a 546{
91c8daad
IM
547 PVSCSIState *s = PVSCSI(hotplug_dev);
548
549 pvscsi_send_msg(s, SCSI_DEVICE(dev), PVSCSI_MSG_DEV_REMOVED);
550 qdev_simple_device_unplug_cb(hotplug_dev, dev, errp);
881d588a
DF
551}
552
553static void
554pvscsi_request_cancelled(SCSIRequest *req)
555{
556 PVSCSIRequest *pvscsi_req = req->hba_private;
557 PVSCSIState *s = pvscsi_req->dev;
558
559 if (pvscsi_req->completed) {
560 return;
561 }
562
563 if (pvscsi_req->dev->resetting) {
564 pvscsi_req->cmp.hostStatus = BTSTAT_BUSRESET;
565 } else {
566 pvscsi_req->cmp.hostStatus = BTSTAT_ABORTQUEUE;
567 }
568
569 pvscsi_complete_request(s, pvscsi_req);
570}
571
572static SCSIDevice*
573pvscsi_device_find(PVSCSIState *s, int channel, int target,
574 uint8_t *requested_lun, uint8_t *target_lun)
575{
576 if (requested_lun[0] || requested_lun[2] || requested_lun[3] ||
577 requested_lun[4] || requested_lun[5] || requested_lun[6] ||
578 requested_lun[7] || (target > PVSCSI_MAX_DEVS)) {
579 return NULL;
580 } else {
581 *target_lun = requested_lun[1];
582 return scsi_device_find(&s->bus, channel, target, *target_lun);
583 }
584}
585
586static PVSCSIRequest *
587pvscsi_queue_pending_descriptor(PVSCSIState *s, SCSIDevice **d,
588 struct PVSCSIRingReqDesc *descr)
589{
590 PVSCSIRequest *pvscsi_req;
591 uint8_t lun;
592
593 pvscsi_req = g_malloc0(sizeof(*pvscsi_req));
594 pvscsi_req->dev = s;
595 pvscsi_req->req = *descr;
596 pvscsi_req->cmp.context = pvscsi_req->req.context;
597 QTAILQ_INSERT_TAIL(&s->pending_queue, pvscsi_req, next);
598
599 *d = pvscsi_device_find(s, descr->bus, descr->target, descr->lun, &lun);
600 if (*d) {
601 pvscsi_req->lun = lun;
602 }
603
604 return pvscsi_req;
605}
606
607static void
608pvscsi_convert_sglist(PVSCSIRequest *r)
609{
610 int chunk_size;
611 uint64_t data_length = r->req.dataLen;
612 PVSCSISGState sg = r->sg;
613 while (data_length) {
614 while (!sg.resid) {
615 pvscsi_get_next_sg_elem(&sg);
616 trace_pvscsi_convert_sglist(r->req.context, r->sg.dataAddr,
617 r->sg.resid);
618 }
619 assert(data_length > 0);
620 chunk_size = MIN((unsigned) data_length, sg.resid);
621 if (chunk_size) {
622 qemu_sglist_add(&r->sgl, sg.dataAddr, chunk_size);
623 }
624
625 sg.dataAddr += chunk_size;
626 data_length -= chunk_size;
627 sg.resid -= chunk_size;
628 }
629}
630
631static void
632pvscsi_build_sglist(PVSCSIState *s, PVSCSIRequest *r)
633{
634 PCIDevice *d = PCI_DEVICE(s);
635
df32fd1c 636 pci_dma_sglist_init(&r->sgl, d, 1);
881d588a
DF
637 if (r->req.flags & PVSCSI_FLAG_CMD_WITH_SG_LIST) {
638 pvscsi_convert_sglist(r);
639 } else {
640 qemu_sglist_add(&r->sgl, r->req.dataAddr, r->req.dataLen);
641 }
642}
643
644static void
645pvscsi_process_request_descriptor(PVSCSIState *s,
646 struct PVSCSIRingReqDesc *descr)
647{
648 SCSIDevice *d;
649 PVSCSIRequest *r = pvscsi_queue_pending_descriptor(s, &d, descr);
650 int64_t n;
651
652 trace_pvscsi_process_req_descr(descr->cdb[0], descr->context);
653
654 if (!d) {
655 r->cmp.hostStatus = BTSTAT_SELTIMEO;
656 trace_pvscsi_process_req_descr_unknown_device();
657 pvscsi_complete_request(s, r);
658 return;
659 }
660
661 if (descr->flags & PVSCSI_FLAG_CMD_WITH_SG_LIST) {
662 r->sg.elemAddr = descr->dataAddr;
663 }
664
665 r->sreq = scsi_req_new(d, descr->context, r->lun, descr->cdb, r);
666 if (r->sreq->cmd.mode == SCSI_XFER_FROM_DEV &&
667 (descr->flags & PVSCSI_FLAG_CMD_DIR_TODEVICE)) {
668 r->cmp.hostStatus = BTSTAT_BADMSG;
669 trace_pvscsi_process_req_descr_invalid_dir();
670 scsi_req_cancel(r->sreq);
671 return;
672 }
673 if (r->sreq->cmd.mode == SCSI_XFER_TO_DEV &&
674 (descr->flags & PVSCSI_FLAG_CMD_DIR_TOHOST)) {
675 r->cmp.hostStatus = BTSTAT_BADMSG;
676 trace_pvscsi_process_req_descr_invalid_dir();
677 scsi_req_cancel(r->sreq);
678 return;
679 }
680
681 pvscsi_build_sglist(s, r);
682 n = scsi_req_enqueue(r->sreq);
683
684 if (n) {
685 scsi_req_continue(r->sreq);
686 }
687}
688
689static void
690pvscsi_process_io(PVSCSIState *s)
691{
692 PVSCSIRingReqDesc descr;
693 hwaddr next_descr_pa;
694
695 assert(s->rings_info_valid);
696 while ((next_descr_pa = pvscsi_ring_pop_req_descr(&s->rings)) != 0) {
697
698 /* Only read after production index verification */
699 smp_rmb();
700
701 trace_pvscsi_process_io(next_descr_pa);
702 cpu_physical_memory_read(next_descr_pa, &descr, sizeof(descr));
703 pvscsi_process_request_descriptor(s, &descr);
704 }
705
706 pvscsi_ring_flush_req(&s->rings);
707}
708
709static void
710pvscsi_dbg_dump_tx_rings_config(PVSCSICmdDescSetupRings *rc)
711{
712 int i;
713 trace_pvscsi_tx_rings_ppn("Rings State", rc->ringsStatePPN);
714
715 trace_pvscsi_tx_rings_num_pages("Request Ring", rc->reqRingNumPages);
716 for (i = 0; i < rc->reqRingNumPages; i++) {
717 trace_pvscsi_tx_rings_ppn("Request Ring", rc->reqRingPPNs[i]);
718 }
719
720 trace_pvscsi_tx_rings_num_pages("Confirm Ring", rc->cmpRingNumPages);
721 for (i = 0; i < rc->cmpRingNumPages; i++) {
722 trace_pvscsi_tx_rings_ppn("Confirm Ring", rc->reqRingPPNs[i]);
723 }
724}
725
726static uint64_t
727pvscsi_on_cmd_config(PVSCSIState *s)
728{
729 trace_pvscsi_on_cmd_noimpl("PVSCSI_CMD_CONFIG");
730 return PVSCSI_COMMAND_PROCESSING_FAILED;
731}
732
733static uint64_t
734pvscsi_on_cmd_unplug(PVSCSIState *s)
735{
736 trace_pvscsi_on_cmd_noimpl("PVSCSI_CMD_DEVICE_UNPLUG");
737 return PVSCSI_COMMAND_PROCESSING_FAILED;
738}
739
740static uint64_t
741pvscsi_on_issue_scsi(PVSCSIState *s)
742{
743 trace_pvscsi_on_cmd_noimpl("PVSCSI_CMD_ISSUE_SCSI");
744 return PVSCSI_COMMAND_PROCESSING_FAILED;
745}
746
747static uint64_t
748pvscsi_on_cmd_setup_rings(PVSCSIState *s)
749{
750 PVSCSICmdDescSetupRings *rc =
751 (PVSCSICmdDescSetupRings *) s->curr_cmd_data;
752
753 trace_pvscsi_on_cmd_arrived("PVSCSI_CMD_SETUP_RINGS");
754
755 pvscsi_dbg_dump_tx_rings_config(rc);
756 pvscsi_ring_init_data(&s->rings, rc);
757 s->rings_info_valid = TRUE;
758 return PVSCSI_COMMAND_PROCESSING_SUCCEEDED;
759}
760
761static uint64_t
762pvscsi_on_cmd_abort(PVSCSIState *s)
763{
764 PVSCSICmdDescAbortCmd *cmd = (PVSCSICmdDescAbortCmd *) s->curr_cmd_data;
765 PVSCSIRequest *r, *next;
766
767 trace_pvscsi_on_cmd_abort(cmd->context, cmd->target);
768
769 QTAILQ_FOREACH_SAFE(r, &s->pending_queue, next, next) {
770 if (r->req.context == cmd->context) {
771 break;
772 }
773 }
774 if (r) {
775 assert(!r->completed);
776 r->cmp.hostStatus = BTSTAT_ABORTQUEUE;
777 scsi_req_cancel(r->sreq);
778 }
779
780 return PVSCSI_COMMAND_PROCESSING_SUCCEEDED;
781}
782
783static uint64_t
784pvscsi_on_cmd_unknown(PVSCSIState *s)
785{
786 trace_pvscsi_on_cmd_unknown_data(s->curr_cmd_data[0]);
787 return PVSCSI_COMMAND_PROCESSING_FAILED;
788}
789
790static uint64_t
791pvscsi_on_cmd_reset_device(PVSCSIState *s)
792{
793 uint8_t target_lun = 0;
794 struct PVSCSICmdDescResetDevice *cmd =
795 (struct PVSCSICmdDescResetDevice *) s->curr_cmd_data;
796 SCSIDevice *sdev;
797
798 sdev = pvscsi_device_find(s, 0, cmd->target, cmd->lun, &target_lun);
799
800 trace_pvscsi_on_cmd_reset_dev(cmd->target, (int) target_lun, sdev);
801
802 if (sdev != NULL) {
803 s->resetting++;
804 device_reset(&sdev->qdev);
805 s->resetting--;
806 return PVSCSI_COMMAND_PROCESSING_SUCCEEDED;
807 }
808
809 return PVSCSI_COMMAND_PROCESSING_FAILED;
810}
811
812static uint64_t
813pvscsi_on_cmd_reset_bus(PVSCSIState *s)
814{
815 trace_pvscsi_on_cmd_arrived("PVSCSI_CMD_RESET_BUS");
816
817 s->resetting++;
818 qbus_reset_all_fn(&s->bus);
819 s->resetting--;
820 return PVSCSI_COMMAND_PROCESSING_SUCCEEDED;
821}
822
823static uint64_t
824pvscsi_on_cmd_setup_msg_ring(PVSCSIState *s)
825{
826 PVSCSICmdDescSetupMsgRing *rc =
827 (PVSCSICmdDescSetupMsgRing *) s->curr_cmd_data;
828
829 trace_pvscsi_on_cmd_arrived("PVSCSI_CMD_SETUP_MSG_RING");
830
831 if (!s->use_msg) {
832 return PVSCSI_COMMAND_PROCESSING_FAILED;
833 }
834
835 if (s->rings_info_valid) {
836 pvscsi_ring_init_msg(&s->rings, rc);
837 s->msg_ring_info_valid = TRUE;
838 }
839 return sizeof(PVSCSICmdDescSetupMsgRing) / sizeof(uint32_t);
840}
841
842static uint64_t
843pvscsi_on_cmd_adapter_reset(PVSCSIState *s)
844{
845 trace_pvscsi_on_cmd_arrived("PVSCSI_CMD_ADAPTER_RESET");
846
847 pvscsi_reset_adapter(s);
848 return PVSCSI_COMMAND_PROCESSING_SUCCEEDED;
849}
850
851static const struct {
852 int data_size;
853 uint64_t (*handler_fn)(PVSCSIState *s);
854} pvscsi_commands[] = {
855 [PVSCSI_CMD_FIRST] = {
856 .data_size = 0,
857 .handler_fn = pvscsi_on_cmd_unknown,
858 },
859
860 /* Not implemented, data size defined based on what arrives on windows */
861 [PVSCSI_CMD_CONFIG] = {
862 .data_size = 6 * sizeof(uint32_t),
863 .handler_fn = pvscsi_on_cmd_config,
864 },
865
866 /* Command not implemented, data size is unknown */
867 [PVSCSI_CMD_ISSUE_SCSI] = {
868 .data_size = 0,
869 .handler_fn = pvscsi_on_issue_scsi,
870 },
871
872 /* Command not implemented, data size is unknown */
873 [PVSCSI_CMD_DEVICE_UNPLUG] = {
874 .data_size = 0,
875 .handler_fn = pvscsi_on_cmd_unplug,
876 },
877
878 [PVSCSI_CMD_SETUP_RINGS] = {
879 .data_size = sizeof(PVSCSICmdDescSetupRings),
880 .handler_fn = pvscsi_on_cmd_setup_rings,
881 },
882
883 [PVSCSI_CMD_RESET_DEVICE] = {
884 .data_size = sizeof(struct PVSCSICmdDescResetDevice),
885 .handler_fn = pvscsi_on_cmd_reset_device,
886 },
887
888 [PVSCSI_CMD_RESET_BUS] = {
889 .data_size = 0,
890 .handler_fn = pvscsi_on_cmd_reset_bus,
891 },
892
893 [PVSCSI_CMD_SETUP_MSG_RING] = {
894 .data_size = sizeof(PVSCSICmdDescSetupMsgRing),
895 .handler_fn = pvscsi_on_cmd_setup_msg_ring,
896 },
897
898 [PVSCSI_CMD_ADAPTER_RESET] = {
899 .data_size = 0,
900 .handler_fn = pvscsi_on_cmd_adapter_reset,
901 },
902
903 [PVSCSI_CMD_ABORT_CMD] = {
904 .data_size = sizeof(struct PVSCSICmdDescAbortCmd),
905 .handler_fn = pvscsi_on_cmd_abort,
906 },
907};
908
909static void
910pvscsi_do_command_processing(PVSCSIState *s)
911{
912 size_t bytes_arrived = s->curr_cmd_data_cntr * sizeof(uint32_t);
913
914 assert(s->curr_cmd < PVSCSI_CMD_LAST);
915 if (bytes_arrived >= pvscsi_commands[s->curr_cmd].data_size) {
916 s->reg_command_status = pvscsi_commands[s->curr_cmd].handler_fn(s);
917 s->curr_cmd = PVSCSI_CMD_FIRST;
918 s->curr_cmd_data_cntr = 0;
919 }
920}
921
922static void
923pvscsi_on_command_data(PVSCSIState *s, uint32_t value)
924{
925 size_t bytes_arrived = s->curr_cmd_data_cntr * sizeof(uint32_t);
926
927 assert(bytes_arrived < sizeof(s->curr_cmd_data));
928 s->curr_cmd_data[s->curr_cmd_data_cntr++] = value;
929
930 pvscsi_do_command_processing(s);
931}
932
933static void
934pvscsi_on_command(PVSCSIState *s, uint64_t cmd_id)
935{
936 if ((cmd_id > PVSCSI_CMD_FIRST) && (cmd_id < PVSCSI_CMD_LAST)) {
937 s->curr_cmd = cmd_id;
938 } else {
939 s->curr_cmd = PVSCSI_CMD_FIRST;
940 trace_pvscsi_on_cmd_unknown(cmd_id);
941 }
942
943 s->curr_cmd_data_cntr = 0;
944 s->reg_command_status = PVSCSI_COMMAND_NOT_ENOUGH_DATA;
945
946 pvscsi_do_command_processing(s);
947}
948
949static void
950pvscsi_io_write(void *opaque, hwaddr addr,
951 uint64_t val, unsigned size)
952{
953 PVSCSIState *s = opaque;
954
955 switch (addr) {
956 case PVSCSI_REG_OFFSET_COMMAND:
957 pvscsi_on_command(s, val);
958 break;
959
960 case PVSCSI_REG_OFFSET_COMMAND_DATA:
961 pvscsi_on_command_data(s, (uint32_t) val);
962 break;
963
964 case PVSCSI_REG_OFFSET_INTR_STATUS:
965 trace_pvscsi_io_write("PVSCSI_REG_OFFSET_INTR_STATUS", val);
966 s->reg_interrupt_status &= ~val;
967 pvscsi_update_irq_status(s);
968 pvscsi_schedule_completion_processing(s);
969 break;
970
971 case PVSCSI_REG_OFFSET_INTR_MASK:
972 trace_pvscsi_io_write("PVSCSI_REG_OFFSET_INTR_MASK", val);
973 s->reg_interrupt_enabled = val;
974 pvscsi_update_irq_status(s);
975 break;
976
977 case PVSCSI_REG_OFFSET_KICK_NON_RW_IO:
978 trace_pvscsi_io_write("PVSCSI_REG_OFFSET_KICK_NON_RW_IO", val);
979 pvscsi_process_io(s);
980 break;
981
982 case PVSCSI_REG_OFFSET_KICK_RW_IO:
983 trace_pvscsi_io_write("PVSCSI_REG_OFFSET_KICK_RW_IO", val);
984 pvscsi_process_io(s);
985 break;
986
987 case PVSCSI_REG_OFFSET_DEBUG:
988 trace_pvscsi_io_write("PVSCSI_REG_OFFSET_DEBUG", val);
989 break;
990
991 default:
992 trace_pvscsi_io_write_unknown(addr, size, val);
993 break;
994 }
995
996}
997
998static uint64_t
999pvscsi_io_read(void *opaque, hwaddr addr, unsigned size)
1000{
1001 PVSCSIState *s = opaque;
1002
1003 switch (addr) {
1004 case PVSCSI_REG_OFFSET_INTR_STATUS:
1005 trace_pvscsi_io_read("PVSCSI_REG_OFFSET_INTR_STATUS",
1006 s->reg_interrupt_status);
1007 return s->reg_interrupt_status;
1008
1009 case PVSCSI_REG_OFFSET_INTR_MASK:
1010 trace_pvscsi_io_read("PVSCSI_REG_OFFSET_INTR_MASK",
1011 s->reg_interrupt_status);
1012 return s->reg_interrupt_enabled;
1013
1014 case PVSCSI_REG_OFFSET_COMMAND_STATUS:
1015 trace_pvscsi_io_read("PVSCSI_REG_OFFSET_COMMAND_STATUS",
1016 s->reg_interrupt_status);
1017 return s->reg_command_status;
1018
1019 default:
1020 trace_pvscsi_io_read_unknown(addr, size);
1021 return 0;
1022 }
1023}
1024
1025
1026static bool
1027pvscsi_init_msi(PVSCSIState *s)
1028{
1029 int res;
1030 PCIDevice *d = PCI_DEVICE(s);
1031
1032 res = msi_init(d, PVSCSI_MSI_OFFSET, PVSCSI_MSIX_NUM_VECTORS,
1033 PVSCSI_USE_64BIT, PVSCSI_PER_VECTOR_MASK);
1034 if (res < 0) {
1035 trace_pvscsi_init_msi_fail(res);
1036 s->msi_used = false;
1037 } else {
1038 s->msi_used = true;
1039 }
1040
1041 return s->msi_used;
1042}
1043
1044static void
1045pvscsi_cleanup_msi(PVSCSIState *s)
1046{
1047 PCIDevice *d = PCI_DEVICE(s);
1048
1049 if (s->msi_used) {
1050 msi_uninit(d);
1051 }
1052}
1053
1054static const MemoryRegionOps pvscsi_ops = {
1055 .read = pvscsi_io_read,
1056 .write = pvscsi_io_write,
1057 .endianness = DEVICE_LITTLE_ENDIAN,
1058 .impl = {
1059 .min_access_size = 4,
1060 .max_access_size = 4,
1061 },
1062};
1063
1064static const struct SCSIBusInfo pvscsi_scsi_info = {
1065 .tcq = true,
1066 .max_target = PVSCSI_MAX_DEVS,
1067 .max_channel = 0,
1068 .max_lun = 0,
1069
1070 .get_sg_list = pvscsi_get_sg_list,
1071 .complete = pvscsi_command_complete,
1072 .cancel = pvscsi_request_cancelled,
881d588a
DF
1073};
1074
1075static int
1076pvscsi_init(PCIDevice *pci_dev)
1077{
1078 PVSCSIState *s = PVSCSI(pci_dev);
1079
1080 trace_pvscsi_state("init");
1081
d29d4ff8
SL
1082 /* PCI subsystem ID, subsystem vendor ID, revision */
1083 if (PVSCSI_USE_OLD_PCI_CONFIGURATION(s)) {
1084 pci_set_word(pci_dev->config + PCI_SUBSYSTEM_ID, 0x1000);
1085 } else {
1086 pci_set_word(pci_dev->config + PCI_SUBSYSTEM_VENDOR_ID,
1087 PCI_VENDOR_ID_VMWARE);
1088 pci_set_word(pci_dev->config + PCI_SUBSYSTEM_ID,
1089 PCI_DEVICE_ID_VMWARE_PVSCSI);
1090 pci_config_set_revision(pci_dev->config, 0x2);
1091 }
881d588a
DF
1092
1093 /* PCI latency timer = 255 */
1094 pci_dev->config[PCI_LATENCY_TIMER] = 0xff;
1095
1096 /* Interrupt pin A */
1097 pci_config_set_interrupt_pin(pci_dev->config, 1);
1098
29776739 1099 memory_region_init_io(&s->io_space, OBJECT(s), &pvscsi_ops, s,
881d588a
DF
1100 "pvscsi-io", PVSCSI_MEM_SPACE_SIZE);
1101 pci_register_bar(pci_dev, 0, PCI_BASE_ADDRESS_SPACE_MEMORY, &s->io_space);
1102
1103 pvscsi_init_msi(s);
1104
1105 s->completion_worker = qemu_bh_new(pvscsi_process_completion_queue, s);
1106 if (!s->completion_worker) {
1107 pvscsi_cleanup_msi(s);
881d588a
DF
1108 return -ENOMEM;
1109 }
1110
b1187b51
AF
1111 scsi_bus_new(&s->bus, sizeof(s->bus), DEVICE(pci_dev),
1112 &pvscsi_scsi_info, NULL);
91c8daad
IM
1113 /* override default SCSI bus hotplug-handler, with pvscsi's one */
1114 qbus_set_hotplug_handler(BUS(&s->bus), DEVICE(s), &error_abort);
881d588a
DF
1115 pvscsi_reset_state(s);
1116
1117 return 0;
1118}
1119
1120static void
1121pvscsi_uninit(PCIDevice *pci_dev)
1122{
1123 PVSCSIState *s = PVSCSI(pci_dev);
1124
1125 trace_pvscsi_state("uninit");
1126 qemu_bh_delete(s->completion_worker);
1127
1128 pvscsi_cleanup_msi(s);
881d588a
DF
1129}
1130
1131static void
1132pvscsi_reset(DeviceState *dev)
1133{
1134 PCIDevice *d = PCI_DEVICE(dev);
1135 PVSCSIState *s = PVSCSI(d);
1136
1137 trace_pvscsi_state("reset");
1138 pvscsi_reset_adapter(s);
1139}
1140
1141static void
1142pvscsi_pre_save(void *opaque)
1143{
1144 PVSCSIState *s = (PVSCSIState *) opaque;
1145
1146 trace_pvscsi_state("presave");
1147
1148 assert(QTAILQ_EMPTY(&s->pending_queue));
1149 assert(QTAILQ_EMPTY(&s->completion_queue));
1150}
1151
1152static int
1153pvscsi_post_load(void *opaque, int version_id)
1154{
1155 trace_pvscsi_state("postload");
1156 return 0;
1157}
1158
1159static const VMStateDescription vmstate_pvscsi = {
6783ecf1 1160 .name = "pvscsi",
881d588a
DF
1161 .version_id = 0,
1162 .minimum_version_id = 0,
881d588a
DF
1163 .pre_save = pvscsi_pre_save,
1164 .post_load = pvscsi_post_load,
d49805ae 1165 .fields = (VMStateField[]) {
881d588a
DF
1166 VMSTATE_PCI_DEVICE(parent_obj, PVSCSIState),
1167 VMSTATE_UINT8(msi_used, PVSCSIState),
1168 VMSTATE_UINT32(resetting, PVSCSIState),
1169 VMSTATE_UINT64(reg_interrupt_status, PVSCSIState),
1170 VMSTATE_UINT64(reg_interrupt_enabled, PVSCSIState),
1171 VMSTATE_UINT64(reg_command_status, PVSCSIState),
1172 VMSTATE_UINT64(curr_cmd, PVSCSIState),
1173 VMSTATE_UINT32(curr_cmd_data_cntr, PVSCSIState),
1174 VMSTATE_UINT32_ARRAY(curr_cmd_data, PVSCSIState,
1175 ARRAY_SIZE(((PVSCSIState *)NULL)->curr_cmd_data)),
1176 VMSTATE_UINT8(rings_info_valid, PVSCSIState),
1177 VMSTATE_UINT8(msg_ring_info_valid, PVSCSIState),
1178 VMSTATE_UINT8(use_msg, PVSCSIState),
1179
1180 VMSTATE_UINT64(rings.rs_pa, PVSCSIState),
1181 VMSTATE_UINT32(rings.txr_len_mask, PVSCSIState),
1182 VMSTATE_UINT32(rings.rxr_len_mask, PVSCSIState),
1183 VMSTATE_UINT64_ARRAY(rings.req_ring_pages_pa, PVSCSIState,
1184 PVSCSI_SETUP_RINGS_MAX_NUM_PAGES),
1185 VMSTATE_UINT64_ARRAY(rings.cmp_ring_pages_pa, PVSCSIState,
1186 PVSCSI_SETUP_RINGS_MAX_NUM_PAGES),
1187 VMSTATE_UINT64(rings.consumed_ptr, PVSCSIState),
1188 VMSTATE_UINT64(rings.filled_cmp_ptr, PVSCSIState),
1189
1190 VMSTATE_END_OF_LIST()
1191 }
1192};
1193
881d588a
DF
1194static Property pvscsi_properties[] = {
1195 DEFINE_PROP_UINT8("use_msg", PVSCSIState, use_msg, 1),
1196 DEFINE_PROP_END_OF_LIST(),
1197};
1198
1199static void pvscsi_class_init(ObjectClass *klass, void *data)
1200{
1201 DeviceClass *dc = DEVICE_CLASS(klass);
1202 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
91c8daad 1203 HotplugHandlerClass *hc = HOTPLUG_HANDLER_CLASS(klass);
881d588a
DF
1204
1205 k->init = pvscsi_init;
1206 k->exit = pvscsi_uninit;
1207 k->vendor_id = PCI_VENDOR_ID_VMWARE;
1208 k->device_id = PCI_DEVICE_ID_VMWARE_PVSCSI;
1209 k->class_id = PCI_CLASS_STORAGE_SCSI;
1210 k->subsystem_id = 0x1000;
1211 dc->reset = pvscsi_reset;
1212 dc->vmsd = &vmstate_pvscsi;
1213 dc->props = pvscsi_properties;
125ee0ed 1214 set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
91c8daad
IM
1215 hc->unplug = pvscsi_hot_unplug;
1216 hc->plug = pvscsi_hotplug;
881d588a
DF
1217}
1218
1219static const TypeInfo pvscsi_info = {
6783ecf1 1220 .name = TYPE_PVSCSI,
881d588a
DF
1221 .parent = TYPE_PCI_DEVICE,
1222 .instance_size = sizeof(PVSCSIState),
1223 .class_init = pvscsi_class_init,
91c8daad
IM
1224 .interfaces = (InterfaceInfo[]) {
1225 { TYPE_HOTPLUG_HANDLER },
1226 { }
1227 }
881d588a
DF
1228};
1229
1230static void
1231pvscsi_register_types(void)
1232{
1233 type_register_static(&pvscsi_info);
1234}
1235
1236type_init(pvscsi_register_types);
This page took 0.298759 seconds and 4 git commands to generate.