]>
Commit | Line | Data |
---|---|---|
7657f4bf SW |
1 | /* |
2 | * Tiny Code Interpreter for QEMU | |
3 | * | |
3ccdbecf | 4 | * Copyright (c) 2009, 2011, 2016 Stefan Weil |
7657f4bf SW |
5 | * |
6 | * This program is free software: you can redistribute it and/or modify | |
7 | * it under the terms of the GNU General Public License as published by | |
8 | * the Free Software Foundation, either version 2 of the License, or | |
9 | * (at your option) any later version. | |
10 | * | |
11 | * This program is distributed in the hope that it will be useful, | |
12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
14 | * GNU General Public License for more details. | |
15 | * | |
16 | * You should have received a copy of the GNU General Public License | |
17 | * along with this program. If not, see <http://www.gnu.org/licenses/>. | |
18 | */ | |
19 | ||
d38ea87a | 20 | #include "qemu/osdep.h" |
7657f4bf | 21 | #include "qemu-common.h" |
65603e2f | 22 | #include "tcg/tcg.h" /* MAX_OPC_PARAM_IARGS */ |
f08b6170 | 23 | #include "exec/cpu_ldst.h" |
dcb32f1d | 24 | #include "tcg/tcg-op.h" |
c905a368 | 25 | #include "qemu/compiler.h" |
7b7d8b2d | 26 | #include <ffi.h> |
7657f4bf | 27 | |
7b7d8b2d RH |
28 | |
29 | /* | |
30 | * Enable TCI assertions only when debugging TCG (and without NDEBUG defined). | |
31 | * Without assertions, the interpreter runs much faster. | |
32 | */ | |
33 | #if defined(CONFIG_DEBUG_TCG) | |
34 | # define tci_assert(cond) assert(cond) | |
7657f4bf | 35 | #else |
7b7d8b2d | 36 | # define tci_assert(cond) ((void)(cond)) |
7657f4bf SW |
37 | #endif |
38 | ||
13e71f08 RH |
39 | __thread uintptr_t tci_tb_ptr; |
40 | ||
5e75150c EC |
41 | static void tci_write_reg64(tcg_target_ulong *regs, uint32_t high_index, |
42 | uint32_t low_index, uint64_t value) | |
7657f4bf | 43 | { |
f6db0d8d | 44 | regs[low_index] = (uint32_t)value; |
7e00a080 | 45 | regs[high_index] = value >> 32; |
7657f4bf | 46 | } |
7657f4bf | 47 | |
7657f4bf SW |
48 | /* Create a 64 bit value from two 32 bit values. */ |
49 | static uint64_t tci_uint64(uint32_t high, uint32_t low) | |
50 | { | |
51 | return ((uint64_t)high << 32) + low; | |
52 | } | |
7657f4bf | 53 | |
cdd9799b RH |
54 | /* |
55 | * Load sets of arguments all at once. The naming convention is: | |
56 | * tci_args_<arguments> | |
57 | * where arguments is a sequence of | |
58 | * | |
79dd3a4f | 59 | * b = immediate (bit position) |
963e9fa2 | 60 | * c = condition (TCGCond) |
b95aa12e RH |
61 | * i = immediate (uint32_t) |
62 | * I = immediate (tcg_target_ulong) | |
f28ca03e | 63 | * l = label or pointer |
63041ed2 | 64 | * m = immediate (TCGMemOpIdx) |
7b7d8b2d | 65 | * n = immediate (call return length) |
cdd9799b RH |
66 | * r = register |
67 | * s = signed ldst offset | |
68 | */ | |
69 | ||
65089889 | 70 | static void tci_args_l(uint32_t insn, const void *tb_ptr, void **l0) |
92bc4fad | 71 | { |
65089889 RH |
72 | int diff = sextract32(insn, 12, 20); |
73 | *l0 = diff ? (void *)tb_ptr + diff : NULL; | |
92bc4fad RH |
74 | } |
75 | ||
6eea0434 RH |
76 | static void tci_args_r(uint32_t insn, TCGReg *r0) |
77 | { | |
78 | *r0 = extract32(insn, 8, 4); | |
79 | } | |
80 | ||
65089889 RH |
81 | static void tci_args_nl(uint32_t insn, const void *tb_ptr, |
82 | uint8_t *n0, void **l1) | |
f28ca03e | 83 | { |
65089889 RH |
84 | *n0 = extract32(insn, 8, 4); |
85 | *l1 = sextract32(insn, 12, 20) + (void *)tb_ptr; | |
f28ca03e RH |
86 | } |
87 | ||
65089889 RH |
88 | static void tci_args_rl(uint32_t insn, const void *tb_ptr, |
89 | TCGReg *r0, void **l1) | |
7b7d8b2d | 90 | { |
65089889 RH |
91 | *r0 = extract32(insn, 8, 4); |
92 | *l1 = sextract32(insn, 12, 20) + (void *)tb_ptr; | |
7b7d8b2d RH |
93 | } |
94 | ||
65089889 | 95 | static void tci_args_rr(uint32_t insn, TCGReg *r0, TCGReg *r1) |
fc8ec9e1 | 96 | { |
65089889 RH |
97 | *r0 = extract32(insn, 8, 4); |
98 | *r1 = extract32(insn, 12, 4); | |
fc8ec9e1 RH |
99 | } |
100 | ||
65089889 | 101 | static void tci_args_ri(uint32_t insn, TCGReg *r0, tcg_target_ulong *i1) |
fc4a62f6 | 102 | { |
65089889 RH |
103 | *r0 = extract32(insn, 8, 4); |
104 | *i1 = sextract32(insn, 12, 20); | |
fc4a62f6 RH |
105 | } |
106 | ||
65089889 RH |
107 | static void tci_args_rrm(uint32_t insn, TCGReg *r0, |
108 | TCGReg *r1, TCGMemOpIdx *m2) | |
b95aa12e | 109 | { |
65089889 RH |
110 | *r0 = extract32(insn, 8, 4); |
111 | *r1 = extract32(insn, 12, 4); | |
112 | *m2 = extract32(insn, 20, 12); | |
b95aa12e RH |
113 | } |
114 | ||
65089889 | 115 | static void tci_args_rrr(uint32_t insn, TCGReg *r0, TCGReg *r1, TCGReg *r2) |
b95aa12e | 116 | { |
65089889 RH |
117 | *r0 = extract32(insn, 8, 4); |
118 | *r1 = extract32(insn, 12, 4); | |
119 | *r2 = extract32(insn, 16, 4); | |
b95aa12e | 120 | } |
b95aa12e | 121 | |
65089889 | 122 | static void tci_args_rrs(uint32_t insn, TCGReg *r0, TCGReg *r1, int32_t *i2) |
63041ed2 | 123 | { |
65089889 RH |
124 | *r0 = extract32(insn, 8, 4); |
125 | *r1 = extract32(insn, 12, 4); | |
126 | *i2 = sextract32(insn, 16, 16); | |
63041ed2 RH |
127 | } |
128 | ||
0f10d7c5 RH |
129 | static void tci_args_rrbb(uint32_t insn, TCGReg *r0, TCGReg *r1, |
130 | uint8_t *i2, uint8_t *i3) | |
131 | { | |
132 | *r0 = extract32(insn, 8, 4); | |
133 | *r1 = extract32(insn, 12, 4); | |
134 | *i2 = extract32(insn, 16, 6); | |
135 | *i3 = extract32(insn, 22, 6); | |
136 | } | |
137 | ||
65089889 | 138 | static void tci_args_rrrc(uint32_t insn, |
963e9fa2 RH |
139 | TCGReg *r0, TCGReg *r1, TCGReg *r2, TCGCond *c3) |
140 | { | |
65089889 RH |
141 | *r0 = extract32(insn, 8, 4); |
142 | *r1 = extract32(insn, 12, 4); | |
143 | *r2 = extract32(insn, 16, 4); | |
144 | *c3 = extract32(insn, 20, 4); | |
963e9fa2 RH |
145 | } |
146 | ||
65089889 | 147 | static void tci_args_rrrm(uint32_t insn, |
63041ed2 RH |
148 | TCGReg *r0, TCGReg *r1, TCGReg *r2, TCGMemOpIdx *m3) |
149 | { | |
65089889 RH |
150 | *r0 = extract32(insn, 8, 4); |
151 | *r1 = extract32(insn, 12, 4); | |
152 | *r2 = extract32(insn, 16, 4); | |
153 | *m3 = extract32(insn, 20, 12); | |
63041ed2 RH |
154 | } |
155 | ||
65089889 | 156 | static void tci_args_rrrbb(uint32_t insn, TCGReg *r0, TCGReg *r1, |
79dd3a4f RH |
157 | TCGReg *r2, uint8_t *i3, uint8_t *i4) |
158 | { | |
65089889 RH |
159 | *r0 = extract32(insn, 8, 4); |
160 | *r1 = extract32(insn, 12, 4); | |
161 | *r2 = extract32(insn, 16, 4); | |
162 | *i3 = extract32(insn, 20, 6); | |
163 | *i4 = extract32(insn, 26, 6); | |
79dd3a4f RH |
164 | } |
165 | ||
65089889 RH |
166 | static void tci_args_rrrrr(uint32_t insn, TCGReg *r0, TCGReg *r1, |
167 | TCGReg *r2, TCGReg *r3, TCGReg *r4) | |
63041ed2 | 168 | { |
65089889 RH |
169 | *r0 = extract32(insn, 8, 4); |
170 | *r1 = extract32(insn, 12, 4); | |
171 | *r2 = extract32(insn, 16, 4); | |
172 | *r3 = extract32(insn, 20, 4); | |
173 | *r4 = extract32(insn, 24, 4); | |
63041ed2 RH |
174 | } |
175 | ||
65089889 | 176 | static void tci_args_rrrr(uint32_t insn, |
cbe87131 RH |
177 | TCGReg *r0, TCGReg *r1, TCGReg *r2, TCGReg *r3) |
178 | { | |
65089889 RH |
179 | *r0 = extract32(insn, 8, 4); |
180 | *r1 = extract32(insn, 12, 4); | |
181 | *r2 = extract32(insn, 16, 4); | |
182 | *r3 = extract32(insn, 20, 4); | |
cbe87131 RH |
183 | } |
184 | ||
65089889 | 185 | static void tci_args_rrrrrc(uint32_t insn, TCGReg *r0, TCGReg *r1, |
817cadd6 RH |
186 | TCGReg *r2, TCGReg *r3, TCGReg *r4, TCGCond *c5) |
187 | { | |
65089889 RH |
188 | *r0 = extract32(insn, 8, 4); |
189 | *r1 = extract32(insn, 12, 4); | |
190 | *r2 = extract32(insn, 16, 4); | |
191 | *r3 = extract32(insn, 20, 4); | |
192 | *r4 = extract32(insn, 24, 4); | |
193 | *c5 = extract32(insn, 28, 4); | |
817cadd6 | 194 | } |
120402b5 | 195 | |
65089889 | 196 | static void tci_args_rrrrrr(uint32_t insn, TCGReg *r0, TCGReg *r1, |
120402b5 RH |
197 | TCGReg *r2, TCGReg *r3, TCGReg *r4, TCGReg *r5) |
198 | { | |
65089889 RH |
199 | *r0 = extract32(insn, 8, 4); |
200 | *r1 = extract32(insn, 12, 4); | |
201 | *r2 = extract32(insn, 16, 4); | |
202 | *r3 = extract32(insn, 20, 4); | |
203 | *r4 = extract32(insn, 24, 4); | |
204 | *r5 = extract32(insn, 28, 4); | |
120402b5 | 205 | } |
817cadd6 | 206 | |
7657f4bf SW |
207 | static bool tci_compare32(uint32_t u0, uint32_t u1, TCGCond condition) |
208 | { | |
209 | bool result = false; | |
210 | int32_t i0 = u0; | |
211 | int32_t i1 = u1; | |
212 | switch (condition) { | |
213 | case TCG_COND_EQ: | |
214 | result = (u0 == u1); | |
215 | break; | |
216 | case TCG_COND_NE: | |
217 | result = (u0 != u1); | |
218 | break; | |
219 | case TCG_COND_LT: | |
220 | result = (i0 < i1); | |
221 | break; | |
222 | case TCG_COND_GE: | |
223 | result = (i0 >= i1); | |
224 | break; | |
225 | case TCG_COND_LE: | |
226 | result = (i0 <= i1); | |
227 | break; | |
228 | case TCG_COND_GT: | |
229 | result = (i0 > i1); | |
230 | break; | |
231 | case TCG_COND_LTU: | |
232 | result = (u0 < u1); | |
233 | break; | |
234 | case TCG_COND_GEU: | |
235 | result = (u0 >= u1); | |
236 | break; | |
237 | case TCG_COND_LEU: | |
238 | result = (u0 <= u1); | |
239 | break; | |
240 | case TCG_COND_GTU: | |
241 | result = (u0 > u1); | |
242 | break; | |
243 | default: | |
f6996f99 | 244 | g_assert_not_reached(); |
7657f4bf SW |
245 | } |
246 | return result; | |
247 | } | |
248 | ||
249 | static bool tci_compare64(uint64_t u0, uint64_t u1, TCGCond condition) | |
250 | { | |
251 | bool result = false; | |
252 | int64_t i0 = u0; | |
253 | int64_t i1 = u1; | |
254 | switch (condition) { | |
255 | case TCG_COND_EQ: | |
256 | result = (u0 == u1); | |
257 | break; | |
258 | case TCG_COND_NE: | |
259 | result = (u0 != u1); | |
260 | break; | |
261 | case TCG_COND_LT: | |
262 | result = (i0 < i1); | |
263 | break; | |
264 | case TCG_COND_GE: | |
265 | result = (i0 >= i1); | |
266 | break; | |
267 | case TCG_COND_LE: | |
268 | result = (i0 <= i1); | |
269 | break; | |
270 | case TCG_COND_GT: | |
271 | result = (i0 > i1); | |
272 | break; | |
273 | case TCG_COND_LTU: | |
274 | result = (u0 < u1); | |
275 | break; | |
276 | case TCG_COND_GEU: | |
277 | result = (u0 >= u1); | |
278 | break; | |
279 | case TCG_COND_LEU: | |
280 | result = (u0 <= u1); | |
281 | break; | |
282 | case TCG_COND_GTU: | |
283 | result = (u0 > u1); | |
284 | break; | |
285 | default: | |
f6996f99 | 286 | g_assert_not_reached(); |
7657f4bf SW |
287 | } |
288 | return result; | |
289 | } | |
290 | ||
69acc02a RH |
291 | static uint64_t tci_qemu_ld(CPUArchState *env, target_ulong taddr, |
292 | TCGMemOpIdx oi, const void *tb_ptr) | |
293 | { | |
294 | MemOp mop = get_memop(oi) & (MO_BSWAP | MO_SSIZE); | |
d1b1348c RH |
295 | uintptr_t ra = (uintptr_t)tb_ptr; |
296 | ||
2fc6f16c | 297 | #ifdef CONFIG_SOFTMMU |
d1b1348c RH |
298 | switch (mop) { |
299 | case MO_UB: | |
300 | return helper_ret_ldub_mmu(env, taddr, oi, ra); | |
301 | case MO_SB: | |
302 | return helper_ret_ldsb_mmu(env, taddr, oi, ra); | |
303 | case MO_LEUW: | |
304 | return helper_le_lduw_mmu(env, taddr, oi, ra); | |
305 | case MO_LESW: | |
306 | return helper_le_ldsw_mmu(env, taddr, oi, ra); | |
307 | case MO_LEUL: | |
308 | return helper_le_ldul_mmu(env, taddr, oi, ra); | |
309 | case MO_LESL: | |
310 | return helper_le_ldsl_mmu(env, taddr, oi, ra); | |
311 | case MO_LEQ: | |
312 | return helper_le_ldq_mmu(env, taddr, oi, ra); | |
313 | case MO_BEUW: | |
314 | return helper_be_lduw_mmu(env, taddr, oi, ra); | |
315 | case MO_BESW: | |
316 | return helper_be_ldsw_mmu(env, taddr, oi, ra); | |
317 | case MO_BEUL: | |
318 | return helper_be_ldul_mmu(env, taddr, oi, ra); | |
319 | case MO_BESL: | |
320 | return helper_be_ldsl_mmu(env, taddr, oi, ra); | |
321 | case MO_BEQ: | |
322 | return helper_be_ldq_mmu(env, taddr, oi, ra); | |
323 | default: | |
324 | g_assert_not_reached(); | |
325 | } | |
326 | #else | |
327 | void *haddr = g2h(env_cpu(env), taddr); | |
328 | uint64_t ret; | |
329 | ||
2fc6f16c | 330 | set_helper_retaddr(ra); |
69acc02a RH |
331 | switch (mop) { |
332 | case MO_UB: | |
d1b1348c RH |
333 | ret = ldub_p(haddr); |
334 | break; | |
69acc02a | 335 | case MO_SB: |
d1b1348c RH |
336 | ret = ldsb_p(haddr); |
337 | break; | |
69acc02a | 338 | case MO_LEUW: |
d1b1348c RH |
339 | ret = lduw_le_p(haddr); |
340 | break; | |
69acc02a | 341 | case MO_LESW: |
d1b1348c RH |
342 | ret = ldsw_le_p(haddr); |
343 | break; | |
69acc02a | 344 | case MO_LEUL: |
d1b1348c RH |
345 | ret = (uint32_t)ldl_le_p(haddr); |
346 | break; | |
69acc02a | 347 | case MO_LESL: |
d1b1348c RH |
348 | ret = (int32_t)ldl_le_p(haddr); |
349 | break; | |
69acc02a | 350 | case MO_LEQ: |
d1b1348c RH |
351 | ret = ldq_le_p(haddr); |
352 | break; | |
69acc02a | 353 | case MO_BEUW: |
d1b1348c RH |
354 | ret = lduw_be_p(haddr); |
355 | break; | |
69acc02a | 356 | case MO_BESW: |
d1b1348c RH |
357 | ret = ldsw_be_p(haddr); |
358 | break; | |
69acc02a | 359 | case MO_BEUL: |
d1b1348c RH |
360 | ret = (uint32_t)ldl_be_p(haddr); |
361 | break; | |
69acc02a | 362 | case MO_BESL: |
d1b1348c RH |
363 | ret = (int32_t)ldl_be_p(haddr); |
364 | break; | |
69acc02a | 365 | case MO_BEQ: |
d1b1348c RH |
366 | ret = ldq_be_p(haddr); |
367 | break; | |
69acc02a RH |
368 | default: |
369 | g_assert_not_reached(); | |
370 | } | |
2fc6f16c | 371 | clear_helper_retaddr(); |
d1b1348c RH |
372 | return ret; |
373 | #endif | |
69acc02a RH |
374 | } |
375 | ||
376 | static void tci_qemu_st(CPUArchState *env, target_ulong taddr, uint64_t val, | |
377 | TCGMemOpIdx oi, const void *tb_ptr) | |
378 | { | |
379 | MemOp mop = get_memop(oi) & (MO_BSWAP | MO_SSIZE); | |
d1b1348c RH |
380 | uintptr_t ra = (uintptr_t)tb_ptr; |
381 | ||
2fc6f16c | 382 | #ifdef CONFIG_SOFTMMU |
d1b1348c RH |
383 | switch (mop) { |
384 | case MO_UB: | |
385 | helper_ret_stb_mmu(env, taddr, val, oi, ra); | |
386 | break; | |
387 | case MO_LEUW: | |
388 | helper_le_stw_mmu(env, taddr, val, oi, ra); | |
389 | break; | |
390 | case MO_LEUL: | |
391 | helper_le_stl_mmu(env, taddr, val, oi, ra); | |
392 | break; | |
393 | case MO_LEQ: | |
394 | helper_le_stq_mmu(env, taddr, val, oi, ra); | |
395 | break; | |
396 | case MO_BEUW: | |
397 | helper_be_stw_mmu(env, taddr, val, oi, ra); | |
398 | break; | |
399 | case MO_BEUL: | |
400 | helper_be_stl_mmu(env, taddr, val, oi, ra); | |
401 | break; | |
402 | case MO_BEQ: | |
403 | helper_be_stq_mmu(env, taddr, val, oi, ra); | |
404 | break; | |
405 | default: | |
406 | g_assert_not_reached(); | |
407 | } | |
408 | #else | |
409 | void *haddr = g2h(env_cpu(env), taddr); | |
410 | ||
2fc6f16c | 411 | set_helper_retaddr(ra); |
69acc02a RH |
412 | switch (mop) { |
413 | case MO_UB: | |
d1b1348c | 414 | stb_p(haddr, val); |
69acc02a RH |
415 | break; |
416 | case MO_LEUW: | |
d1b1348c | 417 | stw_le_p(haddr, val); |
69acc02a RH |
418 | break; |
419 | case MO_LEUL: | |
d1b1348c | 420 | stl_le_p(haddr, val); |
69acc02a RH |
421 | break; |
422 | case MO_LEQ: | |
d1b1348c | 423 | stq_le_p(haddr, val); |
69acc02a RH |
424 | break; |
425 | case MO_BEUW: | |
d1b1348c | 426 | stw_be_p(haddr, val); |
69acc02a RH |
427 | break; |
428 | case MO_BEUL: | |
d1b1348c | 429 | stl_be_p(haddr, val); |
69acc02a RH |
430 | break; |
431 | case MO_BEQ: | |
d1b1348c | 432 | stq_be_p(haddr, val); |
69acc02a RH |
433 | break; |
434 | default: | |
435 | g_assert_not_reached(); | |
436 | } | |
2fc6f16c | 437 | clear_helper_retaddr(); |
d1b1348c | 438 | #endif |
69acc02a RH |
439 | } |
440 | ||
7f33f5cd RH |
441 | #if TCG_TARGET_REG_BITS == 64 |
442 | # define CASE_32_64(x) \ | |
443 | case glue(glue(INDEX_op_, x), _i64): \ | |
444 | case glue(glue(INDEX_op_, x), _i32): | |
445 | # define CASE_64(x) \ | |
446 | case glue(glue(INDEX_op_, x), _i64): | |
447 | #else | |
448 | # define CASE_32_64(x) \ | |
449 | case glue(glue(INDEX_op_, x), _i32): | |
450 | # define CASE_64(x) | |
451 | #endif | |
452 | ||
7657f4bf | 453 | /* Interpret pseudo code in tb. */ |
c905a368 DB |
454 | /* |
455 | * Disable CFI checks. | |
456 | * One possible operation in the pseudo code is a call to binary code. | |
457 | * Therefore, disable CFI checks in the interpreter function | |
458 | */ | |
db0c51a3 RH |
459 | uintptr_t QEMU_DISABLE_CFI tcg_qemu_tb_exec(CPUArchState *env, |
460 | const void *v_tb_ptr) | |
7657f4bf | 461 | { |
65089889 | 462 | const uint32_t *tb_ptr = v_tb_ptr; |
5e75150c | 463 | tcg_target_ulong regs[TCG_TARGET_NB_REGS]; |
7b7d8b2d RH |
464 | uint64_t stack[(TCG_STATIC_CALL_ARGS_SIZE + TCG_STATIC_FRAME_SIZE) |
465 | / sizeof(uint64_t)]; | |
466 | void *call_slots[TCG_STATIC_CALL_ARGS_SIZE / sizeof(uint64_t)]; | |
7657f4bf | 467 | |
5e75150c | 468 | regs[TCG_AREG0] = (tcg_target_ulong)env; |
7b7d8b2d RH |
469 | regs[TCG_REG_CALL_STACK] = (uintptr_t)stack; |
470 | /* Other call_slots entries initialized at first use (see below). */ | |
471 | call_slots[0] = NULL; | |
3ccdbecf | 472 | tci_assert(tb_ptr); |
7657f4bf SW |
473 | |
474 | for (;;) { | |
65089889 RH |
475 | uint32_t insn; |
476 | TCGOpcode opc; | |
08096b1a | 477 | TCGReg r0, r1, r2, r3, r4, r5; |
7657f4bf | 478 | tcg_target_ulong t1; |
7657f4bf SW |
479 | TCGCond condition; |
480 | target_ulong taddr; | |
79dd3a4f | 481 | uint8_t pos, len; |
7657f4bf SW |
482 | uint32_t tmp32; |
483 | uint64_t tmp64; | |
5a0adf34 | 484 | uint64_t T1, T2; |
59227d5d | 485 | TCGMemOpIdx oi; |
cdd9799b | 486 | int32_t ofs; |
65089889 | 487 | void *ptr; |
7657f4bf | 488 | |
65089889 RH |
489 | insn = *tb_ptr++; |
490 | opc = extract32(insn, 0, 8); | |
7657f4bf SW |
491 | |
492 | switch (opc) { | |
7657f4bf | 493 | case INDEX_op_call: |
7b7d8b2d RH |
494 | /* |
495 | * Set up the ffi_avalue array once, delayed until now | |
496 | * because many TB's do not make any calls. In tcg_gen_callN, | |
497 | * we arranged for every real argument to be "left-aligned" | |
498 | * in each 64-bit slot. | |
499 | */ | |
500 | if (unlikely(call_slots[0] == NULL)) { | |
501 | for (int i = 0; i < ARRAY_SIZE(call_slots); ++i) { | |
502 | call_slots[i] = &stack[i]; | |
503 | } | |
504 | } | |
505 | ||
65089889 | 506 | tci_args_nl(insn, tb_ptr, &len, &ptr); |
7b7d8b2d RH |
507 | |
508 | /* Helper functions may need to access the "return address" */ | |
13e71f08 | 509 | tci_tb_ptr = (uintptr_t)tb_ptr; |
7b7d8b2d | 510 | |
65089889 RH |
511 | { |
512 | void **pptr = ptr; | |
513 | ffi_call(pptr[1], pptr[0], stack, call_slots); | |
514 | } | |
7b7d8b2d RH |
515 | |
516 | /* Any result winds up "left-aligned" in the stack[0] slot. */ | |
517 | switch (len) { | |
518 | case 0: /* void */ | |
519 | break; | |
520 | case 1: /* uint32_t */ | |
521 | /* | |
522 | * Note that libffi has an odd special case in that it will | |
523 | * always widen an integral result to ffi_arg. | |
524 | */ | |
525 | if (sizeof(ffi_arg) == 4) { | |
526 | regs[TCG_REG_R0] = *(uint32_t *)stack; | |
527 | break; | |
528 | } | |
529 | /* fall through */ | |
530 | case 2: /* uint64_t */ | |
531 | if (TCG_TARGET_REG_BITS == 32) { | |
532 | tci_write_reg64(regs, TCG_REG_R1, TCG_REG_R0, stack[0]); | |
533 | } else { | |
534 | regs[TCG_REG_R0] = stack[0]; | |
535 | } | |
536 | break; | |
537 | default: | |
538 | g_assert_not_reached(); | |
539 | } | |
7657f4bf | 540 | break; |
7b7d8b2d | 541 | |
7657f4bf | 542 | case INDEX_op_br: |
65089889 | 543 | tci_args_l(insn, tb_ptr, &ptr); |
f28ca03e | 544 | tb_ptr = ptr; |
7657f4bf SW |
545 | continue; |
546 | case INDEX_op_setcond_i32: | |
65089889 | 547 | tci_args_rrrc(insn, &r0, &r1, &r2, &condition); |
963e9fa2 | 548 | regs[r0] = tci_compare32(regs[r1], regs[r2], condition); |
7657f4bf | 549 | break; |
df093c19 RH |
550 | case INDEX_op_movcond_i32: |
551 | tci_args_rrrrrc(insn, &r0, &r1, &r2, &r3, &r4, &condition); | |
552 | tmp32 = tci_compare32(regs[r1], regs[r2], condition); | |
553 | regs[r0] = regs[tmp32 ? r3 : r4]; | |
554 | break; | |
7657f4bf SW |
555 | #if TCG_TARGET_REG_BITS == 32 |
556 | case INDEX_op_setcond2_i32: | |
65089889 | 557 | tci_args_rrrrrc(insn, &r0, &r1, &r2, &r3, &r4, &condition); |
817cadd6 RH |
558 | T1 = tci_uint64(regs[r2], regs[r1]); |
559 | T2 = tci_uint64(regs[r4], regs[r3]); | |
560 | regs[r0] = tci_compare64(T1, T2, condition); | |
7657f4bf SW |
561 | break; |
562 | #elif TCG_TARGET_REG_BITS == 64 | |
563 | case INDEX_op_setcond_i64: | |
65089889 | 564 | tci_args_rrrc(insn, &r0, &r1, &r2, &condition); |
963e9fa2 | 565 | regs[r0] = tci_compare64(regs[r1], regs[r2], condition); |
7657f4bf | 566 | break; |
df093c19 RH |
567 | case INDEX_op_movcond_i64: |
568 | tci_args_rrrrrc(insn, &r0, &r1, &r2, &r3, &r4, &condition); | |
569 | tmp32 = tci_compare64(regs[r1], regs[r2], condition); | |
570 | regs[r0] = regs[tmp32 ? r3 : r4]; | |
571 | break; | |
7657f4bf | 572 | #endif |
9e9acb7b | 573 | CASE_32_64(mov) |
65089889 | 574 | tci_args_rr(insn, &r0, &r1); |
fc4a62f6 | 575 | regs[r0] = regs[r1]; |
7657f4bf | 576 | break; |
65089889 RH |
577 | case INDEX_op_tci_movi: |
578 | tci_args_ri(insn, &r0, &t1); | |
b95aa12e | 579 | regs[r0] = t1; |
7657f4bf | 580 | break; |
65089889 RH |
581 | case INDEX_op_tci_movl: |
582 | tci_args_rl(insn, tb_ptr, &r0, &ptr); | |
583 | regs[r0] = *(tcg_target_ulong *)ptr; | |
584 | break; | |
7657f4bf SW |
585 | |
586 | /* Load/store operations (32 bit). */ | |
587 | ||
7f33f5cd | 588 | CASE_32_64(ld8u) |
65089889 | 589 | tci_args_rrs(insn, &r0, &r1, &ofs); |
cdd9799b RH |
590 | ptr = (void *)(regs[r1] + ofs); |
591 | regs[r0] = *(uint8_t *)ptr; | |
7657f4bf | 592 | break; |
850163eb | 593 | CASE_32_64(ld8s) |
65089889 | 594 | tci_args_rrs(insn, &r0, &r1, &ofs); |
cdd9799b RH |
595 | ptr = (void *)(regs[r1] + ofs); |
596 | regs[r0] = *(int8_t *)ptr; | |
2f160e0f | 597 | break; |
77c38c7c | 598 | CASE_32_64(ld16u) |
65089889 | 599 | tci_args_rrs(insn, &r0, &r1, &ofs); |
cdd9799b RH |
600 | ptr = (void *)(regs[r1] + ofs); |
601 | regs[r0] = *(uint16_t *)ptr; | |
7657f4bf | 602 | break; |
b09d78bf | 603 | CASE_32_64(ld16s) |
65089889 | 604 | tci_args_rrs(insn, &r0, &r1, &ofs); |
cdd9799b RH |
605 | ptr = (void *)(regs[r1] + ofs); |
606 | regs[r0] = *(int16_t *)ptr; | |
7657f4bf SW |
607 | break; |
608 | case INDEX_op_ld_i32: | |
c1d77e94 | 609 | CASE_64(ld32u) |
65089889 | 610 | tci_args_rrs(insn, &r0, &r1, &ofs); |
cdd9799b RH |
611 | ptr = (void *)(regs[r1] + ofs); |
612 | regs[r0] = *(uint32_t *)ptr; | |
7657f4bf | 613 | break; |
ba9a80c1 | 614 | CASE_32_64(st8) |
65089889 | 615 | tci_args_rrs(insn, &r0, &r1, &ofs); |
cdd9799b RH |
616 | ptr = (void *)(regs[r1] + ofs); |
617 | *(uint8_t *)ptr = regs[r0]; | |
7657f4bf | 618 | break; |
90be4dde | 619 | CASE_32_64(st16) |
65089889 | 620 | tci_args_rrs(insn, &r0, &r1, &ofs); |
cdd9799b RH |
621 | ptr = (void *)(regs[r1] + ofs); |
622 | *(uint16_t *)ptr = regs[r0]; | |
7657f4bf SW |
623 | break; |
624 | case INDEX_op_st_i32: | |
b4d5bf0f | 625 | CASE_64(st32) |
65089889 | 626 | tci_args_rrs(insn, &r0, &r1, &ofs); |
cdd9799b RH |
627 | ptr = (void *)(regs[r1] + ofs); |
628 | *(uint32_t *)ptr = regs[r0]; | |
7657f4bf SW |
629 | break; |
630 | ||
dd2bb20e | 631 | /* Arithmetic operations (mixed 32/64 bit). */ |
7657f4bf | 632 | |
dd2bb20e | 633 | CASE_32_64(add) |
65089889 | 634 | tci_args_rrr(insn, &r0, &r1, &r2); |
e85e4b8f | 635 | regs[r0] = regs[r1] + regs[r2]; |
7657f4bf | 636 | break; |
dd2bb20e | 637 | CASE_32_64(sub) |
65089889 | 638 | tci_args_rrr(insn, &r0, &r1, &r2); |
e85e4b8f | 639 | regs[r0] = regs[r1] - regs[r2]; |
7657f4bf | 640 | break; |
dd2bb20e | 641 | CASE_32_64(mul) |
65089889 | 642 | tci_args_rrr(insn, &r0, &r1, &r2); |
e85e4b8f | 643 | regs[r0] = regs[r1] * regs[r2]; |
7657f4bf | 644 | break; |
dd2bb20e | 645 | CASE_32_64(and) |
65089889 | 646 | tci_args_rrr(insn, &r0, &r1, &r2); |
e85e4b8f | 647 | regs[r0] = regs[r1] & regs[r2]; |
7657f4bf | 648 | break; |
dd2bb20e | 649 | CASE_32_64(or) |
65089889 | 650 | tci_args_rrr(insn, &r0, &r1, &r2); |
e85e4b8f | 651 | regs[r0] = regs[r1] | regs[r2]; |
7657f4bf | 652 | break; |
dd2bb20e | 653 | CASE_32_64(xor) |
65089889 | 654 | tci_args_rrr(insn, &r0, &r1, &r2); |
e85e4b8f | 655 | regs[r0] = regs[r1] ^ regs[r2]; |
7657f4bf | 656 | break; |
a81520b9 RH |
657 | #if TCG_TARGET_HAS_andc_i32 || TCG_TARGET_HAS_andc_i64 |
658 | CASE_32_64(andc) | |
659 | tci_args_rrr(insn, &r0, &r1, &r2); | |
660 | regs[r0] = regs[r1] & ~regs[r2]; | |
661 | break; | |
662 | #endif | |
663 | #if TCG_TARGET_HAS_orc_i32 || TCG_TARGET_HAS_orc_i64 | |
664 | CASE_32_64(orc) | |
665 | tci_args_rrr(insn, &r0, &r1, &r2); | |
666 | regs[r0] = regs[r1] | ~regs[r2]; | |
667 | break; | |
668 | #endif | |
669 | #if TCG_TARGET_HAS_eqv_i32 || TCG_TARGET_HAS_eqv_i64 | |
670 | CASE_32_64(eqv) | |
671 | tci_args_rrr(insn, &r0, &r1, &r2); | |
672 | regs[r0] = ~(regs[r1] ^ regs[r2]); | |
673 | break; | |
674 | #endif | |
675 | #if TCG_TARGET_HAS_nand_i32 || TCG_TARGET_HAS_nand_i64 | |
676 | CASE_32_64(nand) | |
677 | tci_args_rrr(insn, &r0, &r1, &r2); | |
678 | regs[r0] = ~(regs[r1] & regs[r2]); | |
679 | break; | |
680 | #endif | |
681 | #if TCG_TARGET_HAS_nor_i32 || TCG_TARGET_HAS_nor_i64 | |
682 | CASE_32_64(nor) | |
683 | tci_args_rrr(insn, &r0, &r1, &r2); | |
684 | regs[r0] = ~(regs[r1] | regs[r2]); | |
685 | break; | |
686 | #endif | |
dd2bb20e RH |
687 | |
688 | /* Arithmetic operations (32 bit). */ | |
689 | ||
690 | case INDEX_op_div_i32: | |
65089889 | 691 | tci_args_rrr(insn, &r0, &r1, &r2); |
e85e4b8f | 692 | regs[r0] = (int32_t)regs[r1] / (int32_t)regs[r2]; |
7657f4bf | 693 | break; |
dd2bb20e | 694 | case INDEX_op_divu_i32: |
65089889 | 695 | tci_args_rrr(insn, &r0, &r1, &r2); |
e85e4b8f | 696 | regs[r0] = (uint32_t)regs[r1] / (uint32_t)regs[r2]; |
7657f4bf | 697 | break; |
dd2bb20e | 698 | case INDEX_op_rem_i32: |
65089889 | 699 | tci_args_rrr(insn, &r0, &r1, &r2); |
e85e4b8f | 700 | regs[r0] = (int32_t)regs[r1] % (int32_t)regs[r2]; |
7657f4bf | 701 | break; |
dd2bb20e | 702 | case INDEX_op_remu_i32: |
65089889 | 703 | tci_args_rrr(insn, &r0, &r1, &r2); |
e85e4b8f | 704 | regs[r0] = (uint32_t)regs[r1] % (uint32_t)regs[r2]; |
7657f4bf | 705 | break; |
5255f48c RH |
706 | #if TCG_TARGET_HAS_clz_i32 |
707 | case INDEX_op_clz_i32: | |
708 | tci_args_rrr(insn, &r0, &r1, &r2); | |
709 | tmp32 = regs[r1]; | |
710 | regs[r0] = tmp32 ? clz32(tmp32) : regs[r2]; | |
711 | break; | |
712 | #endif | |
713 | #if TCG_TARGET_HAS_ctz_i32 | |
714 | case INDEX_op_ctz_i32: | |
715 | tci_args_rrr(insn, &r0, &r1, &r2); | |
716 | tmp32 = regs[r1]; | |
717 | regs[r0] = tmp32 ? ctz32(tmp32) : regs[r2]; | |
718 | break; | |
719 | #endif | |
720 | #if TCG_TARGET_HAS_ctpop_i32 | |
721 | case INDEX_op_ctpop_i32: | |
722 | tci_args_rr(insn, &r0, &r1); | |
723 | regs[r0] = ctpop32(regs[r1]); | |
724 | break; | |
725 | #endif | |
7657f4bf SW |
726 | |
727 | /* Shift/rotate operations (32 bit). */ | |
728 | ||
729 | case INDEX_op_shl_i32: | |
65089889 | 730 | tci_args_rrr(insn, &r0, &r1, &r2); |
e85e4b8f | 731 | regs[r0] = (uint32_t)regs[r1] << (regs[r2] & 31); |
7657f4bf SW |
732 | break; |
733 | case INDEX_op_shr_i32: | |
65089889 | 734 | tci_args_rrr(insn, &r0, &r1, &r2); |
e85e4b8f | 735 | regs[r0] = (uint32_t)regs[r1] >> (regs[r2] & 31); |
7657f4bf SW |
736 | break; |
737 | case INDEX_op_sar_i32: | |
65089889 | 738 | tci_args_rrr(insn, &r0, &r1, &r2); |
e85e4b8f | 739 | regs[r0] = (int32_t)regs[r1] >> (regs[r2] & 31); |
7657f4bf SW |
740 | break; |
741 | #if TCG_TARGET_HAS_rot_i32 | |
742 | case INDEX_op_rotl_i32: | |
65089889 | 743 | tci_args_rrr(insn, &r0, &r1, &r2); |
e85e4b8f | 744 | regs[r0] = rol32(regs[r1], regs[r2] & 31); |
7657f4bf SW |
745 | break; |
746 | case INDEX_op_rotr_i32: | |
65089889 | 747 | tci_args_rrr(insn, &r0, &r1, &r2); |
e85e4b8f | 748 | regs[r0] = ror32(regs[r1], regs[r2] & 31); |
7657f4bf | 749 | break; |
e24dc9fe SW |
750 | #endif |
751 | #if TCG_TARGET_HAS_deposit_i32 | |
752 | case INDEX_op_deposit_i32: | |
65089889 | 753 | tci_args_rrrbb(insn, &r0, &r1, &r2, &pos, &len); |
79dd3a4f | 754 | regs[r0] = deposit32(regs[r1], pos, len, regs[r2]); |
e24dc9fe | 755 | break; |
0f10d7c5 RH |
756 | #endif |
757 | #if TCG_TARGET_HAS_extract_i32 | |
758 | case INDEX_op_extract_i32: | |
759 | tci_args_rrbb(insn, &r0, &r1, &pos, &len); | |
760 | regs[r0] = extract32(regs[r1], pos, len); | |
761 | break; | |
762 | #endif | |
763 | #if TCG_TARGET_HAS_sextract_i32 | |
764 | case INDEX_op_sextract_i32: | |
765 | tci_args_rrbb(insn, &r0, &r1, &pos, &len); | |
766 | regs[r0] = sextract32(regs[r1], pos, len); | |
767 | break; | |
7657f4bf SW |
768 | #endif |
769 | case INDEX_op_brcond_i32: | |
65089889 | 770 | tci_args_rl(insn, tb_ptr, &r0, &ptr); |
fc8ec9e1 | 771 | if ((uint32_t)regs[r0]) { |
5a0adf34 | 772 | tb_ptr = ptr; |
7657f4bf SW |
773 | } |
774 | break; | |
08096b1a | 775 | #if TCG_TARGET_REG_BITS == 32 || TCG_TARGET_HAS_add2_i32 |
7657f4bf | 776 | case INDEX_op_add2_i32: |
65089889 | 777 | tci_args_rrrrrr(insn, &r0, &r1, &r2, &r3, &r4, &r5); |
120402b5 RH |
778 | T1 = tci_uint64(regs[r3], regs[r2]); |
779 | T2 = tci_uint64(regs[r5], regs[r4]); | |
780 | tci_write_reg64(regs, r1, r0, T1 + T2); | |
7657f4bf | 781 | break; |
08096b1a RH |
782 | #endif |
783 | #if TCG_TARGET_REG_BITS == 32 || TCG_TARGET_HAS_sub2_i32 | |
7657f4bf | 784 | case INDEX_op_sub2_i32: |
65089889 | 785 | tci_args_rrrrrr(insn, &r0, &r1, &r2, &r3, &r4, &r5); |
120402b5 RH |
786 | T1 = tci_uint64(regs[r3], regs[r2]); |
787 | T2 = tci_uint64(regs[r5], regs[r4]); | |
788 | tci_write_reg64(regs, r1, r0, T1 - T2); | |
7657f4bf | 789 | break; |
08096b1a | 790 | #endif |
f6db0d8d | 791 | #if TCG_TARGET_HAS_mulu2_i32 |
7657f4bf | 792 | case INDEX_op_mulu2_i32: |
65089889 | 793 | tci_args_rrrr(insn, &r0, &r1, &r2, &r3); |
f6db0d8d RH |
794 | tmp64 = (uint64_t)(uint32_t)regs[r2] * (uint32_t)regs[r3]; |
795 | tci_write_reg64(regs, r1, r0, tmp64); | |
7657f4bf | 796 | break; |
f6db0d8d RH |
797 | #endif |
798 | #if TCG_TARGET_HAS_muls2_i32 | |
799 | case INDEX_op_muls2_i32: | |
800 | tci_args_rrrr(insn, &r0, &r1, &r2, &r3); | |
801 | tmp64 = (int64_t)(int32_t)regs[r2] * (int32_t)regs[r3]; | |
802 | tci_write_reg64(regs, r1, r0, tmp64); | |
803 | break; | |
804 | #endif | |
13a1d640 RH |
805 | #if TCG_TARGET_HAS_ext8s_i32 || TCG_TARGET_HAS_ext8s_i64 |
806 | CASE_32_64(ext8s) | |
65089889 | 807 | tci_args_rr(insn, &r0, &r1); |
fc4a62f6 | 808 | regs[r0] = (int8_t)regs[r1]; |
7657f4bf SW |
809 | break; |
810 | #endif | |
0d57d36a RH |
811 | #if TCG_TARGET_HAS_ext16s_i32 || TCG_TARGET_HAS_ext16s_i64 || \ |
812 | TCG_TARGET_HAS_bswap16_i32 || TCG_TARGET_HAS_bswap16_i64 | |
13a1d640 | 813 | CASE_32_64(ext16s) |
65089889 | 814 | tci_args_rr(insn, &r0, &r1); |
fc4a62f6 | 815 | regs[r0] = (int16_t)regs[r1]; |
7657f4bf SW |
816 | break; |
817 | #endif | |
13a1d640 RH |
818 | #if TCG_TARGET_HAS_ext8u_i32 || TCG_TARGET_HAS_ext8u_i64 |
819 | CASE_32_64(ext8u) | |
65089889 | 820 | tci_args_rr(insn, &r0, &r1); |
fc4a62f6 | 821 | regs[r0] = (uint8_t)regs[r1]; |
7657f4bf SW |
822 | break; |
823 | #endif | |
13a1d640 RH |
824 | #if TCG_TARGET_HAS_ext16u_i32 || TCG_TARGET_HAS_ext16u_i64 |
825 | CASE_32_64(ext16u) | |
65089889 | 826 | tci_args_rr(insn, &r0, &r1); |
fc4a62f6 | 827 | regs[r0] = (uint16_t)regs[r1]; |
7657f4bf SW |
828 | break; |
829 | #endif | |
fe2b13bb RH |
830 | #if TCG_TARGET_HAS_bswap16_i32 || TCG_TARGET_HAS_bswap16_i64 |
831 | CASE_32_64(bswap16) | |
65089889 | 832 | tci_args_rr(insn, &r0, &r1); |
fc4a62f6 | 833 | regs[r0] = bswap16(regs[r1]); |
7657f4bf SW |
834 | break; |
835 | #endif | |
fe2b13bb RH |
836 | #if TCG_TARGET_HAS_bswap32_i32 || TCG_TARGET_HAS_bswap32_i64 |
837 | CASE_32_64(bswap32) | |
65089889 | 838 | tci_args_rr(insn, &r0, &r1); |
fc4a62f6 | 839 | regs[r0] = bswap32(regs[r1]); |
7657f4bf SW |
840 | break; |
841 | #endif | |
9e9acb7b RH |
842 | #if TCG_TARGET_HAS_not_i32 || TCG_TARGET_HAS_not_i64 |
843 | CASE_32_64(not) | |
65089889 | 844 | tci_args_rr(insn, &r0, &r1); |
fc4a62f6 | 845 | regs[r0] = ~regs[r1]; |
7657f4bf SW |
846 | break; |
847 | #endif | |
9e9acb7b RH |
848 | #if TCG_TARGET_HAS_neg_i32 || TCG_TARGET_HAS_neg_i64 |
849 | CASE_32_64(neg) | |
65089889 | 850 | tci_args_rr(insn, &r0, &r1); |
fc4a62f6 | 851 | regs[r0] = -regs[r1]; |
7657f4bf SW |
852 | break; |
853 | #endif | |
854 | #if TCG_TARGET_REG_BITS == 64 | |
7657f4bf SW |
855 | /* Load/store operations (64 bit). */ |
856 | ||
7657f4bf | 857 | case INDEX_op_ld32s_i64: |
65089889 | 858 | tci_args_rrs(insn, &r0, &r1, &ofs); |
cdd9799b RH |
859 | ptr = (void *)(regs[r1] + ofs); |
860 | regs[r0] = *(int32_t *)ptr; | |
7657f4bf SW |
861 | break; |
862 | case INDEX_op_ld_i64: | |
65089889 | 863 | tci_args_rrs(insn, &r0, &r1, &ofs); |
cdd9799b RH |
864 | ptr = (void *)(regs[r1] + ofs); |
865 | regs[r0] = *(uint64_t *)ptr; | |
7657f4bf | 866 | break; |
7657f4bf | 867 | case INDEX_op_st_i64: |
65089889 | 868 | tci_args_rrs(insn, &r0, &r1, &ofs); |
cdd9799b RH |
869 | ptr = (void *)(regs[r1] + ofs); |
870 | *(uint64_t *)ptr = regs[r0]; | |
7657f4bf SW |
871 | break; |
872 | ||
873 | /* Arithmetic operations (64 bit). */ | |
874 | ||
7657f4bf | 875 | case INDEX_op_div_i64: |
65089889 | 876 | tci_args_rrr(insn, &r0, &r1, &r2); |
e85e4b8f | 877 | regs[r0] = (int64_t)regs[r1] / (int64_t)regs[r2]; |
ae40c098 | 878 | break; |
7657f4bf | 879 | case INDEX_op_divu_i64: |
65089889 | 880 | tci_args_rrr(insn, &r0, &r1, &r2); |
e85e4b8f | 881 | regs[r0] = (uint64_t)regs[r1] / (uint64_t)regs[r2]; |
ae40c098 | 882 | break; |
7657f4bf | 883 | case INDEX_op_rem_i64: |
65089889 | 884 | tci_args_rrr(insn, &r0, &r1, &r2); |
e85e4b8f | 885 | regs[r0] = (int64_t)regs[r1] % (int64_t)regs[r2]; |
ae40c098 | 886 | break; |
7657f4bf | 887 | case INDEX_op_remu_i64: |
65089889 | 888 | tci_args_rrr(insn, &r0, &r1, &r2); |
e85e4b8f | 889 | regs[r0] = (uint64_t)regs[r1] % (uint64_t)regs[r2]; |
7657f4bf | 890 | break; |
5255f48c RH |
891 | #if TCG_TARGET_HAS_clz_i64 |
892 | case INDEX_op_clz_i64: | |
893 | tci_args_rrr(insn, &r0, &r1, &r2); | |
894 | regs[r0] = regs[r1] ? clz64(regs[r1]) : regs[r2]; | |
895 | break; | |
896 | #endif | |
897 | #if TCG_TARGET_HAS_ctz_i64 | |
898 | case INDEX_op_ctz_i64: | |
899 | tci_args_rrr(insn, &r0, &r1, &r2); | |
900 | regs[r0] = regs[r1] ? ctz64(regs[r1]) : regs[r2]; | |
901 | break; | |
902 | #endif | |
903 | #if TCG_TARGET_HAS_ctpop_i64 | |
904 | case INDEX_op_ctpop_i64: | |
905 | tci_args_rr(insn, &r0, &r1); | |
906 | regs[r0] = ctpop64(regs[r1]); | |
907 | break; | |
908 | #endif | |
f6db0d8d RH |
909 | #if TCG_TARGET_HAS_mulu2_i64 |
910 | case INDEX_op_mulu2_i64: | |
911 | tci_args_rrrr(insn, &r0, &r1, &r2, &r3); | |
912 | mulu64(®s[r0], ®s[r1], regs[r2], regs[r3]); | |
913 | break; | |
914 | #endif | |
915 | #if TCG_TARGET_HAS_muls2_i64 | |
916 | case INDEX_op_muls2_i64: | |
917 | tci_args_rrrr(insn, &r0, &r1, &r2, &r3); | |
918 | muls64(®s[r0], ®s[r1], regs[r2], regs[r3]); | |
919 | break; | |
920 | #endif | |
08096b1a RH |
921 | #if TCG_TARGET_HAS_add2_i64 |
922 | case INDEX_op_add2_i64: | |
923 | tci_args_rrrrrr(insn, &r0, &r1, &r2, &r3, &r4, &r5); | |
924 | T1 = regs[r2] + regs[r4]; | |
925 | T2 = regs[r3] + regs[r5] + (T1 < regs[r2]); | |
926 | regs[r0] = T1; | |
927 | regs[r1] = T2; | |
928 | break; | |
929 | #endif | |
930 | #if TCG_TARGET_HAS_add2_i64 | |
931 | case INDEX_op_sub2_i64: | |
932 | tci_args_rrrrrr(insn, &r0, &r1, &r2, &r3, &r4, &r5); | |
933 | T1 = regs[r2] - regs[r4]; | |
934 | T2 = regs[r3] - regs[r5] - (regs[r2] < regs[r4]); | |
935 | regs[r0] = T1; | |
936 | regs[r1] = T2; | |
937 | break; | |
938 | #endif | |
7657f4bf SW |
939 | |
940 | /* Shift/rotate operations (64 bit). */ | |
941 | ||
942 | case INDEX_op_shl_i64: | |
65089889 | 943 | tci_args_rrr(insn, &r0, &r1, &r2); |
e85e4b8f | 944 | regs[r0] = regs[r1] << (regs[r2] & 63); |
7657f4bf SW |
945 | break; |
946 | case INDEX_op_shr_i64: | |
65089889 | 947 | tci_args_rrr(insn, &r0, &r1, &r2); |
e85e4b8f | 948 | regs[r0] = regs[r1] >> (regs[r2] & 63); |
7657f4bf SW |
949 | break; |
950 | case INDEX_op_sar_i64: | |
65089889 | 951 | tci_args_rrr(insn, &r0, &r1, &r2); |
e85e4b8f | 952 | regs[r0] = (int64_t)regs[r1] >> (regs[r2] & 63); |
7657f4bf SW |
953 | break; |
954 | #if TCG_TARGET_HAS_rot_i64 | |
955 | case INDEX_op_rotl_i64: | |
65089889 | 956 | tci_args_rrr(insn, &r0, &r1, &r2); |
e85e4b8f | 957 | regs[r0] = rol64(regs[r1], regs[r2] & 63); |
d285bf78 | 958 | break; |
7657f4bf | 959 | case INDEX_op_rotr_i64: |
65089889 | 960 | tci_args_rrr(insn, &r0, &r1, &r2); |
e85e4b8f | 961 | regs[r0] = ror64(regs[r1], regs[r2] & 63); |
7657f4bf | 962 | break; |
e24dc9fe SW |
963 | #endif |
964 | #if TCG_TARGET_HAS_deposit_i64 | |
965 | case INDEX_op_deposit_i64: | |
65089889 | 966 | tci_args_rrrbb(insn, &r0, &r1, &r2, &pos, &len); |
79dd3a4f | 967 | regs[r0] = deposit64(regs[r1], pos, len, regs[r2]); |
e24dc9fe | 968 | break; |
0f10d7c5 RH |
969 | #endif |
970 | #if TCG_TARGET_HAS_extract_i64 | |
971 | case INDEX_op_extract_i64: | |
972 | tci_args_rrbb(insn, &r0, &r1, &pos, &len); | |
973 | regs[r0] = extract64(regs[r1], pos, len); | |
974 | break; | |
975 | #endif | |
976 | #if TCG_TARGET_HAS_sextract_i64 | |
977 | case INDEX_op_sextract_i64: | |
978 | tci_args_rrbb(insn, &r0, &r1, &pos, &len); | |
979 | regs[r0] = sextract64(regs[r1], pos, len); | |
980 | break; | |
7657f4bf SW |
981 | #endif |
982 | case INDEX_op_brcond_i64: | |
65089889 | 983 | tci_args_rl(insn, tb_ptr, &r0, &ptr); |
fc8ec9e1 | 984 | if (regs[r0]) { |
5a0adf34 | 985 | tb_ptr = ptr; |
7657f4bf SW |
986 | } |
987 | break; | |
7657f4bf | 988 | case INDEX_op_ext32s_i64: |
4f2331e5 | 989 | case INDEX_op_ext_i32_i64: |
65089889 | 990 | tci_args_rr(insn, &r0, &r1); |
fc4a62f6 | 991 | regs[r0] = (int32_t)regs[r1]; |
7657f4bf | 992 | break; |
7657f4bf | 993 | case INDEX_op_ext32u_i64: |
4f2331e5 | 994 | case INDEX_op_extu_i32_i64: |
65089889 | 995 | tci_args_rr(insn, &r0, &r1); |
fc4a62f6 | 996 | regs[r0] = (uint32_t)regs[r1]; |
7657f4bf | 997 | break; |
7657f4bf SW |
998 | #if TCG_TARGET_HAS_bswap64_i64 |
999 | case INDEX_op_bswap64_i64: | |
65089889 | 1000 | tci_args_rr(insn, &r0, &r1); |
fc4a62f6 | 1001 | regs[r0] = bswap64(regs[r1]); |
7657f4bf SW |
1002 | break; |
1003 | #endif | |
7657f4bf SW |
1004 | #endif /* TCG_TARGET_REG_BITS == 64 */ |
1005 | ||
1006 | /* QEMU specific operations. */ | |
1007 | ||
7657f4bf | 1008 | case INDEX_op_exit_tb: |
65089889 | 1009 | tci_args_l(insn, tb_ptr, &ptr); |
158d3873 RH |
1010 | return (uintptr_t)ptr; |
1011 | ||
7657f4bf | 1012 | case INDEX_op_goto_tb: |
65089889 | 1013 | tci_args_l(insn, tb_ptr, &ptr); |
1670a2b9 | 1014 | tb_ptr = *(void **)ptr; |
92bc4fad | 1015 | break; |
1670a2b9 | 1016 | |
6eea0434 RH |
1017 | case INDEX_op_goto_ptr: |
1018 | tci_args_r(insn, &r0); | |
1019 | ptr = (void *)regs[r0]; | |
1020 | if (!ptr) { | |
1021 | return 0; | |
1022 | } | |
1023 | tb_ptr = ptr; | |
1024 | break; | |
1025 | ||
76782fab | 1026 | case INDEX_op_qemu_ld_i32: |
63041ed2 | 1027 | if (TARGET_LONG_BITS <= TCG_TARGET_REG_BITS) { |
65089889 | 1028 | tci_args_rrm(insn, &r0, &r1, &oi); |
63041ed2 RH |
1029 | taddr = regs[r1]; |
1030 | } else { | |
65089889 | 1031 | tci_args_rrrm(insn, &r0, &r1, &r2, &oi); |
63041ed2 RH |
1032 | taddr = tci_uint64(regs[r2], regs[r1]); |
1033 | } | |
69acc02a | 1034 | tmp32 = tci_qemu_ld(env, taddr, oi, tb_ptr); |
63041ed2 | 1035 | regs[r0] = tmp32; |
7657f4bf | 1036 | break; |
63041ed2 | 1037 | |
76782fab | 1038 | case INDEX_op_qemu_ld_i64: |
63041ed2 | 1039 | if (TCG_TARGET_REG_BITS == 64) { |
65089889 | 1040 | tci_args_rrm(insn, &r0, &r1, &oi); |
63041ed2 RH |
1041 | taddr = regs[r1]; |
1042 | } else if (TARGET_LONG_BITS <= TCG_TARGET_REG_BITS) { | |
65089889 | 1043 | tci_args_rrrm(insn, &r0, &r1, &r2, &oi); |
63041ed2 RH |
1044 | taddr = regs[r2]; |
1045 | } else { | |
65089889 | 1046 | tci_args_rrrrr(insn, &r0, &r1, &r2, &r3, &r4); |
63041ed2 | 1047 | taddr = tci_uint64(regs[r3], regs[r2]); |
65089889 | 1048 | oi = regs[r4]; |
76782fab | 1049 | } |
69acc02a | 1050 | tmp64 = tci_qemu_ld(env, taddr, oi, tb_ptr); |
76782fab | 1051 | if (TCG_TARGET_REG_BITS == 32) { |
63041ed2 RH |
1052 | tci_write_reg64(regs, r1, r0, tmp64); |
1053 | } else { | |
1054 | regs[r0] = tmp64; | |
76782fab | 1055 | } |
7657f4bf | 1056 | break; |
63041ed2 | 1057 | |
76782fab | 1058 | case INDEX_op_qemu_st_i32: |
63041ed2 | 1059 | if (TARGET_LONG_BITS <= TCG_TARGET_REG_BITS) { |
65089889 | 1060 | tci_args_rrm(insn, &r0, &r1, &oi); |
63041ed2 RH |
1061 | taddr = regs[r1]; |
1062 | } else { | |
65089889 | 1063 | tci_args_rrrm(insn, &r0, &r1, &r2, &oi); |
63041ed2 RH |
1064 | taddr = tci_uint64(regs[r2], regs[r1]); |
1065 | } | |
1066 | tmp32 = regs[r0]; | |
69acc02a | 1067 | tci_qemu_st(env, taddr, tmp32, oi, tb_ptr); |
7657f4bf | 1068 | break; |
63041ed2 | 1069 | |
76782fab | 1070 | case INDEX_op_qemu_st_i64: |
63041ed2 | 1071 | if (TCG_TARGET_REG_BITS == 64) { |
65089889 | 1072 | tci_args_rrm(insn, &r0, &r1, &oi); |
63041ed2 RH |
1073 | taddr = regs[r1]; |
1074 | tmp64 = regs[r0]; | |
1075 | } else { | |
1076 | if (TARGET_LONG_BITS <= TCG_TARGET_REG_BITS) { | |
65089889 | 1077 | tci_args_rrrm(insn, &r0, &r1, &r2, &oi); |
63041ed2 RH |
1078 | taddr = regs[r2]; |
1079 | } else { | |
65089889 | 1080 | tci_args_rrrrr(insn, &r0, &r1, &r2, &r3, &r4); |
63041ed2 | 1081 | taddr = tci_uint64(regs[r3], regs[r2]); |
65089889 | 1082 | oi = regs[r4]; |
63041ed2 RH |
1083 | } |
1084 | tmp64 = tci_uint64(regs[r1], regs[r0]); | |
1085 | } | |
69acc02a | 1086 | tci_qemu_st(env, taddr, tmp64, oi, tb_ptr); |
7657f4bf | 1087 | break; |
63041ed2 | 1088 | |
a1e69e2f PK |
1089 | case INDEX_op_mb: |
1090 | /* Ensure ordering for all kinds */ | |
1091 | smp_mb(); | |
1092 | break; | |
7657f4bf | 1093 | default: |
f6996f99 | 1094 | g_assert_not_reached(); |
7657f4bf | 1095 | } |
7657f4bf | 1096 | } |
7657f4bf | 1097 | } |
59964b4f RH |
1098 | |
1099 | /* | |
1100 | * Disassembler that matches the interpreter | |
1101 | */ | |
1102 | ||
1103 | static const char *str_r(TCGReg r) | |
1104 | { | |
1105 | static const char regs[TCG_TARGET_NB_REGS][4] = { | |
1106 | "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", | |
1107 | "r8", "r9", "r10", "r11", "r12", "r13", "env", "sp" | |
1108 | }; | |
1109 | ||
1110 | QEMU_BUILD_BUG_ON(TCG_AREG0 != TCG_REG_R14); | |
1111 | QEMU_BUILD_BUG_ON(TCG_REG_CALL_STACK != TCG_REG_R15); | |
1112 | ||
1113 | assert((unsigned)r < TCG_TARGET_NB_REGS); | |
1114 | return regs[r]; | |
1115 | } | |
1116 | ||
1117 | static const char *str_c(TCGCond c) | |
1118 | { | |
1119 | static const char cond[16][8] = { | |
1120 | [TCG_COND_NEVER] = "never", | |
1121 | [TCG_COND_ALWAYS] = "always", | |
1122 | [TCG_COND_EQ] = "eq", | |
1123 | [TCG_COND_NE] = "ne", | |
1124 | [TCG_COND_LT] = "lt", | |
1125 | [TCG_COND_GE] = "ge", | |
1126 | [TCG_COND_LE] = "le", | |
1127 | [TCG_COND_GT] = "gt", | |
1128 | [TCG_COND_LTU] = "ltu", | |
1129 | [TCG_COND_GEU] = "geu", | |
1130 | [TCG_COND_LEU] = "leu", | |
1131 | [TCG_COND_GTU] = "gtu", | |
1132 | }; | |
1133 | ||
1134 | assert((unsigned)c < ARRAY_SIZE(cond)); | |
1135 | assert(cond[c][0] != 0); | |
1136 | return cond[c]; | |
1137 | } | |
1138 | ||
1139 | /* Disassemble TCI bytecode. */ | |
1140 | int print_insn_tci(bfd_vma addr, disassemble_info *info) | |
1141 | { | |
65089889 | 1142 | const uint32_t *tb_ptr = (const void *)(uintptr_t)addr; |
59964b4f RH |
1143 | const TCGOpDef *def; |
1144 | const char *op_name; | |
65089889 | 1145 | uint32_t insn; |
59964b4f | 1146 | TCGOpcode op; |
08096b1a | 1147 | TCGReg r0, r1, r2, r3, r4, r5; |
59964b4f RH |
1148 | tcg_target_ulong i1; |
1149 | int32_t s2; | |
1150 | TCGCond c; | |
1151 | TCGMemOpIdx oi; | |
1152 | uint8_t pos, len; | |
65089889 | 1153 | void *ptr; |
59964b4f | 1154 | |
65089889 RH |
1155 | /* TCI is always the host, so we don't need to load indirect. */ |
1156 | insn = *tb_ptr++; | |
59964b4f | 1157 | |
65089889 | 1158 | info->fprintf_func(info->stream, "%08x ", insn); |
59964b4f | 1159 | |
65089889 | 1160 | op = extract32(insn, 0, 8); |
59964b4f RH |
1161 | def = &tcg_op_defs[op]; |
1162 | op_name = def->name; | |
59964b4f RH |
1163 | |
1164 | switch (op) { | |
1165 | case INDEX_op_br: | |
59964b4f RH |
1166 | case INDEX_op_exit_tb: |
1167 | case INDEX_op_goto_tb: | |
65089889 | 1168 | tci_args_l(insn, tb_ptr, &ptr); |
59964b4f RH |
1169 | info->fprintf_func(info->stream, "%-12s %p", op_name, ptr); |
1170 | break; | |
1171 | ||
6eea0434 RH |
1172 | case INDEX_op_goto_ptr: |
1173 | tci_args_r(insn, &r0); | |
1174 | info->fprintf_func(info->stream, "%-12s %s", op_name, str_r(r0)); | |
1175 | break; | |
1176 | ||
7b7d8b2d | 1177 | case INDEX_op_call: |
65089889 RH |
1178 | tci_args_nl(insn, tb_ptr, &len, &ptr); |
1179 | info->fprintf_func(info->stream, "%-12s %d, %p", op_name, len, ptr); | |
7b7d8b2d RH |
1180 | break; |
1181 | ||
59964b4f RH |
1182 | case INDEX_op_brcond_i32: |
1183 | case INDEX_op_brcond_i64: | |
65089889 | 1184 | tci_args_rl(insn, tb_ptr, &r0, &ptr); |
fc8ec9e1 RH |
1185 | info->fprintf_func(info->stream, "%-12s %s, 0, ne, %p", |
1186 | op_name, str_r(r0), ptr); | |
59964b4f RH |
1187 | break; |
1188 | ||
1189 | case INDEX_op_setcond_i32: | |
1190 | case INDEX_op_setcond_i64: | |
65089889 | 1191 | tci_args_rrrc(insn, &r0, &r1, &r2, &c); |
59964b4f RH |
1192 | info->fprintf_func(info->stream, "%-12s %s, %s, %s, %s", |
1193 | op_name, str_r(r0), str_r(r1), str_r(r2), str_c(c)); | |
1194 | break; | |
1195 | ||
65089889 RH |
1196 | case INDEX_op_tci_movi: |
1197 | tci_args_ri(insn, &r0, &i1); | |
59964b4f RH |
1198 | info->fprintf_func(info->stream, "%-12s %s, 0x%" TCG_PRIlx, |
1199 | op_name, str_r(r0), i1); | |
1200 | break; | |
1201 | ||
65089889 RH |
1202 | case INDEX_op_tci_movl: |
1203 | tci_args_rl(insn, tb_ptr, &r0, &ptr); | |
1204 | info->fprintf_func(info->stream, "%-12s %s, %p", | |
1205 | op_name, str_r(r0), ptr); | |
59964b4f | 1206 | break; |
59964b4f RH |
1207 | |
1208 | case INDEX_op_ld8u_i32: | |
1209 | case INDEX_op_ld8u_i64: | |
1210 | case INDEX_op_ld8s_i32: | |
1211 | case INDEX_op_ld8s_i64: | |
1212 | case INDEX_op_ld16u_i32: | |
1213 | case INDEX_op_ld16u_i64: | |
1214 | case INDEX_op_ld16s_i32: | |
1215 | case INDEX_op_ld16s_i64: | |
1216 | case INDEX_op_ld32u_i64: | |
1217 | case INDEX_op_ld32s_i64: | |
1218 | case INDEX_op_ld_i32: | |
1219 | case INDEX_op_ld_i64: | |
1220 | case INDEX_op_st8_i32: | |
1221 | case INDEX_op_st8_i64: | |
1222 | case INDEX_op_st16_i32: | |
1223 | case INDEX_op_st16_i64: | |
1224 | case INDEX_op_st32_i64: | |
1225 | case INDEX_op_st_i32: | |
1226 | case INDEX_op_st_i64: | |
65089889 | 1227 | tci_args_rrs(insn, &r0, &r1, &s2); |
59964b4f RH |
1228 | info->fprintf_func(info->stream, "%-12s %s, %s, %d", |
1229 | op_name, str_r(r0), str_r(r1), s2); | |
1230 | break; | |
1231 | ||
1232 | case INDEX_op_mov_i32: | |
1233 | case INDEX_op_mov_i64: | |
1234 | case INDEX_op_ext8s_i32: | |
1235 | case INDEX_op_ext8s_i64: | |
1236 | case INDEX_op_ext8u_i32: | |
1237 | case INDEX_op_ext8u_i64: | |
1238 | case INDEX_op_ext16s_i32: | |
1239 | case INDEX_op_ext16s_i64: | |
1240 | case INDEX_op_ext16u_i32: | |
1241 | case INDEX_op_ext32s_i64: | |
1242 | case INDEX_op_ext32u_i64: | |
1243 | case INDEX_op_ext_i32_i64: | |
1244 | case INDEX_op_extu_i32_i64: | |
1245 | case INDEX_op_bswap16_i32: | |
1246 | case INDEX_op_bswap16_i64: | |
1247 | case INDEX_op_bswap32_i32: | |
1248 | case INDEX_op_bswap32_i64: | |
1249 | case INDEX_op_bswap64_i64: | |
1250 | case INDEX_op_not_i32: | |
1251 | case INDEX_op_not_i64: | |
1252 | case INDEX_op_neg_i32: | |
1253 | case INDEX_op_neg_i64: | |
5255f48c RH |
1254 | case INDEX_op_ctpop_i32: |
1255 | case INDEX_op_ctpop_i64: | |
65089889 | 1256 | tci_args_rr(insn, &r0, &r1); |
59964b4f RH |
1257 | info->fprintf_func(info->stream, "%-12s %s, %s", |
1258 | op_name, str_r(r0), str_r(r1)); | |
1259 | break; | |
1260 | ||
1261 | case INDEX_op_add_i32: | |
1262 | case INDEX_op_add_i64: | |
1263 | case INDEX_op_sub_i32: | |
1264 | case INDEX_op_sub_i64: | |
1265 | case INDEX_op_mul_i32: | |
1266 | case INDEX_op_mul_i64: | |
1267 | case INDEX_op_and_i32: | |
1268 | case INDEX_op_and_i64: | |
1269 | case INDEX_op_or_i32: | |
1270 | case INDEX_op_or_i64: | |
1271 | case INDEX_op_xor_i32: | |
1272 | case INDEX_op_xor_i64: | |
a81520b9 RH |
1273 | case INDEX_op_andc_i32: |
1274 | case INDEX_op_andc_i64: | |
1275 | case INDEX_op_orc_i32: | |
1276 | case INDEX_op_orc_i64: | |
1277 | case INDEX_op_eqv_i32: | |
1278 | case INDEX_op_eqv_i64: | |
1279 | case INDEX_op_nand_i32: | |
1280 | case INDEX_op_nand_i64: | |
1281 | case INDEX_op_nor_i32: | |
1282 | case INDEX_op_nor_i64: | |
59964b4f RH |
1283 | case INDEX_op_div_i32: |
1284 | case INDEX_op_div_i64: | |
1285 | case INDEX_op_rem_i32: | |
1286 | case INDEX_op_rem_i64: | |
1287 | case INDEX_op_divu_i32: | |
1288 | case INDEX_op_divu_i64: | |
1289 | case INDEX_op_remu_i32: | |
1290 | case INDEX_op_remu_i64: | |
1291 | case INDEX_op_shl_i32: | |
1292 | case INDEX_op_shl_i64: | |
1293 | case INDEX_op_shr_i32: | |
1294 | case INDEX_op_shr_i64: | |
1295 | case INDEX_op_sar_i32: | |
1296 | case INDEX_op_sar_i64: | |
1297 | case INDEX_op_rotl_i32: | |
1298 | case INDEX_op_rotl_i64: | |
1299 | case INDEX_op_rotr_i32: | |
1300 | case INDEX_op_rotr_i64: | |
5255f48c RH |
1301 | case INDEX_op_clz_i32: |
1302 | case INDEX_op_clz_i64: | |
1303 | case INDEX_op_ctz_i32: | |
1304 | case INDEX_op_ctz_i64: | |
65089889 | 1305 | tci_args_rrr(insn, &r0, &r1, &r2); |
59964b4f RH |
1306 | info->fprintf_func(info->stream, "%-12s %s, %s, %s", |
1307 | op_name, str_r(r0), str_r(r1), str_r(r2)); | |
1308 | break; | |
1309 | ||
1310 | case INDEX_op_deposit_i32: | |
1311 | case INDEX_op_deposit_i64: | |
65089889 | 1312 | tci_args_rrrbb(insn, &r0, &r1, &r2, &pos, &len); |
59964b4f RH |
1313 | info->fprintf_func(info->stream, "%-12s %s, %s, %s, %d, %d", |
1314 | op_name, str_r(r0), str_r(r1), str_r(r2), pos, len); | |
1315 | break; | |
1316 | ||
0f10d7c5 RH |
1317 | case INDEX_op_extract_i32: |
1318 | case INDEX_op_extract_i64: | |
1319 | case INDEX_op_sextract_i32: | |
1320 | case INDEX_op_sextract_i64: | |
1321 | tci_args_rrbb(insn, &r0, &r1, &pos, &len); | |
1322 | info->fprintf_func(info->stream, "%-12s %s,%s,%d,%d", | |
1323 | op_name, str_r(r0), str_r(r1), pos, len); | |
1324 | break; | |
1325 | ||
df093c19 RH |
1326 | case INDEX_op_movcond_i32: |
1327 | case INDEX_op_movcond_i64: | |
59964b4f | 1328 | case INDEX_op_setcond2_i32: |
65089889 | 1329 | tci_args_rrrrrc(insn, &r0, &r1, &r2, &r3, &r4, &c); |
59964b4f RH |
1330 | info->fprintf_func(info->stream, "%-12s %s, %s, %s, %s, %s, %s", |
1331 | op_name, str_r(r0), str_r(r1), str_r(r2), | |
1332 | str_r(r3), str_r(r4), str_c(c)); | |
1333 | break; | |
1334 | ||
59964b4f | 1335 | case INDEX_op_mulu2_i32: |
f6db0d8d RH |
1336 | case INDEX_op_mulu2_i64: |
1337 | case INDEX_op_muls2_i32: | |
1338 | case INDEX_op_muls2_i64: | |
65089889 | 1339 | tci_args_rrrr(insn, &r0, &r1, &r2, &r3); |
59964b4f RH |
1340 | info->fprintf_func(info->stream, "%-12s %s, %s, %s, %s", |
1341 | op_name, str_r(r0), str_r(r1), | |
1342 | str_r(r2), str_r(r3)); | |
1343 | break; | |
1344 | ||
1345 | case INDEX_op_add2_i32: | |
08096b1a | 1346 | case INDEX_op_add2_i64: |
59964b4f | 1347 | case INDEX_op_sub2_i32: |
08096b1a | 1348 | case INDEX_op_sub2_i64: |
65089889 | 1349 | tci_args_rrrrrr(insn, &r0, &r1, &r2, &r3, &r4, &r5); |
59964b4f RH |
1350 | info->fprintf_func(info->stream, "%-12s %s, %s, %s, %s, %s, %s", |
1351 | op_name, str_r(r0), str_r(r1), str_r(r2), | |
1352 | str_r(r3), str_r(r4), str_r(r5)); | |
1353 | break; | |
59964b4f RH |
1354 | |
1355 | case INDEX_op_qemu_ld_i64: | |
1356 | case INDEX_op_qemu_st_i64: | |
1357 | len = DIV_ROUND_UP(64, TCG_TARGET_REG_BITS); | |
1358 | goto do_qemu_ldst; | |
1359 | case INDEX_op_qemu_ld_i32: | |
1360 | case INDEX_op_qemu_st_i32: | |
1361 | len = 1; | |
1362 | do_qemu_ldst: | |
1363 | len += DIV_ROUND_UP(TARGET_LONG_BITS, TCG_TARGET_REG_BITS); | |
1364 | switch (len) { | |
1365 | case 2: | |
65089889 | 1366 | tci_args_rrm(insn, &r0, &r1, &oi); |
59964b4f RH |
1367 | info->fprintf_func(info->stream, "%-12s %s, %s, %x", |
1368 | op_name, str_r(r0), str_r(r1), oi); | |
1369 | break; | |
1370 | case 3: | |
65089889 | 1371 | tci_args_rrrm(insn, &r0, &r1, &r2, &oi); |
59964b4f RH |
1372 | info->fprintf_func(info->stream, "%-12s %s, %s, %s, %x", |
1373 | op_name, str_r(r0), str_r(r1), str_r(r2), oi); | |
1374 | break; | |
1375 | case 4: | |
65089889 RH |
1376 | tci_args_rrrrr(insn, &r0, &r1, &r2, &r3, &r4); |
1377 | info->fprintf_func(info->stream, "%-12s %s, %s, %s, %s, %s", | |
59964b4f | 1378 | op_name, str_r(r0), str_r(r1), |
65089889 | 1379 | str_r(r2), str_r(r3), str_r(r4)); |
59964b4f RH |
1380 | break; |
1381 | default: | |
1382 | g_assert_not_reached(); | |
1383 | } | |
1384 | break; | |
1385 | ||
65089889 RH |
1386 | case 0: |
1387 | /* tcg_out_nop_fill uses zeros */ | |
1388 | if (insn == 0) { | |
1389 | info->fprintf_func(info->stream, "align"); | |
1390 | break; | |
1391 | } | |
1392 | /* fall through */ | |
1393 | ||
59964b4f RH |
1394 | default: |
1395 | info->fprintf_func(info->stream, "illegal opcode %d", op); | |
1396 | break; | |
1397 | } | |
1398 | ||
65089889 | 1399 | return sizeof(insn); |
59964b4f | 1400 | } |