]> Git Repo - qemu.git/blame - hw/ppc/mac.h
cuda.c: add delay to setting of SR_INT bit
[qemu.git] / hw / ppc / mac.h
CommitLineData
3cbee15b
JM
1/*
2 * QEMU PowerMac emulation shared definitions and prototypes
3 *
4 * Copyright (c) 2004-2007 Fabrice Bellard
5 * Copyright (c) 2007 Jocelyn Mayer
6 *
7 * Permission is hereby granted, free of charge, to any person obtaining a copy
8 * of this software and associated documentation files (the "Software"), to deal
9 * in the Software without restriction, including without limitation the rights
10 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11 * copies of the Software, and to permit persons to whom the Software is
12 * furnished to do so, subject to the following conditions:
13 *
14 * The above copyright notice and this permission notice shall be included in
15 * all copies or substantial portions of the Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23 * THE SOFTWARE.
24 */
25#if !defined(__PPC_MAC_H__)
26#define __PPC_MAC_H__
27
022c62cb 28#include "exec/memory.h"
95ed3b7c 29#include "hw/sysbus.h"
07a7484e 30#include "hw/ide/internal.h"
0d09e41a 31#include "hw/input/adb.h"
1e39101c 32
3cbee15b
JM
33/* SMP is not enabled, for now */
34#define MAX_CPUS 1
35
bba831e8 36#define BIOS_SIZE (1024 * 1024)
3cbee15b 37#define NVRAM_SIZE 0x2000
e5d01b06 38#define PROM_FILENAME "openbios-ppc"
992e5acd 39#define PROM_ADDR 0xfff00000
3cbee15b
JM
40
41#define KERNEL_LOAD_ADDR 0x01000000
b9e17a34 42#define KERNEL_GAP 0x00100000
3cbee15b 43
7fa9ae1a
BS
44#define ESCC_CLOCK 3686400
45
3cbee15b 46/* Cuda */
45fa67fb
AF
47#define TYPE_CUDA "cuda"
48#define CUDA(obj) OBJECT_CHECK(CUDAState, (obj), TYPE_CUDA)
49
50/**
51 * CUDATimer:
52 * @counter_value: counter value at load time
53 */
54typedef struct CUDATimer {
55 int index;
56 uint16_t latch;
57 uint16_t counter_value;
58 int64_t load_time;
59 int64_t next_irq_time;
b981289c 60 uint64_t frequency;
45fa67fb
AF
61 QEMUTimer *timer;
62} CUDATimer;
63
64/**
65 * CUDAState:
66 * @b: B-side data
67 * @a: A-side data
68 * @dirb: B-side direction (1=output)
69 * @dira: A-side direction (1=output)
70 * @sr: Shift register
71 * @acr: Auxiliary control register
72 * @pcr: Peripheral control register
73 * @ifr: Interrupt flag register
74 * @ier: Interrupt enable register
75 * @anh: A-side data, no handshake
76 * @last_b: last value of B register
77 * @last_acr: last value of ACR register
78 */
79typedef struct CUDAState {
80 /*< private >*/
81 SysBusDevice parent_obj;
82 /*< public >*/
83
84 MemoryRegion mem;
85 /* cuda registers */
86 uint8_t b;
87 uint8_t a;
88 uint8_t dirb;
89 uint8_t dira;
90 uint8_t sr;
91 uint8_t acr;
92 uint8_t pcr;
93 uint8_t ifr;
94 uint8_t ier;
95 uint8_t anh;
96
293c867d 97 ADBBusState adb_bus;
45fa67fb
AF
98 CUDATimer timers[2];
99
100 uint32_t tick_offset;
b981289c 101 uint64_t frequency;
45fa67fb
AF
102
103 uint8_t last_b;
104 uint8_t last_acr;
105
cffc331a
MCA
106 /* MacOS 9 is racy and requires a delay upon setting the SR_INT bit */
107 QEMUTimer *sr_delay_timer;
108
45fa67fb
AF
109 int data_in_size;
110 int data_in_index;
111 int data_out_index;
112
113 qemu_irq irq;
114 uint8_t autopoll;
115 uint8_t data_in[128];
116 uint8_t data_out[16];
117 QEMUTimer *adb_poll_timer;
118} CUDAState;
3cbee15b
JM
119
120/* MacIO */
d037834a
AF
121#define TYPE_OLDWORLD_MACIO "macio-oldworld"
122#define TYPE_NEWWORLD_MACIO "macio-newworld"
07a7484e
AF
123
124#define TYPE_MACIO_IDE "macio-ide"
125#define MACIO_IDE(obj) OBJECT_CHECK(MACIOIDEState, (obj), TYPE_MACIO_IDE)
126
127typedef struct MACIOIDEState {
128 /*< private >*/
129 SysBusDevice parent_obj;
130 /*< public >*/
131
132 qemu_irq irq;
133 qemu_irq dma_irq;
134
135 MemoryRegion mem;
136 IDEBus bus;
7c84b1b8 137 BlockAIOCB *aiocb;
4aa3510f
AG
138 IDEDMA dma;
139 void *dbdma;
cae32357 140 bool dma_active;
07a7484e
AF
141} MACIOIDEState;
142
143void macio_ide_init_drives(MACIOIDEState *ide, DriveInfo **hd_table);
144void macio_ide_register_dma(MACIOIDEState *ide, void *dbdma, int channel);
145
d037834a 146void macio_init(PCIDevice *dev,
07a7484e 147 MemoryRegion *pic_mem,
07a7484e 148 MemoryRegion *escc_mem);
3cbee15b 149
3cbee15b 150/* Heathrow PIC */
23c5e4ca 151qemu_irq *heathrow_pic_init(MemoryRegion **pmem,
3cbee15b
JM
152 int nb_cpus, qemu_irq **irqs);
153
154/* Grackle PCI */
0e655047 155#define TYPE_GRACKLE_PCI_HOST_BRIDGE "grackle-pcihost"
1e39101c 156PCIBus *pci_grackle_init(uint32_t base, qemu_irq *pic,
aee97b84
AK
157 MemoryRegion *address_space_mem,
158 MemoryRegion *address_space_io);
3cbee15b
JM
159
160/* UniNorth PCI */
aee97b84
AK
161PCIBus *pci_pmac_init(qemu_irq *pic,
162 MemoryRegion *address_space_mem,
163 MemoryRegion *address_space_io);
164PCIBus *pci_pmac_u3_init(qemu_irq *pic,
165 MemoryRegion *address_space_mem,
166 MemoryRegion *address_space_io);
3cbee15b
JM
167
168/* Mac NVRAM */
95ed3b7c
AF
169#define TYPE_MACIO_NVRAM "macio-nvram"
170#define MACIO_NVRAM(obj) \
171 OBJECT_CHECK(MacIONVRAMState, (obj), TYPE_MACIO_NVRAM)
172
173typedef struct MacIONVRAMState {
174 /*< private >*/
175 SysBusDevice parent_obj;
176 /*< public >*/
177
178 uint32_t size;
179 uint32_t it_shift;
180
181 MemoryRegion mem;
182 uint8_t *data;
183} MacIONVRAMState;
3cbee15b 184
3cbee15b 185void pmac_format_nvram_partition (MacIONVRAMState *nvr, int len);
3cbee15b 186#endif /* !defined(__PPC_MAC_H__) */
This page took 0.849061 seconds and 4 git commands to generate.