]>
Commit | Line | Data |
---|---|---|
2c0262af FB |
1 | /* |
2 | * i386 translation | |
5fafdf24 | 3 | * |
2c0262af FB |
4 | * Copyright (c) 2003 Fabrice Bellard |
5 | * | |
6 | * This library is free software; you can redistribute it and/or | |
7 | * modify it under the terms of the GNU Lesser General Public | |
8 | * License as published by the Free Software Foundation; either | |
9 | * version 2 of the License, or (at your option) any later version. | |
10 | * | |
11 | * This library is distributed in the hope that it will be useful, | |
12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU | |
14 | * Lesser General Public License for more details. | |
15 | * | |
16 | * You should have received a copy of the GNU Lesser General Public | |
17 | * License along with this library; if not, write to the Free Software | |
18 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA | |
19 | */ | |
20 | #include <stdarg.h> | |
21 | #include <stdlib.h> | |
22 | #include <stdio.h> | |
23 | #include <string.h> | |
24 | #include <inttypes.h> | |
25 | #include <signal.h> | |
26 | #include <assert.h> | |
2c0262af FB |
27 | |
28 | #include "cpu.h" | |
29 | #include "exec-all.h" | |
30 | #include "disas.h" | |
57fec1fe FB |
31 | #include "helper.h" |
32 | #include "tcg-op.h" | |
2c0262af FB |
33 | |
34 | #define PREFIX_REPZ 0x01 | |
35 | #define PREFIX_REPNZ 0x02 | |
36 | #define PREFIX_LOCK 0x04 | |
37 | #define PREFIX_DATA 0x08 | |
38 | #define PREFIX_ADR 0x10 | |
39 | ||
14ce26e7 FB |
40 | #ifdef TARGET_X86_64 |
41 | #define X86_64_ONLY(x) x | |
42 | #define X86_64_DEF(x...) x | |
43 | #define CODE64(s) ((s)->code64) | |
44 | #define REX_X(s) ((s)->rex_x) | |
45 | #define REX_B(s) ((s)->rex_b) | |
46 | /* XXX: gcc generates push/pop in some opcodes, so we cannot use them */ | |
47 | #if 1 | |
48 | #define BUGGY_64(x) NULL | |
49 | #endif | |
50 | #else | |
51 | #define X86_64_ONLY(x) NULL | |
52 | #define X86_64_DEF(x...) | |
53 | #define CODE64(s) 0 | |
54 | #define REX_X(s) 0 | |
55 | #define REX_B(s) 0 | |
56 | #endif | |
57 | ||
57fec1fe FB |
58 | //#define MACRO_TEST 1 |
59 | ||
57fec1fe | 60 | /* global register indexes */ |
1e4840bf FB |
61 | static TCGv cpu_env, cpu_A0, cpu_cc_op, cpu_cc_src, cpu_cc_dst, cpu_cc_tmp; |
62 | /* local temps */ | |
63 | static TCGv cpu_T[2], cpu_T3; | |
57fec1fe | 64 | /* local register indexes (only used inside old micro ops) */ |
b6abf97d FB |
65 | static TCGv cpu_tmp0, cpu_tmp1_i64, cpu_tmp2_i32, cpu_tmp3_i32, cpu_tmp4, cpu_ptr0, cpu_ptr1; |
66 | static TCGv cpu_tmp5, cpu_tmp6; | |
57fec1fe | 67 | |
2e70f6ef PB |
68 | #include "gen-icount.h" |
69 | ||
57fec1fe FB |
70 | #ifdef TARGET_X86_64 |
71 | static int x86_64_hregs; | |
ae063a68 FB |
72 | #endif |
73 | ||
2c0262af FB |
74 | typedef struct DisasContext { |
75 | /* current insn context */ | |
76 | int override; /* -1 if no override */ | |
77 | int prefix; | |
78 | int aflag, dflag; | |
14ce26e7 | 79 | target_ulong pc; /* pc = eip + cs_base */ |
2c0262af FB |
80 | int is_jmp; /* 1 = means jump (stop translation), 2 means CPU |
81 | static state change (stop translation) */ | |
82 | /* current block context */ | |
14ce26e7 | 83 | target_ulong cs_base; /* base of CS segment */ |
2c0262af FB |
84 | int pe; /* protected mode */ |
85 | int code32; /* 32 bit code segment */ | |
14ce26e7 FB |
86 | #ifdef TARGET_X86_64 |
87 | int lma; /* long mode active */ | |
88 | int code64; /* 64 bit code segment */ | |
89 | int rex_x, rex_b; | |
90 | #endif | |
2c0262af FB |
91 | int ss32; /* 32 bit stack segment */ |
92 | int cc_op; /* current CC operation */ | |
93 | int addseg; /* non zero if either DS/ES/SS have a non zero base */ | |
94 | int f_st; /* currently unused */ | |
95 | int vm86; /* vm86 mode */ | |
96 | int cpl; | |
97 | int iopl; | |
98 | int tf; /* TF cpu flag */ | |
34865134 | 99 | int singlestep_enabled; /* "hardware" single step enabled */ |
2c0262af FB |
100 | int jmp_opt; /* use direct block chaining for direct jumps */ |
101 | int mem_index; /* select memory access functions */ | |
c068688b | 102 | uint64_t flags; /* all execution flags */ |
2c0262af FB |
103 | struct TranslationBlock *tb; |
104 | int popl_esp_hack; /* for correct popl with esp base handling */ | |
14ce26e7 FB |
105 | int rip_offset; /* only used in x86_64, but left for simplicity */ |
106 | int cpuid_features; | |
3d7374c5 | 107 | int cpuid_ext_features; |
e771edab | 108 | int cpuid_ext2_features; |
12e26b75 | 109 | int cpuid_ext3_features; |
2c0262af FB |
110 | } DisasContext; |
111 | ||
112 | static void gen_eob(DisasContext *s); | |
14ce26e7 FB |
113 | static void gen_jmp(DisasContext *s, target_ulong eip); |
114 | static void gen_jmp_tb(DisasContext *s, target_ulong eip, int tb_num); | |
2c0262af FB |
115 | |
116 | /* i386 arith/logic operations */ | |
117 | enum { | |
5fafdf24 TS |
118 | OP_ADDL, |
119 | OP_ORL, | |
120 | OP_ADCL, | |
2c0262af | 121 | OP_SBBL, |
5fafdf24 TS |
122 | OP_ANDL, |
123 | OP_SUBL, | |
124 | OP_XORL, | |
2c0262af FB |
125 | OP_CMPL, |
126 | }; | |
127 | ||
128 | /* i386 shift ops */ | |
129 | enum { | |
5fafdf24 TS |
130 | OP_ROL, |
131 | OP_ROR, | |
132 | OP_RCL, | |
133 | OP_RCR, | |
134 | OP_SHL, | |
135 | OP_SHR, | |
2c0262af FB |
136 | OP_SHL1, /* undocumented */ |
137 | OP_SAR = 7, | |
138 | }; | |
139 | ||
8e1c85e3 FB |
140 | enum { |
141 | JCC_O, | |
142 | JCC_B, | |
143 | JCC_Z, | |
144 | JCC_BE, | |
145 | JCC_S, | |
146 | JCC_P, | |
147 | JCC_L, | |
148 | JCC_LE, | |
149 | }; | |
150 | ||
2c0262af FB |
151 | /* operand size */ |
152 | enum { | |
153 | OT_BYTE = 0, | |
154 | OT_WORD, | |
5fafdf24 | 155 | OT_LONG, |
2c0262af FB |
156 | OT_QUAD, |
157 | }; | |
158 | ||
159 | enum { | |
160 | /* I386 int registers */ | |
161 | OR_EAX, /* MUST be even numbered */ | |
162 | OR_ECX, | |
163 | OR_EDX, | |
164 | OR_EBX, | |
165 | OR_ESP, | |
166 | OR_EBP, | |
167 | OR_ESI, | |
168 | OR_EDI, | |
14ce26e7 FB |
169 | |
170 | OR_TMP0 = 16, /* temporary operand register */ | |
2c0262af FB |
171 | OR_TMP1, |
172 | OR_A0, /* temporary register used when doing address evaluation */ | |
2c0262af FB |
173 | }; |
174 | ||
57fec1fe FB |
175 | static inline void gen_op_movl_T0_0(void) |
176 | { | |
177 | tcg_gen_movi_tl(cpu_T[0], 0); | |
178 | } | |
179 | ||
180 | static inline void gen_op_movl_T0_im(int32_t val) | |
181 | { | |
182 | tcg_gen_movi_tl(cpu_T[0], val); | |
183 | } | |
184 | ||
185 | static inline void gen_op_movl_T0_imu(uint32_t val) | |
186 | { | |
187 | tcg_gen_movi_tl(cpu_T[0], val); | |
188 | } | |
189 | ||
190 | static inline void gen_op_movl_T1_im(int32_t val) | |
191 | { | |
192 | tcg_gen_movi_tl(cpu_T[1], val); | |
193 | } | |
194 | ||
195 | static inline void gen_op_movl_T1_imu(uint32_t val) | |
196 | { | |
197 | tcg_gen_movi_tl(cpu_T[1], val); | |
198 | } | |
199 | ||
200 | static inline void gen_op_movl_A0_im(uint32_t val) | |
201 | { | |
202 | tcg_gen_movi_tl(cpu_A0, val); | |
203 | } | |
204 | ||
205 | #ifdef TARGET_X86_64 | |
206 | static inline void gen_op_movq_A0_im(int64_t val) | |
207 | { | |
208 | tcg_gen_movi_tl(cpu_A0, val); | |
209 | } | |
210 | #endif | |
211 | ||
212 | static inline void gen_movtl_T0_im(target_ulong val) | |
213 | { | |
214 | tcg_gen_movi_tl(cpu_T[0], val); | |
215 | } | |
216 | ||
217 | static inline void gen_movtl_T1_im(target_ulong val) | |
218 | { | |
219 | tcg_gen_movi_tl(cpu_T[1], val); | |
220 | } | |
221 | ||
222 | static inline void gen_op_andl_T0_ffff(void) | |
223 | { | |
224 | tcg_gen_andi_tl(cpu_T[0], cpu_T[0], 0xffff); | |
225 | } | |
226 | ||
227 | static inline void gen_op_andl_T0_im(uint32_t val) | |
228 | { | |
229 | tcg_gen_andi_tl(cpu_T[0], cpu_T[0], val); | |
230 | } | |
231 | ||
232 | static inline void gen_op_movl_T0_T1(void) | |
233 | { | |
234 | tcg_gen_mov_tl(cpu_T[0], cpu_T[1]); | |
235 | } | |
236 | ||
237 | static inline void gen_op_andl_A0_ffff(void) | |
238 | { | |
239 | tcg_gen_andi_tl(cpu_A0, cpu_A0, 0xffff); | |
240 | } | |
241 | ||
14ce26e7 FB |
242 | #ifdef TARGET_X86_64 |
243 | ||
244 | #define NB_OP_SIZES 4 | |
245 | ||
14ce26e7 FB |
246 | #else /* !TARGET_X86_64 */ |
247 | ||
248 | #define NB_OP_SIZES 3 | |
249 | ||
14ce26e7 FB |
250 | #endif /* !TARGET_X86_64 */ |
251 | ||
57fec1fe FB |
252 | #if defined(WORDS_BIGENDIAN) |
253 | #define REG_B_OFFSET (sizeof(target_ulong) - 1) | |
254 | #define REG_H_OFFSET (sizeof(target_ulong) - 2) | |
255 | #define REG_W_OFFSET (sizeof(target_ulong) - 2) | |
256 | #define REG_L_OFFSET (sizeof(target_ulong) - 4) | |
257 | #define REG_LH_OFFSET (sizeof(target_ulong) - 8) | |
14ce26e7 | 258 | #else |
57fec1fe FB |
259 | #define REG_B_OFFSET 0 |
260 | #define REG_H_OFFSET 1 | |
261 | #define REG_W_OFFSET 0 | |
262 | #define REG_L_OFFSET 0 | |
263 | #define REG_LH_OFFSET 4 | |
14ce26e7 | 264 | #endif |
57fec1fe | 265 | |
1e4840bf | 266 | static inline void gen_op_mov_reg_v(int ot, int reg, TCGv t0) |
57fec1fe FB |
267 | { |
268 | switch(ot) { | |
269 | case OT_BYTE: | |
270 | if (reg < 4 X86_64_DEF( || reg >= 8 || x86_64_hregs)) { | |
1e4840bf | 271 | tcg_gen_st8_tl(t0, cpu_env, offsetof(CPUState, regs[reg]) + REG_B_OFFSET); |
57fec1fe | 272 | } else { |
1e4840bf | 273 | tcg_gen_st8_tl(t0, cpu_env, offsetof(CPUState, regs[reg - 4]) + REG_H_OFFSET); |
57fec1fe FB |
274 | } |
275 | break; | |
276 | case OT_WORD: | |
1e4840bf | 277 | tcg_gen_st16_tl(t0, cpu_env, offsetof(CPUState, regs[reg]) + REG_W_OFFSET); |
57fec1fe | 278 | break; |
14ce26e7 | 279 | #ifdef TARGET_X86_64 |
57fec1fe | 280 | case OT_LONG: |
1e4840bf | 281 | tcg_gen_st32_tl(t0, cpu_env, offsetof(CPUState, regs[reg]) + REG_L_OFFSET); |
57fec1fe FB |
282 | /* high part of register set to zero */ |
283 | tcg_gen_movi_tl(cpu_tmp0, 0); | |
284 | tcg_gen_st32_tl(cpu_tmp0, cpu_env, offsetof(CPUState, regs[reg]) + REG_LH_OFFSET); | |
285 | break; | |
286 | default: | |
287 | case OT_QUAD: | |
1e4840bf | 288 | tcg_gen_st_tl(t0, cpu_env, offsetof(CPUState, regs[reg])); |
57fec1fe FB |
289 | break; |
290 | #else | |
291 | default: | |
292 | case OT_LONG: | |
1e4840bf | 293 | tcg_gen_st32_tl(t0, cpu_env, offsetof(CPUState, regs[reg]) + REG_L_OFFSET); |
57fec1fe | 294 | break; |
14ce26e7 | 295 | #endif |
57fec1fe FB |
296 | } |
297 | } | |
2c0262af | 298 | |
57fec1fe FB |
299 | static inline void gen_op_mov_reg_T0(int ot, int reg) |
300 | { | |
1e4840bf | 301 | gen_op_mov_reg_v(ot, reg, cpu_T[0]); |
57fec1fe FB |
302 | } |
303 | ||
304 | static inline void gen_op_mov_reg_T1(int ot, int reg) | |
305 | { | |
1e4840bf | 306 | gen_op_mov_reg_v(ot, reg, cpu_T[1]); |
57fec1fe FB |
307 | } |
308 | ||
309 | static inline void gen_op_mov_reg_A0(int size, int reg) | |
310 | { | |
311 | switch(size) { | |
312 | case 0: | |
313 | tcg_gen_st16_tl(cpu_A0, cpu_env, offsetof(CPUState, regs[reg]) + REG_W_OFFSET); | |
314 | break; | |
14ce26e7 | 315 | #ifdef TARGET_X86_64 |
57fec1fe FB |
316 | case 1: |
317 | tcg_gen_st32_tl(cpu_A0, cpu_env, offsetof(CPUState, regs[reg]) + REG_L_OFFSET); | |
318 | /* high part of register set to zero */ | |
319 | tcg_gen_movi_tl(cpu_tmp0, 0); | |
320 | tcg_gen_st32_tl(cpu_tmp0, cpu_env, offsetof(CPUState, regs[reg]) + REG_LH_OFFSET); | |
321 | break; | |
322 | default: | |
323 | case 2: | |
324 | tcg_gen_st_tl(cpu_A0, cpu_env, offsetof(CPUState, regs[reg])); | |
325 | break; | |
14ce26e7 | 326 | #else |
57fec1fe FB |
327 | default: |
328 | case 1: | |
329 | tcg_gen_st32_tl(cpu_A0, cpu_env, offsetof(CPUState, regs[reg]) + REG_L_OFFSET); | |
330 | break; | |
14ce26e7 | 331 | #endif |
57fec1fe FB |
332 | } |
333 | } | |
334 | ||
1e4840bf | 335 | static inline void gen_op_mov_v_reg(int ot, TCGv t0, int reg) |
57fec1fe FB |
336 | { |
337 | switch(ot) { | |
338 | case OT_BYTE: | |
339 | if (reg < 4 X86_64_DEF( || reg >= 8 || x86_64_hregs)) { | |
340 | goto std_case; | |
341 | } else { | |
1e4840bf | 342 | tcg_gen_ld8u_tl(t0, cpu_env, offsetof(CPUState, regs[reg - 4]) + REG_H_OFFSET); |
57fec1fe FB |
343 | } |
344 | break; | |
345 | default: | |
346 | std_case: | |
1e4840bf | 347 | tcg_gen_ld_tl(t0, cpu_env, offsetof(CPUState, regs[reg])); |
57fec1fe FB |
348 | break; |
349 | } | |
350 | } | |
351 | ||
1e4840bf FB |
352 | static inline void gen_op_mov_TN_reg(int ot, int t_index, int reg) |
353 | { | |
354 | gen_op_mov_v_reg(ot, cpu_T[t_index], reg); | |
355 | } | |
356 | ||
57fec1fe FB |
357 | static inline void gen_op_movl_A0_reg(int reg) |
358 | { | |
359 | tcg_gen_ld32u_tl(cpu_A0, cpu_env, offsetof(CPUState, regs[reg]) + REG_L_OFFSET); | |
360 | } | |
361 | ||
362 | static inline void gen_op_addl_A0_im(int32_t val) | |
363 | { | |
364 | tcg_gen_addi_tl(cpu_A0, cpu_A0, val); | |
14ce26e7 | 365 | #ifdef TARGET_X86_64 |
57fec1fe | 366 | tcg_gen_andi_tl(cpu_A0, cpu_A0, 0xffffffff); |
14ce26e7 | 367 | #endif |
57fec1fe | 368 | } |
2c0262af | 369 | |
14ce26e7 | 370 | #ifdef TARGET_X86_64 |
57fec1fe FB |
371 | static inline void gen_op_addq_A0_im(int64_t val) |
372 | { | |
373 | tcg_gen_addi_tl(cpu_A0, cpu_A0, val); | |
374 | } | |
14ce26e7 | 375 | #endif |
57fec1fe FB |
376 | |
377 | static void gen_add_A0_im(DisasContext *s, int val) | |
378 | { | |
379 | #ifdef TARGET_X86_64 | |
380 | if (CODE64(s)) | |
381 | gen_op_addq_A0_im(val); | |
382 | else | |
383 | #endif | |
384 | gen_op_addl_A0_im(val); | |
385 | } | |
2c0262af | 386 | |
57fec1fe | 387 | static inline void gen_op_addl_T0_T1(void) |
2c0262af | 388 | { |
57fec1fe FB |
389 | tcg_gen_add_tl(cpu_T[0], cpu_T[0], cpu_T[1]); |
390 | } | |
391 | ||
392 | static inline void gen_op_jmp_T0(void) | |
393 | { | |
394 | tcg_gen_st_tl(cpu_T[0], cpu_env, offsetof(CPUState, eip)); | |
395 | } | |
396 | ||
6e0d8677 | 397 | static inline void gen_op_add_reg_im(int size, int reg, int32_t val) |
57fec1fe | 398 | { |
6e0d8677 FB |
399 | switch(size) { |
400 | case 0: | |
401 | tcg_gen_ld_tl(cpu_tmp0, cpu_env, offsetof(CPUState, regs[reg])); | |
402 | tcg_gen_addi_tl(cpu_tmp0, cpu_tmp0, val); | |
403 | tcg_gen_st16_tl(cpu_tmp0, cpu_env, offsetof(CPUState, regs[reg]) + REG_W_OFFSET); | |
404 | break; | |
405 | case 1: | |
406 | tcg_gen_ld_tl(cpu_tmp0, cpu_env, offsetof(CPUState, regs[reg])); | |
407 | tcg_gen_addi_tl(cpu_tmp0, cpu_tmp0, val); | |
408 | #ifdef TARGET_X86_64 | |
409 | tcg_gen_andi_tl(cpu_tmp0, cpu_tmp0, 0xffffffff); | |
410 | #endif | |
411 | tcg_gen_st_tl(cpu_tmp0, cpu_env, offsetof(CPUState, regs[reg])); | |
412 | break; | |
413 | #ifdef TARGET_X86_64 | |
414 | case 2: | |
415 | tcg_gen_ld_tl(cpu_tmp0, cpu_env, offsetof(CPUState, regs[reg])); | |
416 | tcg_gen_addi_tl(cpu_tmp0, cpu_tmp0, val); | |
417 | tcg_gen_st_tl(cpu_tmp0, cpu_env, offsetof(CPUState, regs[reg])); | |
418 | break; | |
419 | #endif | |
420 | } | |
57fec1fe FB |
421 | } |
422 | ||
6e0d8677 | 423 | static inline void gen_op_add_reg_T0(int size, int reg) |
57fec1fe | 424 | { |
6e0d8677 FB |
425 | switch(size) { |
426 | case 0: | |
427 | tcg_gen_ld_tl(cpu_tmp0, cpu_env, offsetof(CPUState, regs[reg])); | |
428 | tcg_gen_add_tl(cpu_tmp0, cpu_tmp0, cpu_T[0]); | |
429 | tcg_gen_st16_tl(cpu_tmp0, cpu_env, offsetof(CPUState, regs[reg]) + REG_W_OFFSET); | |
430 | break; | |
431 | case 1: | |
432 | tcg_gen_ld_tl(cpu_tmp0, cpu_env, offsetof(CPUState, regs[reg])); | |
433 | tcg_gen_add_tl(cpu_tmp0, cpu_tmp0, cpu_T[0]); | |
14ce26e7 | 434 | #ifdef TARGET_X86_64 |
6e0d8677 | 435 | tcg_gen_andi_tl(cpu_tmp0, cpu_tmp0, 0xffffffff); |
14ce26e7 | 436 | #endif |
6e0d8677 FB |
437 | tcg_gen_st_tl(cpu_tmp0, cpu_env, offsetof(CPUState, regs[reg])); |
438 | break; | |
14ce26e7 | 439 | #ifdef TARGET_X86_64 |
6e0d8677 FB |
440 | case 2: |
441 | tcg_gen_ld_tl(cpu_tmp0, cpu_env, offsetof(CPUState, regs[reg])); | |
442 | tcg_gen_add_tl(cpu_tmp0, cpu_tmp0, cpu_T[0]); | |
443 | tcg_gen_st_tl(cpu_tmp0, cpu_env, offsetof(CPUState, regs[reg])); | |
444 | break; | |
14ce26e7 | 445 | #endif |
6e0d8677 FB |
446 | } |
447 | } | |
57fec1fe FB |
448 | |
449 | static inline void gen_op_set_cc_op(int32_t val) | |
450 | { | |
b6abf97d | 451 | tcg_gen_movi_i32(cpu_cc_op, val); |
57fec1fe FB |
452 | } |
453 | ||
454 | static inline void gen_op_addl_A0_reg_sN(int shift, int reg) | |
455 | { | |
456 | tcg_gen_ld_tl(cpu_tmp0, cpu_env, offsetof(CPUState, regs[reg])); | |
457 | if (shift != 0) | |
458 | tcg_gen_shli_tl(cpu_tmp0, cpu_tmp0, shift); | |
459 | tcg_gen_add_tl(cpu_A0, cpu_A0, cpu_tmp0); | |
14ce26e7 | 460 | #ifdef TARGET_X86_64 |
57fec1fe | 461 | tcg_gen_andi_tl(cpu_A0, cpu_A0, 0xffffffff); |
14ce26e7 | 462 | #endif |
57fec1fe | 463 | } |
2c0262af | 464 | |
57fec1fe FB |
465 | static inline void gen_op_movl_A0_seg(int reg) |
466 | { | |
467 | tcg_gen_ld32u_tl(cpu_A0, cpu_env, offsetof(CPUState, segs[reg].base) + REG_L_OFFSET); | |
468 | } | |
2c0262af | 469 | |
57fec1fe FB |
470 | static inline void gen_op_addl_A0_seg(int reg) |
471 | { | |
472 | tcg_gen_ld_tl(cpu_tmp0, cpu_env, offsetof(CPUState, segs[reg].base)); | |
473 | tcg_gen_add_tl(cpu_A0, cpu_A0, cpu_tmp0); | |
474 | #ifdef TARGET_X86_64 | |
475 | tcg_gen_andi_tl(cpu_A0, cpu_A0, 0xffffffff); | |
476 | #endif | |
477 | } | |
2c0262af | 478 | |
14ce26e7 | 479 | #ifdef TARGET_X86_64 |
57fec1fe FB |
480 | static inline void gen_op_movq_A0_seg(int reg) |
481 | { | |
482 | tcg_gen_ld_tl(cpu_A0, cpu_env, offsetof(CPUState, segs[reg].base)); | |
483 | } | |
14ce26e7 | 484 | |
57fec1fe FB |
485 | static inline void gen_op_addq_A0_seg(int reg) |
486 | { | |
487 | tcg_gen_ld_tl(cpu_tmp0, cpu_env, offsetof(CPUState, segs[reg].base)); | |
488 | tcg_gen_add_tl(cpu_A0, cpu_A0, cpu_tmp0); | |
489 | } | |
490 | ||
491 | static inline void gen_op_movq_A0_reg(int reg) | |
492 | { | |
493 | tcg_gen_ld_tl(cpu_A0, cpu_env, offsetof(CPUState, regs[reg])); | |
494 | } | |
495 | ||
496 | static inline void gen_op_addq_A0_reg_sN(int shift, int reg) | |
497 | { | |
498 | tcg_gen_ld_tl(cpu_tmp0, cpu_env, offsetof(CPUState, regs[reg])); | |
499 | if (shift != 0) | |
500 | tcg_gen_shli_tl(cpu_tmp0, cpu_tmp0, shift); | |
501 | tcg_gen_add_tl(cpu_A0, cpu_A0, cpu_tmp0); | |
502 | } | |
14ce26e7 FB |
503 | #endif |
504 | ||
57fec1fe FB |
505 | static inline void gen_op_lds_T0_A0(int idx) |
506 | { | |
507 | int mem_index = (idx >> 2) - 1; | |
508 | switch(idx & 3) { | |
509 | case 0: | |
510 | tcg_gen_qemu_ld8s(cpu_T[0], cpu_A0, mem_index); | |
511 | break; | |
512 | case 1: | |
513 | tcg_gen_qemu_ld16s(cpu_T[0], cpu_A0, mem_index); | |
514 | break; | |
515 | default: | |
516 | case 2: | |
517 | tcg_gen_qemu_ld32s(cpu_T[0], cpu_A0, mem_index); | |
518 | break; | |
519 | } | |
520 | } | |
2c0262af | 521 | |
1e4840bf | 522 | static inline void gen_op_ld_v(int idx, TCGv t0, TCGv a0) |
57fec1fe FB |
523 | { |
524 | int mem_index = (idx >> 2) - 1; | |
525 | switch(idx & 3) { | |
526 | case 0: | |
1e4840bf | 527 | tcg_gen_qemu_ld8u(t0, a0, mem_index); |
57fec1fe FB |
528 | break; |
529 | case 1: | |
1e4840bf | 530 | tcg_gen_qemu_ld16u(t0, a0, mem_index); |
57fec1fe FB |
531 | break; |
532 | case 2: | |
1e4840bf | 533 | tcg_gen_qemu_ld32u(t0, a0, mem_index); |
57fec1fe FB |
534 | break; |
535 | default: | |
536 | case 3: | |
1e4840bf | 537 | tcg_gen_qemu_ld64(t0, a0, mem_index); |
57fec1fe FB |
538 | break; |
539 | } | |
540 | } | |
2c0262af | 541 | |
1e4840bf FB |
542 | /* XXX: always use ldu or lds */ |
543 | static inline void gen_op_ld_T0_A0(int idx) | |
544 | { | |
545 | gen_op_ld_v(idx, cpu_T[0], cpu_A0); | |
546 | } | |
547 | ||
57fec1fe FB |
548 | static inline void gen_op_ldu_T0_A0(int idx) |
549 | { | |
1e4840bf | 550 | gen_op_ld_v(idx, cpu_T[0], cpu_A0); |
57fec1fe | 551 | } |
2c0262af | 552 | |
57fec1fe | 553 | static inline void gen_op_ld_T1_A0(int idx) |
1e4840bf FB |
554 | { |
555 | gen_op_ld_v(idx, cpu_T[1], cpu_A0); | |
556 | } | |
557 | ||
558 | static inline void gen_op_st_v(int idx, TCGv t0, TCGv a0) | |
57fec1fe FB |
559 | { |
560 | int mem_index = (idx >> 2) - 1; | |
561 | switch(idx & 3) { | |
562 | case 0: | |
1e4840bf | 563 | tcg_gen_qemu_st8(t0, a0, mem_index); |
57fec1fe FB |
564 | break; |
565 | case 1: | |
1e4840bf | 566 | tcg_gen_qemu_st16(t0, a0, mem_index); |
57fec1fe FB |
567 | break; |
568 | case 2: | |
1e4840bf | 569 | tcg_gen_qemu_st32(t0, a0, mem_index); |
57fec1fe FB |
570 | break; |
571 | default: | |
572 | case 3: | |
1e4840bf | 573 | tcg_gen_qemu_st64(t0, a0, mem_index); |
57fec1fe FB |
574 | break; |
575 | } | |
576 | } | |
4f31916f | 577 | |
57fec1fe FB |
578 | static inline void gen_op_st_T0_A0(int idx) |
579 | { | |
1e4840bf | 580 | gen_op_st_v(idx, cpu_T[0], cpu_A0); |
57fec1fe | 581 | } |
4f31916f | 582 | |
57fec1fe FB |
583 | static inline void gen_op_st_T1_A0(int idx) |
584 | { | |
1e4840bf | 585 | gen_op_st_v(idx, cpu_T[1], cpu_A0); |
57fec1fe | 586 | } |
4f31916f | 587 | |
14ce26e7 FB |
588 | static inline void gen_jmp_im(target_ulong pc) |
589 | { | |
57fec1fe FB |
590 | tcg_gen_movi_tl(cpu_tmp0, pc); |
591 | tcg_gen_st_tl(cpu_tmp0, cpu_env, offsetof(CPUState, eip)); | |
14ce26e7 FB |
592 | } |
593 | ||
2c0262af FB |
594 | static inline void gen_string_movl_A0_ESI(DisasContext *s) |
595 | { | |
596 | int override; | |
597 | ||
598 | override = s->override; | |
14ce26e7 FB |
599 | #ifdef TARGET_X86_64 |
600 | if (s->aflag == 2) { | |
601 | if (override >= 0) { | |
57fec1fe FB |
602 | gen_op_movq_A0_seg(override); |
603 | gen_op_addq_A0_reg_sN(0, R_ESI); | |
14ce26e7 | 604 | } else { |
57fec1fe | 605 | gen_op_movq_A0_reg(R_ESI); |
14ce26e7 FB |
606 | } |
607 | } else | |
608 | #endif | |
2c0262af FB |
609 | if (s->aflag) { |
610 | /* 32 bit address */ | |
611 | if (s->addseg && override < 0) | |
612 | override = R_DS; | |
613 | if (override >= 0) { | |
57fec1fe FB |
614 | gen_op_movl_A0_seg(override); |
615 | gen_op_addl_A0_reg_sN(0, R_ESI); | |
2c0262af | 616 | } else { |
57fec1fe | 617 | gen_op_movl_A0_reg(R_ESI); |
2c0262af FB |
618 | } |
619 | } else { | |
620 | /* 16 address, always override */ | |
621 | if (override < 0) | |
622 | override = R_DS; | |
57fec1fe | 623 | gen_op_movl_A0_reg(R_ESI); |
2c0262af | 624 | gen_op_andl_A0_ffff(); |
57fec1fe | 625 | gen_op_addl_A0_seg(override); |
2c0262af FB |
626 | } |
627 | } | |
628 | ||
629 | static inline void gen_string_movl_A0_EDI(DisasContext *s) | |
630 | { | |
14ce26e7 FB |
631 | #ifdef TARGET_X86_64 |
632 | if (s->aflag == 2) { | |
57fec1fe | 633 | gen_op_movq_A0_reg(R_EDI); |
14ce26e7 FB |
634 | } else |
635 | #endif | |
2c0262af FB |
636 | if (s->aflag) { |
637 | if (s->addseg) { | |
57fec1fe FB |
638 | gen_op_movl_A0_seg(R_ES); |
639 | gen_op_addl_A0_reg_sN(0, R_EDI); | |
2c0262af | 640 | } else { |
57fec1fe | 641 | gen_op_movl_A0_reg(R_EDI); |
2c0262af FB |
642 | } |
643 | } else { | |
57fec1fe | 644 | gen_op_movl_A0_reg(R_EDI); |
2c0262af | 645 | gen_op_andl_A0_ffff(); |
57fec1fe | 646 | gen_op_addl_A0_seg(R_ES); |
2c0262af FB |
647 | } |
648 | } | |
649 | ||
6e0d8677 FB |
650 | static inline void gen_op_movl_T0_Dshift(int ot) |
651 | { | |
652 | tcg_gen_ld32s_tl(cpu_T[0], cpu_env, offsetof(CPUState, df)); | |
653 | tcg_gen_shli_tl(cpu_T[0], cpu_T[0], ot); | |
2c0262af FB |
654 | }; |
655 | ||
6e0d8677 FB |
656 | static void gen_extu(int ot, TCGv reg) |
657 | { | |
658 | switch(ot) { | |
659 | case OT_BYTE: | |
660 | tcg_gen_ext8u_tl(reg, reg); | |
661 | break; | |
662 | case OT_WORD: | |
663 | tcg_gen_ext16u_tl(reg, reg); | |
664 | break; | |
665 | case OT_LONG: | |
666 | tcg_gen_ext32u_tl(reg, reg); | |
667 | break; | |
668 | default: | |
669 | break; | |
670 | } | |
671 | } | |
3b46e624 | 672 | |
6e0d8677 FB |
673 | static void gen_exts(int ot, TCGv reg) |
674 | { | |
675 | switch(ot) { | |
676 | case OT_BYTE: | |
677 | tcg_gen_ext8s_tl(reg, reg); | |
678 | break; | |
679 | case OT_WORD: | |
680 | tcg_gen_ext16s_tl(reg, reg); | |
681 | break; | |
682 | case OT_LONG: | |
683 | tcg_gen_ext32s_tl(reg, reg); | |
684 | break; | |
685 | default: | |
686 | break; | |
687 | } | |
688 | } | |
2c0262af | 689 | |
6e0d8677 FB |
690 | static inline void gen_op_jnz_ecx(int size, int label1) |
691 | { | |
692 | tcg_gen_ld_tl(cpu_tmp0, cpu_env, offsetof(CPUState, regs[R_ECX])); | |
693 | gen_extu(size + 1, cpu_tmp0); | |
cb63669a | 694 | tcg_gen_brcondi_tl(TCG_COND_NE, cpu_tmp0, 0, label1); |
6e0d8677 FB |
695 | } |
696 | ||
697 | static inline void gen_op_jz_ecx(int size, int label1) | |
698 | { | |
699 | tcg_gen_ld_tl(cpu_tmp0, cpu_env, offsetof(CPUState, regs[R_ECX])); | |
700 | gen_extu(size + 1, cpu_tmp0); | |
cb63669a | 701 | tcg_gen_brcondi_tl(TCG_COND_EQ, cpu_tmp0, 0, label1); |
6e0d8677 | 702 | } |
2c0262af | 703 | |
b8b6a50b FB |
704 | static void *helper_in_func[3] = { |
705 | helper_inb, | |
706 | helper_inw, | |
707 | helper_inl, | |
2c0262af FB |
708 | }; |
709 | ||
b8b6a50b FB |
710 | static void *helper_out_func[3] = { |
711 | helper_outb, | |
712 | helper_outw, | |
713 | helper_outl, | |
2c0262af FB |
714 | }; |
715 | ||
b8b6a50b FB |
716 | static void *gen_check_io_func[3] = { |
717 | helper_check_iob, | |
718 | helper_check_iow, | |
719 | helper_check_iol, | |
f115e911 FB |
720 | }; |
721 | ||
b8b6a50b FB |
722 | static void gen_check_io(DisasContext *s, int ot, target_ulong cur_eip, |
723 | uint32_t svm_flags) | |
f115e911 | 724 | { |
b8b6a50b FB |
725 | int state_saved; |
726 | target_ulong next_eip; | |
727 | ||
728 | state_saved = 0; | |
f115e911 FB |
729 | if (s->pe && (s->cpl > s->iopl || s->vm86)) { |
730 | if (s->cc_op != CC_OP_DYNAMIC) | |
731 | gen_op_set_cc_op(s->cc_op); | |
14ce26e7 | 732 | gen_jmp_im(cur_eip); |
b8b6a50b | 733 | state_saved = 1; |
b6abf97d | 734 | tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]); |
b8b6a50b | 735 | tcg_gen_helper_0_1(gen_check_io_func[ot], |
b6abf97d | 736 | cpu_tmp2_i32); |
b8b6a50b | 737 | } |
872929aa | 738 | if(s->flags & HF_SVMI_MASK) { |
b8b6a50b FB |
739 | if (!state_saved) { |
740 | if (s->cc_op != CC_OP_DYNAMIC) | |
741 | gen_op_set_cc_op(s->cc_op); | |
742 | gen_jmp_im(cur_eip); | |
743 | state_saved = 1; | |
744 | } | |
745 | svm_flags |= (1 << (4 + ot)); | |
746 | next_eip = s->pc - s->cs_base; | |
b6abf97d | 747 | tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]); |
b8b6a50b | 748 | tcg_gen_helper_0_3(helper_svm_check_io, |
b6abf97d | 749 | cpu_tmp2_i32, |
b8b6a50b FB |
750 | tcg_const_i32(svm_flags), |
751 | tcg_const_i32(next_eip - cur_eip)); | |
f115e911 FB |
752 | } |
753 | } | |
754 | ||
2c0262af FB |
755 | static inline void gen_movs(DisasContext *s, int ot) |
756 | { | |
757 | gen_string_movl_A0_ESI(s); | |
57fec1fe | 758 | gen_op_ld_T0_A0(ot + s->mem_index); |
2c0262af | 759 | gen_string_movl_A0_EDI(s); |
57fec1fe | 760 | gen_op_st_T0_A0(ot + s->mem_index); |
6e0d8677 FB |
761 | gen_op_movl_T0_Dshift(ot); |
762 | gen_op_add_reg_T0(s->aflag, R_ESI); | |
763 | gen_op_add_reg_T0(s->aflag, R_EDI); | |
2c0262af FB |
764 | } |
765 | ||
766 | static inline void gen_update_cc_op(DisasContext *s) | |
767 | { | |
768 | if (s->cc_op != CC_OP_DYNAMIC) { | |
769 | gen_op_set_cc_op(s->cc_op); | |
770 | s->cc_op = CC_OP_DYNAMIC; | |
771 | } | |
772 | } | |
773 | ||
b6abf97d FB |
774 | static void gen_op_update1_cc(void) |
775 | { | |
776 | tcg_gen_discard_tl(cpu_cc_src); | |
777 | tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]); | |
778 | } | |
779 | ||
780 | static void gen_op_update2_cc(void) | |
781 | { | |
782 | tcg_gen_mov_tl(cpu_cc_src, cpu_T[1]); | |
783 | tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]); | |
784 | } | |
785 | ||
786 | static inline void gen_op_cmpl_T0_T1_cc(void) | |
787 | { | |
788 | tcg_gen_mov_tl(cpu_cc_src, cpu_T[1]); | |
789 | tcg_gen_sub_tl(cpu_cc_dst, cpu_T[0], cpu_T[1]); | |
790 | } | |
791 | ||
792 | static inline void gen_op_testl_T0_T1_cc(void) | |
793 | { | |
794 | tcg_gen_discard_tl(cpu_cc_src); | |
795 | tcg_gen_and_tl(cpu_cc_dst, cpu_T[0], cpu_T[1]); | |
796 | } | |
797 | ||
798 | static void gen_op_update_neg_cc(void) | |
799 | { | |
800 | tcg_gen_neg_tl(cpu_cc_src, cpu_T[0]); | |
801 | tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]); | |
802 | } | |
803 | ||
8e1c85e3 FB |
804 | /* compute eflags.C to reg */ |
805 | static void gen_compute_eflags_c(TCGv reg) | |
806 | { | |
807 | #if TCG_TARGET_REG_BITS == 32 | |
808 | tcg_gen_shli_i32(cpu_tmp2_i32, cpu_cc_op, 3); | |
809 | tcg_gen_addi_i32(cpu_tmp2_i32, cpu_tmp2_i32, | |
810 | (long)cc_table + offsetof(CCTable, compute_c)); | |
811 | tcg_gen_ld_i32(cpu_tmp2_i32, cpu_tmp2_i32, 0); | |
812 | tcg_gen_call(&tcg_ctx, cpu_tmp2_i32, TCG_CALL_PURE, | |
813 | 1, &cpu_tmp2_i32, 0, NULL); | |
814 | #else | |
815 | tcg_gen_extu_i32_tl(cpu_tmp1_i64, cpu_cc_op); | |
816 | tcg_gen_shli_i64(cpu_tmp1_i64, cpu_tmp1_i64, 4); | |
817 | tcg_gen_addi_i64(cpu_tmp1_i64, cpu_tmp1_i64, | |
818 | (long)cc_table + offsetof(CCTable, compute_c)); | |
819 | tcg_gen_ld_i64(cpu_tmp1_i64, cpu_tmp1_i64, 0); | |
820 | tcg_gen_call(&tcg_ctx, cpu_tmp1_i64, TCG_CALL_PURE, | |
821 | 1, &cpu_tmp2_i32, 0, NULL); | |
822 | #endif | |
823 | tcg_gen_extu_i32_tl(reg, cpu_tmp2_i32); | |
824 | } | |
825 | ||
826 | /* compute all eflags to cc_src */ | |
827 | static void gen_compute_eflags(TCGv reg) | |
828 | { | |
829 | #if TCG_TARGET_REG_BITS == 32 | |
830 | tcg_gen_shli_i32(cpu_tmp2_i32, cpu_cc_op, 3); | |
831 | tcg_gen_addi_i32(cpu_tmp2_i32, cpu_tmp2_i32, | |
832 | (long)cc_table + offsetof(CCTable, compute_all)); | |
833 | tcg_gen_ld_i32(cpu_tmp2_i32, cpu_tmp2_i32, 0); | |
834 | tcg_gen_call(&tcg_ctx, cpu_tmp2_i32, TCG_CALL_PURE, | |
835 | 1, &cpu_tmp2_i32, 0, NULL); | |
836 | #else | |
837 | tcg_gen_extu_i32_tl(cpu_tmp1_i64, cpu_cc_op); | |
838 | tcg_gen_shli_i64(cpu_tmp1_i64, cpu_tmp1_i64, 4); | |
839 | tcg_gen_addi_i64(cpu_tmp1_i64, cpu_tmp1_i64, | |
840 | (long)cc_table + offsetof(CCTable, compute_all)); | |
841 | tcg_gen_ld_i64(cpu_tmp1_i64, cpu_tmp1_i64, 0); | |
842 | tcg_gen_call(&tcg_ctx, cpu_tmp1_i64, TCG_CALL_PURE, | |
843 | 1, &cpu_tmp2_i32, 0, NULL); | |
844 | #endif | |
845 | tcg_gen_extu_i32_tl(reg, cpu_tmp2_i32); | |
846 | } | |
847 | ||
1e4840bf | 848 | static inline void gen_setcc_slow_T0(DisasContext *s, int jcc_op) |
8e1c85e3 | 849 | { |
1e4840bf FB |
850 | if (s->cc_op != CC_OP_DYNAMIC) |
851 | gen_op_set_cc_op(s->cc_op); | |
852 | switch(jcc_op) { | |
8e1c85e3 FB |
853 | case JCC_O: |
854 | gen_compute_eflags(cpu_T[0]); | |
855 | tcg_gen_shri_tl(cpu_T[0], cpu_T[0], 11); | |
856 | tcg_gen_andi_tl(cpu_T[0], cpu_T[0], 1); | |
857 | break; | |
858 | case JCC_B: | |
859 | gen_compute_eflags_c(cpu_T[0]); | |
860 | break; | |
861 | case JCC_Z: | |
862 | gen_compute_eflags(cpu_T[0]); | |
863 | tcg_gen_shri_tl(cpu_T[0], cpu_T[0], 6); | |
864 | tcg_gen_andi_tl(cpu_T[0], cpu_T[0], 1); | |
865 | break; | |
866 | case JCC_BE: | |
867 | gen_compute_eflags(cpu_tmp0); | |
868 | tcg_gen_shri_tl(cpu_T[0], cpu_tmp0, 6); | |
869 | tcg_gen_or_tl(cpu_T[0], cpu_T[0], cpu_tmp0); | |
870 | tcg_gen_andi_tl(cpu_T[0], cpu_T[0], 1); | |
871 | break; | |
872 | case JCC_S: | |
873 | gen_compute_eflags(cpu_T[0]); | |
874 | tcg_gen_shri_tl(cpu_T[0], cpu_T[0], 7); | |
875 | tcg_gen_andi_tl(cpu_T[0], cpu_T[0], 1); | |
876 | break; | |
877 | case JCC_P: | |
878 | gen_compute_eflags(cpu_T[0]); | |
879 | tcg_gen_shri_tl(cpu_T[0], cpu_T[0], 2); | |
880 | tcg_gen_andi_tl(cpu_T[0], cpu_T[0], 1); | |
881 | break; | |
882 | case JCC_L: | |
883 | gen_compute_eflags(cpu_tmp0); | |
884 | tcg_gen_shri_tl(cpu_T[0], cpu_tmp0, 11); /* CC_O */ | |
885 | tcg_gen_shri_tl(cpu_tmp0, cpu_tmp0, 7); /* CC_S */ | |
886 | tcg_gen_xor_tl(cpu_T[0], cpu_T[0], cpu_tmp0); | |
887 | tcg_gen_andi_tl(cpu_T[0], cpu_T[0], 1); | |
888 | break; | |
889 | default: | |
890 | case JCC_LE: | |
891 | gen_compute_eflags(cpu_tmp0); | |
892 | tcg_gen_shri_tl(cpu_T[0], cpu_tmp0, 11); /* CC_O */ | |
893 | tcg_gen_shri_tl(cpu_tmp4, cpu_tmp0, 7); /* CC_S */ | |
894 | tcg_gen_shri_tl(cpu_tmp0, cpu_tmp0, 6); /* CC_Z */ | |
895 | tcg_gen_xor_tl(cpu_T[0], cpu_T[0], cpu_tmp4); | |
896 | tcg_gen_or_tl(cpu_T[0], cpu_T[0], cpu_tmp0); | |
897 | tcg_gen_andi_tl(cpu_T[0], cpu_T[0], 1); | |
898 | break; | |
899 | } | |
900 | } | |
901 | ||
902 | /* return true if setcc_slow is not needed (WARNING: must be kept in | |
903 | sync with gen_jcc1) */ | |
904 | static int is_fast_jcc_case(DisasContext *s, int b) | |
905 | { | |
906 | int jcc_op; | |
907 | jcc_op = (b >> 1) & 7; | |
908 | switch(s->cc_op) { | |
909 | /* we optimize the cmp/jcc case */ | |
910 | case CC_OP_SUBB: | |
911 | case CC_OP_SUBW: | |
912 | case CC_OP_SUBL: | |
913 | case CC_OP_SUBQ: | |
914 | if (jcc_op == JCC_O || jcc_op == JCC_P) | |
915 | goto slow_jcc; | |
916 | break; | |
917 | ||
918 | /* some jumps are easy to compute */ | |
919 | case CC_OP_ADDB: | |
920 | case CC_OP_ADDW: | |
921 | case CC_OP_ADDL: | |
922 | case CC_OP_ADDQ: | |
923 | ||
924 | case CC_OP_LOGICB: | |
925 | case CC_OP_LOGICW: | |
926 | case CC_OP_LOGICL: | |
927 | case CC_OP_LOGICQ: | |
928 | ||
929 | case CC_OP_INCB: | |
930 | case CC_OP_INCW: | |
931 | case CC_OP_INCL: | |
932 | case CC_OP_INCQ: | |
933 | ||
934 | case CC_OP_DECB: | |
935 | case CC_OP_DECW: | |
936 | case CC_OP_DECL: | |
937 | case CC_OP_DECQ: | |
938 | ||
939 | case CC_OP_SHLB: | |
940 | case CC_OP_SHLW: | |
941 | case CC_OP_SHLL: | |
942 | case CC_OP_SHLQ: | |
943 | if (jcc_op != JCC_Z && jcc_op != JCC_S) | |
944 | goto slow_jcc; | |
945 | break; | |
946 | default: | |
947 | slow_jcc: | |
948 | return 0; | |
949 | } | |
950 | return 1; | |
951 | } | |
952 | ||
953 | /* generate a conditional jump to label 'l1' according to jump opcode | |
954 | value 'b'. In the fast case, T0 is guaranted not to be used. */ | |
955 | static inline void gen_jcc1(DisasContext *s, int cc_op, int b, int l1) | |
956 | { | |
957 | int inv, jcc_op, size, cond; | |
958 | TCGv t0; | |
959 | ||
960 | inv = b & 1; | |
961 | jcc_op = (b >> 1) & 7; | |
962 | ||
963 | switch(cc_op) { | |
964 | /* we optimize the cmp/jcc case */ | |
965 | case CC_OP_SUBB: | |
966 | case CC_OP_SUBW: | |
967 | case CC_OP_SUBL: | |
968 | case CC_OP_SUBQ: | |
969 | ||
970 | size = cc_op - CC_OP_SUBB; | |
971 | switch(jcc_op) { | |
972 | case JCC_Z: | |
973 | fast_jcc_z: | |
974 | switch(size) { | |
975 | case 0: | |
976 | tcg_gen_andi_tl(cpu_tmp0, cpu_cc_dst, 0xff); | |
977 | t0 = cpu_tmp0; | |
978 | break; | |
979 | case 1: | |
980 | tcg_gen_andi_tl(cpu_tmp0, cpu_cc_dst, 0xffff); | |
981 | t0 = cpu_tmp0; | |
982 | break; | |
983 | #ifdef TARGET_X86_64 | |
984 | case 2: | |
985 | tcg_gen_andi_tl(cpu_tmp0, cpu_cc_dst, 0xffffffff); | |
986 | t0 = cpu_tmp0; | |
987 | break; | |
988 | #endif | |
989 | default: | |
990 | t0 = cpu_cc_dst; | |
991 | break; | |
992 | } | |
cb63669a | 993 | tcg_gen_brcondi_tl(inv ? TCG_COND_NE : TCG_COND_EQ, t0, 0, l1); |
8e1c85e3 FB |
994 | break; |
995 | case JCC_S: | |
996 | fast_jcc_s: | |
997 | switch(size) { | |
998 | case 0: | |
999 | tcg_gen_andi_tl(cpu_tmp0, cpu_cc_dst, 0x80); | |
cb63669a PB |
1000 | tcg_gen_brcondi_tl(inv ? TCG_COND_EQ : TCG_COND_NE, cpu_tmp0, |
1001 | 0, l1); | |
8e1c85e3 FB |
1002 | break; |
1003 | case 1: | |
1004 | tcg_gen_andi_tl(cpu_tmp0, cpu_cc_dst, 0x8000); | |
cb63669a PB |
1005 | tcg_gen_brcondi_tl(inv ? TCG_COND_EQ : TCG_COND_NE, cpu_tmp0, |
1006 | 0, l1); | |
8e1c85e3 FB |
1007 | break; |
1008 | #ifdef TARGET_X86_64 | |
1009 | case 2: | |
1010 | tcg_gen_andi_tl(cpu_tmp0, cpu_cc_dst, 0x80000000); | |
cb63669a PB |
1011 | tcg_gen_brcondi_tl(inv ? TCG_COND_EQ : TCG_COND_NE, cpu_tmp0, |
1012 | 0, l1); | |
8e1c85e3 FB |
1013 | break; |
1014 | #endif | |
1015 | default: | |
cb63669a PB |
1016 | tcg_gen_brcondi_tl(inv ? TCG_COND_GE : TCG_COND_LT, cpu_cc_dst, |
1017 | 0, l1); | |
8e1c85e3 FB |
1018 | break; |
1019 | } | |
1020 | break; | |
1021 | ||
1022 | case JCC_B: | |
1023 | cond = inv ? TCG_COND_GEU : TCG_COND_LTU; | |
1024 | goto fast_jcc_b; | |
1025 | case JCC_BE: | |
1026 | cond = inv ? TCG_COND_GTU : TCG_COND_LEU; | |
1027 | fast_jcc_b: | |
1028 | tcg_gen_add_tl(cpu_tmp4, cpu_cc_dst, cpu_cc_src); | |
1029 | switch(size) { | |
1030 | case 0: | |
1031 | t0 = cpu_tmp0; | |
1032 | tcg_gen_andi_tl(cpu_tmp4, cpu_tmp4, 0xff); | |
1033 | tcg_gen_andi_tl(t0, cpu_cc_src, 0xff); | |
1034 | break; | |
1035 | case 1: | |
1036 | t0 = cpu_tmp0; | |
1037 | tcg_gen_andi_tl(cpu_tmp4, cpu_tmp4, 0xffff); | |
1038 | tcg_gen_andi_tl(t0, cpu_cc_src, 0xffff); | |
1039 | break; | |
1040 | #ifdef TARGET_X86_64 | |
1041 | case 2: | |
1042 | t0 = cpu_tmp0; | |
1043 | tcg_gen_andi_tl(cpu_tmp4, cpu_tmp4, 0xffffffff); | |
1044 | tcg_gen_andi_tl(t0, cpu_cc_src, 0xffffffff); | |
1045 | break; | |
1046 | #endif | |
1047 | default: | |
1048 | t0 = cpu_cc_src; | |
1049 | break; | |
1050 | } | |
1051 | tcg_gen_brcond_tl(cond, cpu_tmp4, t0, l1); | |
1052 | break; | |
1053 | ||
1054 | case JCC_L: | |
1055 | cond = inv ? TCG_COND_GE : TCG_COND_LT; | |
1056 | goto fast_jcc_l; | |
1057 | case JCC_LE: | |
1058 | cond = inv ? TCG_COND_GT : TCG_COND_LE; | |
1059 | fast_jcc_l: | |
1060 | tcg_gen_add_tl(cpu_tmp4, cpu_cc_dst, cpu_cc_src); | |
1061 | switch(size) { | |
1062 | case 0: | |
1063 | t0 = cpu_tmp0; | |
1064 | tcg_gen_ext8s_tl(cpu_tmp4, cpu_tmp4); | |
1065 | tcg_gen_ext8s_tl(t0, cpu_cc_src); | |
1066 | break; | |
1067 | case 1: | |
1068 | t0 = cpu_tmp0; | |
1069 | tcg_gen_ext16s_tl(cpu_tmp4, cpu_tmp4); | |
1070 | tcg_gen_ext16s_tl(t0, cpu_cc_src); | |
1071 | break; | |
1072 | #ifdef TARGET_X86_64 | |
1073 | case 2: | |
1074 | t0 = cpu_tmp0; | |
1075 | tcg_gen_ext32s_tl(cpu_tmp4, cpu_tmp4); | |
1076 | tcg_gen_ext32s_tl(t0, cpu_cc_src); | |
1077 | break; | |
1078 | #endif | |
1079 | default: | |
1080 | t0 = cpu_cc_src; | |
1081 | break; | |
1082 | } | |
1083 | tcg_gen_brcond_tl(cond, cpu_tmp4, t0, l1); | |
1084 | break; | |
1085 | ||
1086 | default: | |
1087 | goto slow_jcc; | |
1088 | } | |
1089 | break; | |
1090 | ||
1091 | /* some jumps are easy to compute */ | |
1092 | case CC_OP_ADDB: | |
1093 | case CC_OP_ADDW: | |
1094 | case CC_OP_ADDL: | |
1095 | case CC_OP_ADDQ: | |
1096 | ||
1097 | case CC_OP_ADCB: | |
1098 | case CC_OP_ADCW: | |
1099 | case CC_OP_ADCL: | |
1100 | case CC_OP_ADCQ: | |
1101 | ||
1102 | case CC_OP_SBBB: | |
1103 | case CC_OP_SBBW: | |
1104 | case CC_OP_SBBL: | |
1105 | case CC_OP_SBBQ: | |
1106 | ||
1107 | case CC_OP_LOGICB: | |
1108 | case CC_OP_LOGICW: | |
1109 | case CC_OP_LOGICL: | |
1110 | case CC_OP_LOGICQ: | |
1111 | ||
1112 | case CC_OP_INCB: | |
1113 | case CC_OP_INCW: | |
1114 | case CC_OP_INCL: | |
1115 | case CC_OP_INCQ: | |
1116 | ||
1117 | case CC_OP_DECB: | |
1118 | case CC_OP_DECW: | |
1119 | case CC_OP_DECL: | |
1120 | case CC_OP_DECQ: | |
1121 | ||
1122 | case CC_OP_SHLB: | |
1123 | case CC_OP_SHLW: | |
1124 | case CC_OP_SHLL: | |
1125 | case CC_OP_SHLQ: | |
1126 | ||
1127 | case CC_OP_SARB: | |
1128 | case CC_OP_SARW: | |
1129 | case CC_OP_SARL: | |
1130 | case CC_OP_SARQ: | |
1131 | switch(jcc_op) { | |
1132 | case JCC_Z: | |
1133 | size = (cc_op - CC_OP_ADDB) & 3; | |
1134 | goto fast_jcc_z; | |
1135 | case JCC_S: | |
1136 | size = (cc_op - CC_OP_ADDB) & 3; | |
1137 | goto fast_jcc_s; | |
1138 | default: | |
1139 | goto slow_jcc; | |
1140 | } | |
1141 | break; | |
1142 | default: | |
1143 | slow_jcc: | |
1e4840bf | 1144 | gen_setcc_slow_T0(s, jcc_op); |
cb63669a PB |
1145 | tcg_gen_brcondi_tl(inv ? TCG_COND_EQ : TCG_COND_NE, |
1146 | cpu_T[0], 0, l1); | |
8e1c85e3 FB |
1147 | break; |
1148 | } | |
1149 | } | |
1150 | ||
14ce26e7 FB |
1151 | /* XXX: does not work with gdbstub "ice" single step - not a |
1152 | serious problem */ | |
1153 | static int gen_jz_ecx_string(DisasContext *s, target_ulong next_eip) | |
2c0262af | 1154 | { |
14ce26e7 FB |
1155 | int l1, l2; |
1156 | ||
1157 | l1 = gen_new_label(); | |
1158 | l2 = gen_new_label(); | |
6e0d8677 | 1159 | gen_op_jnz_ecx(s->aflag, l1); |
14ce26e7 FB |
1160 | gen_set_label(l2); |
1161 | gen_jmp_tb(s, next_eip, 1); | |
1162 | gen_set_label(l1); | |
1163 | return l2; | |
2c0262af FB |
1164 | } |
1165 | ||
1166 | static inline void gen_stos(DisasContext *s, int ot) | |
1167 | { | |
57fec1fe | 1168 | gen_op_mov_TN_reg(OT_LONG, 0, R_EAX); |
2c0262af | 1169 | gen_string_movl_A0_EDI(s); |
57fec1fe | 1170 | gen_op_st_T0_A0(ot + s->mem_index); |
6e0d8677 FB |
1171 | gen_op_movl_T0_Dshift(ot); |
1172 | gen_op_add_reg_T0(s->aflag, R_EDI); | |
2c0262af FB |
1173 | } |
1174 | ||
1175 | static inline void gen_lods(DisasContext *s, int ot) | |
1176 | { | |
1177 | gen_string_movl_A0_ESI(s); | |
57fec1fe FB |
1178 | gen_op_ld_T0_A0(ot + s->mem_index); |
1179 | gen_op_mov_reg_T0(ot, R_EAX); | |
6e0d8677 FB |
1180 | gen_op_movl_T0_Dshift(ot); |
1181 | gen_op_add_reg_T0(s->aflag, R_ESI); | |
2c0262af FB |
1182 | } |
1183 | ||
1184 | static inline void gen_scas(DisasContext *s, int ot) | |
1185 | { | |
57fec1fe | 1186 | gen_op_mov_TN_reg(OT_LONG, 0, R_EAX); |
2c0262af | 1187 | gen_string_movl_A0_EDI(s); |
57fec1fe | 1188 | gen_op_ld_T1_A0(ot + s->mem_index); |
2c0262af | 1189 | gen_op_cmpl_T0_T1_cc(); |
6e0d8677 FB |
1190 | gen_op_movl_T0_Dshift(ot); |
1191 | gen_op_add_reg_T0(s->aflag, R_EDI); | |
2c0262af FB |
1192 | } |
1193 | ||
1194 | static inline void gen_cmps(DisasContext *s, int ot) | |
1195 | { | |
1196 | gen_string_movl_A0_ESI(s); | |
57fec1fe | 1197 | gen_op_ld_T0_A0(ot + s->mem_index); |
2c0262af | 1198 | gen_string_movl_A0_EDI(s); |
57fec1fe | 1199 | gen_op_ld_T1_A0(ot + s->mem_index); |
2c0262af | 1200 | gen_op_cmpl_T0_T1_cc(); |
6e0d8677 FB |
1201 | gen_op_movl_T0_Dshift(ot); |
1202 | gen_op_add_reg_T0(s->aflag, R_ESI); | |
1203 | gen_op_add_reg_T0(s->aflag, R_EDI); | |
2c0262af FB |
1204 | } |
1205 | ||
1206 | static inline void gen_ins(DisasContext *s, int ot) | |
1207 | { | |
2e70f6ef PB |
1208 | if (use_icount) |
1209 | gen_io_start(); | |
2c0262af | 1210 | gen_string_movl_A0_EDI(s); |
6e0d8677 FB |
1211 | /* Note: we must do this dummy write first to be restartable in |
1212 | case of page fault. */ | |
9772c73b | 1213 | gen_op_movl_T0_0(); |
57fec1fe | 1214 | gen_op_st_T0_A0(ot + s->mem_index); |
b8b6a50b | 1215 | gen_op_mov_TN_reg(OT_WORD, 1, R_EDX); |
b6abf97d FB |
1216 | tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[1]); |
1217 | tcg_gen_andi_i32(cpu_tmp2_i32, cpu_tmp2_i32, 0xffff); | |
1218 | tcg_gen_helper_1_1(helper_in_func[ot], cpu_T[0], cpu_tmp2_i32); | |
57fec1fe | 1219 | gen_op_st_T0_A0(ot + s->mem_index); |
6e0d8677 FB |
1220 | gen_op_movl_T0_Dshift(ot); |
1221 | gen_op_add_reg_T0(s->aflag, R_EDI); | |
2e70f6ef PB |
1222 | if (use_icount) |
1223 | gen_io_end(); | |
2c0262af FB |
1224 | } |
1225 | ||
1226 | static inline void gen_outs(DisasContext *s, int ot) | |
1227 | { | |
2e70f6ef PB |
1228 | if (use_icount) |
1229 | gen_io_start(); | |
2c0262af | 1230 | gen_string_movl_A0_ESI(s); |
57fec1fe | 1231 | gen_op_ld_T0_A0(ot + s->mem_index); |
b8b6a50b FB |
1232 | |
1233 | gen_op_mov_TN_reg(OT_WORD, 1, R_EDX); | |
b6abf97d FB |
1234 | tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[1]); |
1235 | tcg_gen_andi_i32(cpu_tmp2_i32, cpu_tmp2_i32, 0xffff); | |
1236 | tcg_gen_trunc_tl_i32(cpu_tmp3_i32, cpu_T[0]); | |
1237 | tcg_gen_helper_0_2(helper_out_func[ot], cpu_tmp2_i32, cpu_tmp3_i32); | |
b8b6a50b | 1238 | |
6e0d8677 FB |
1239 | gen_op_movl_T0_Dshift(ot); |
1240 | gen_op_add_reg_T0(s->aflag, R_ESI); | |
2e70f6ef PB |
1241 | if (use_icount) |
1242 | gen_io_end(); | |
2c0262af FB |
1243 | } |
1244 | ||
1245 | /* same method as Valgrind : we generate jumps to current or next | |
1246 | instruction */ | |
1247 | #define GEN_REPZ(op) \ | |
1248 | static inline void gen_repz_ ## op(DisasContext *s, int ot, \ | |
14ce26e7 | 1249 | target_ulong cur_eip, target_ulong next_eip) \ |
2c0262af | 1250 | { \ |
14ce26e7 | 1251 | int l2;\ |
2c0262af | 1252 | gen_update_cc_op(s); \ |
14ce26e7 | 1253 | l2 = gen_jz_ecx_string(s, next_eip); \ |
2c0262af | 1254 | gen_ ## op(s, ot); \ |
6e0d8677 | 1255 | gen_op_add_reg_im(s->aflag, R_ECX, -1); \ |
2c0262af FB |
1256 | /* a loop would cause two single step exceptions if ECX = 1 \ |
1257 | before rep string_insn */ \ | |
1258 | if (!s->jmp_opt) \ | |
6e0d8677 | 1259 | gen_op_jz_ecx(s->aflag, l2); \ |
2c0262af FB |
1260 | gen_jmp(s, cur_eip); \ |
1261 | } | |
1262 | ||
1263 | #define GEN_REPZ2(op) \ | |
1264 | static inline void gen_repz_ ## op(DisasContext *s, int ot, \ | |
14ce26e7 FB |
1265 | target_ulong cur_eip, \ |
1266 | target_ulong next_eip, \ | |
2c0262af FB |
1267 | int nz) \ |
1268 | { \ | |
14ce26e7 | 1269 | int l2;\ |
2c0262af | 1270 | gen_update_cc_op(s); \ |
14ce26e7 | 1271 | l2 = gen_jz_ecx_string(s, next_eip); \ |
2c0262af | 1272 | gen_ ## op(s, ot); \ |
6e0d8677 | 1273 | gen_op_add_reg_im(s->aflag, R_ECX, -1); \ |
2c0262af | 1274 | gen_op_set_cc_op(CC_OP_SUBB + ot); \ |
8e1c85e3 | 1275 | gen_jcc1(s, CC_OP_SUBB + ot, (JCC_Z << 1) | (nz ^ 1), l2); \ |
2c0262af | 1276 | if (!s->jmp_opt) \ |
6e0d8677 | 1277 | gen_op_jz_ecx(s->aflag, l2); \ |
2c0262af FB |
1278 | gen_jmp(s, cur_eip); \ |
1279 | } | |
1280 | ||
1281 | GEN_REPZ(movs) | |
1282 | GEN_REPZ(stos) | |
1283 | GEN_REPZ(lods) | |
1284 | GEN_REPZ(ins) | |
1285 | GEN_REPZ(outs) | |
1286 | GEN_REPZ2(scas) | |
1287 | GEN_REPZ2(cmps) | |
1288 | ||
19e6c4b8 FB |
1289 | static void *helper_fp_arith_ST0_FT0[8] = { |
1290 | helper_fadd_ST0_FT0, | |
1291 | helper_fmul_ST0_FT0, | |
1292 | helper_fcom_ST0_FT0, | |
1293 | helper_fcom_ST0_FT0, | |
1294 | helper_fsub_ST0_FT0, | |
1295 | helper_fsubr_ST0_FT0, | |
1296 | helper_fdiv_ST0_FT0, | |
1297 | helper_fdivr_ST0_FT0, | |
2c0262af FB |
1298 | }; |
1299 | ||
1300 | /* NOTE the exception in "r" op ordering */ | |
19e6c4b8 FB |
1301 | static void *helper_fp_arith_STN_ST0[8] = { |
1302 | helper_fadd_STN_ST0, | |
1303 | helper_fmul_STN_ST0, | |
2c0262af FB |
1304 | NULL, |
1305 | NULL, | |
19e6c4b8 FB |
1306 | helper_fsubr_STN_ST0, |
1307 | helper_fsub_STN_ST0, | |
1308 | helper_fdivr_STN_ST0, | |
1309 | helper_fdiv_STN_ST0, | |
2c0262af FB |
1310 | }; |
1311 | ||
1312 | /* if d == OR_TMP0, it means memory operand (address in A0) */ | |
1313 | static void gen_op(DisasContext *s1, int op, int ot, int d) | |
1314 | { | |
2c0262af | 1315 | if (d != OR_TMP0) { |
57fec1fe | 1316 | gen_op_mov_TN_reg(ot, 0, d); |
2c0262af | 1317 | } else { |
57fec1fe | 1318 | gen_op_ld_T0_A0(ot + s1->mem_index); |
2c0262af FB |
1319 | } |
1320 | switch(op) { | |
1321 | case OP_ADCL: | |
cad3a37d FB |
1322 | if (s1->cc_op != CC_OP_DYNAMIC) |
1323 | gen_op_set_cc_op(s1->cc_op); | |
1324 | gen_compute_eflags_c(cpu_tmp4); | |
1325 | tcg_gen_add_tl(cpu_T[0], cpu_T[0], cpu_T[1]); | |
1326 | tcg_gen_add_tl(cpu_T[0], cpu_T[0], cpu_tmp4); | |
1327 | if (d != OR_TMP0) | |
1328 | gen_op_mov_reg_T0(ot, d); | |
1329 | else | |
1330 | gen_op_st_T0_A0(ot + s1->mem_index); | |
1331 | tcg_gen_mov_tl(cpu_cc_src, cpu_T[1]); | |
1332 | tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]); | |
1333 | tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_tmp4); | |
1334 | tcg_gen_shli_i32(cpu_tmp2_i32, cpu_tmp2_i32, 2); | |
1335 | tcg_gen_addi_i32(cpu_cc_op, cpu_tmp2_i32, CC_OP_ADDB + ot); | |
1336 | s1->cc_op = CC_OP_DYNAMIC; | |
1337 | break; | |
2c0262af FB |
1338 | case OP_SBBL: |
1339 | if (s1->cc_op != CC_OP_DYNAMIC) | |
1340 | gen_op_set_cc_op(s1->cc_op); | |
cad3a37d FB |
1341 | gen_compute_eflags_c(cpu_tmp4); |
1342 | tcg_gen_sub_tl(cpu_T[0], cpu_T[0], cpu_T[1]); | |
1343 | tcg_gen_sub_tl(cpu_T[0], cpu_T[0], cpu_tmp4); | |
1344 | if (d != OR_TMP0) | |
57fec1fe | 1345 | gen_op_mov_reg_T0(ot, d); |
cad3a37d FB |
1346 | else |
1347 | gen_op_st_T0_A0(ot + s1->mem_index); | |
1348 | tcg_gen_mov_tl(cpu_cc_src, cpu_T[1]); | |
1349 | tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]); | |
1350 | tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_tmp4); | |
1351 | tcg_gen_shli_i32(cpu_tmp2_i32, cpu_tmp2_i32, 2); | |
1352 | tcg_gen_addi_i32(cpu_cc_op, cpu_tmp2_i32, CC_OP_SUBB + ot); | |
2c0262af | 1353 | s1->cc_op = CC_OP_DYNAMIC; |
cad3a37d | 1354 | break; |
2c0262af FB |
1355 | case OP_ADDL: |
1356 | gen_op_addl_T0_T1(); | |
cad3a37d FB |
1357 | if (d != OR_TMP0) |
1358 | gen_op_mov_reg_T0(ot, d); | |
1359 | else | |
1360 | gen_op_st_T0_A0(ot + s1->mem_index); | |
1361 | gen_op_update2_cc(); | |
2c0262af | 1362 | s1->cc_op = CC_OP_ADDB + ot; |
2c0262af FB |
1363 | break; |
1364 | case OP_SUBL: | |
57fec1fe | 1365 | tcg_gen_sub_tl(cpu_T[0], cpu_T[0], cpu_T[1]); |
cad3a37d FB |
1366 | if (d != OR_TMP0) |
1367 | gen_op_mov_reg_T0(ot, d); | |
1368 | else | |
1369 | gen_op_st_T0_A0(ot + s1->mem_index); | |
1370 | gen_op_update2_cc(); | |
2c0262af | 1371 | s1->cc_op = CC_OP_SUBB + ot; |
2c0262af FB |
1372 | break; |
1373 | default: | |
1374 | case OP_ANDL: | |
57fec1fe | 1375 | tcg_gen_and_tl(cpu_T[0], cpu_T[0], cpu_T[1]); |
cad3a37d FB |
1376 | if (d != OR_TMP0) |
1377 | gen_op_mov_reg_T0(ot, d); | |
1378 | else | |
1379 | gen_op_st_T0_A0(ot + s1->mem_index); | |
1380 | gen_op_update1_cc(); | |
57fec1fe | 1381 | s1->cc_op = CC_OP_LOGICB + ot; |
57fec1fe | 1382 | break; |
2c0262af | 1383 | case OP_ORL: |
57fec1fe | 1384 | tcg_gen_or_tl(cpu_T[0], cpu_T[0], cpu_T[1]); |
cad3a37d FB |
1385 | if (d != OR_TMP0) |
1386 | gen_op_mov_reg_T0(ot, d); | |
1387 | else | |
1388 | gen_op_st_T0_A0(ot + s1->mem_index); | |
1389 | gen_op_update1_cc(); | |
57fec1fe | 1390 | s1->cc_op = CC_OP_LOGICB + ot; |
57fec1fe | 1391 | break; |
2c0262af | 1392 | case OP_XORL: |
57fec1fe | 1393 | tcg_gen_xor_tl(cpu_T[0], cpu_T[0], cpu_T[1]); |
cad3a37d FB |
1394 | if (d != OR_TMP0) |
1395 | gen_op_mov_reg_T0(ot, d); | |
1396 | else | |
1397 | gen_op_st_T0_A0(ot + s1->mem_index); | |
1398 | gen_op_update1_cc(); | |
2c0262af | 1399 | s1->cc_op = CC_OP_LOGICB + ot; |
2c0262af FB |
1400 | break; |
1401 | case OP_CMPL: | |
1402 | gen_op_cmpl_T0_T1_cc(); | |
1403 | s1->cc_op = CC_OP_SUBB + ot; | |
2c0262af FB |
1404 | break; |
1405 | } | |
b6abf97d FB |
1406 | } |
1407 | ||
2c0262af FB |
1408 | /* if d == OR_TMP0, it means memory operand (address in A0) */ |
1409 | static void gen_inc(DisasContext *s1, int ot, int d, int c) | |
1410 | { | |
1411 | if (d != OR_TMP0) | |
57fec1fe | 1412 | gen_op_mov_TN_reg(ot, 0, d); |
2c0262af | 1413 | else |
57fec1fe | 1414 | gen_op_ld_T0_A0(ot + s1->mem_index); |
2c0262af FB |
1415 | if (s1->cc_op != CC_OP_DYNAMIC) |
1416 | gen_op_set_cc_op(s1->cc_op); | |
1417 | if (c > 0) { | |
b6abf97d | 1418 | tcg_gen_addi_tl(cpu_T[0], cpu_T[0], 1); |
2c0262af FB |
1419 | s1->cc_op = CC_OP_INCB + ot; |
1420 | } else { | |
b6abf97d | 1421 | tcg_gen_addi_tl(cpu_T[0], cpu_T[0], -1); |
2c0262af FB |
1422 | s1->cc_op = CC_OP_DECB + ot; |
1423 | } | |
1424 | if (d != OR_TMP0) | |
57fec1fe | 1425 | gen_op_mov_reg_T0(ot, d); |
2c0262af | 1426 | else |
57fec1fe | 1427 | gen_op_st_T0_A0(ot + s1->mem_index); |
b6abf97d | 1428 | gen_compute_eflags_c(cpu_cc_src); |
cd31fefa | 1429 | tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]); |
2c0262af FB |
1430 | } |
1431 | ||
b6abf97d FB |
1432 | static void gen_shift_rm_T1(DisasContext *s, int ot, int op1, |
1433 | int is_right, int is_arith) | |
2c0262af | 1434 | { |
b6abf97d FB |
1435 | target_ulong mask; |
1436 | int shift_label; | |
1e4840bf FB |
1437 | TCGv t0, t1; |
1438 | ||
b6abf97d FB |
1439 | if (ot == OT_QUAD) |
1440 | mask = 0x3f; | |
2c0262af | 1441 | else |
b6abf97d | 1442 | mask = 0x1f; |
3b46e624 | 1443 | |
b6abf97d FB |
1444 | /* load */ |
1445 | if (op1 == OR_TMP0) | |
1446 | gen_op_ld_T0_A0(ot + s->mem_index); | |
2c0262af | 1447 | else |
b6abf97d FB |
1448 | gen_op_mov_TN_reg(ot, 0, op1); |
1449 | ||
1450 | tcg_gen_andi_tl(cpu_T[1], cpu_T[1], mask); | |
1451 | ||
1452 | tcg_gen_addi_tl(cpu_tmp5, cpu_T[1], -1); | |
1453 | ||
1454 | if (is_right) { | |
1455 | if (is_arith) { | |
f484d386 | 1456 | gen_exts(ot, cpu_T[0]); |
b6abf97d FB |
1457 | tcg_gen_sar_tl(cpu_T3, cpu_T[0], cpu_tmp5); |
1458 | tcg_gen_sar_tl(cpu_T[0], cpu_T[0], cpu_T[1]); | |
1459 | } else { | |
cad3a37d | 1460 | gen_extu(ot, cpu_T[0]); |
b6abf97d FB |
1461 | tcg_gen_shr_tl(cpu_T3, cpu_T[0], cpu_tmp5); |
1462 | tcg_gen_shr_tl(cpu_T[0], cpu_T[0], cpu_T[1]); | |
1463 | } | |
1464 | } else { | |
1465 | tcg_gen_shl_tl(cpu_T3, cpu_T[0], cpu_tmp5); | |
1466 | tcg_gen_shl_tl(cpu_T[0], cpu_T[0], cpu_T[1]); | |
1467 | } | |
1468 | ||
1469 | /* store */ | |
1470 | if (op1 == OR_TMP0) | |
1471 | gen_op_st_T0_A0(ot + s->mem_index); | |
1472 | else | |
1473 | gen_op_mov_reg_T0(ot, op1); | |
1474 | ||
1475 | /* update eflags if non zero shift */ | |
1476 | if (s->cc_op != CC_OP_DYNAMIC) | |
1477 | gen_op_set_cc_op(s->cc_op); | |
1478 | ||
1e4840bf FB |
1479 | /* XXX: inefficient */ |
1480 | t0 = tcg_temp_local_new(TCG_TYPE_TL); | |
1481 | t1 = tcg_temp_local_new(TCG_TYPE_TL); | |
1482 | ||
1483 | tcg_gen_mov_tl(t0, cpu_T[0]); | |
1484 | tcg_gen_mov_tl(t1, cpu_T3); | |
1485 | ||
b6abf97d | 1486 | shift_label = gen_new_label(); |
cb63669a | 1487 | tcg_gen_brcondi_tl(TCG_COND_EQ, cpu_T[1], 0, shift_label); |
b6abf97d | 1488 | |
1e4840bf FB |
1489 | tcg_gen_mov_tl(cpu_cc_src, t1); |
1490 | tcg_gen_mov_tl(cpu_cc_dst, t0); | |
b6abf97d FB |
1491 | if (is_right) |
1492 | tcg_gen_movi_i32(cpu_cc_op, CC_OP_SARB + ot); | |
1493 | else | |
1494 | tcg_gen_movi_i32(cpu_cc_op, CC_OP_SHLB + ot); | |
1495 | ||
1496 | gen_set_label(shift_label); | |
1497 | s->cc_op = CC_OP_DYNAMIC; /* cannot predict flags after */ | |
1e4840bf FB |
1498 | |
1499 | tcg_temp_free(t0); | |
1500 | tcg_temp_free(t1); | |
b6abf97d FB |
1501 | } |
1502 | ||
c1c37968 FB |
1503 | static void gen_shift_rm_im(DisasContext *s, int ot, int op1, int op2, |
1504 | int is_right, int is_arith) | |
1505 | { | |
1506 | int mask; | |
1507 | ||
1508 | if (ot == OT_QUAD) | |
1509 | mask = 0x3f; | |
1510 | else | |
1511 | mask = 0x1f; | |
1512 | ||
1513 | /* load */ | |
1514 | if (op1 == OR_TMP0) | |
1515 | gen_op_ld_T0_A0(ot + s->mem_index); | |
1516 | else | |
1517 | gen_op_mov_TN_reg(ot, 0, op1); | |
1518 | ||
1519 | op2 &= mask; | |
1520 | if (op2 != 0) { | |
1521 | if (is_right) { | |
1522 | if (is_arith) { | |
1523 | gen_exts(ot, cpu_T[0]); | |
2a449d14 | 1524 | tcg_gen_sari_tl(cpu_tmp4, cpu_T[0], op2 - 1); |
c1c37968 FB |
1525 | tcg_gen_sari_tl(cpu_T[0], cpu_T[0], op2); |
1526 | } else { | |
1527 | gen_extu(ot, cpu_T[0]); | |
2a449d14 | 1528 | tcg_gen_shri_tl(cpu_tmp4, cpu_T[0], op2 - 1); |
c1c37968 FB |
1529 | tcg_gen_shri_tl(cpu_T[0], cpu_T[0], op2); |
1530 | } | |
1531 | } else { | |
2a449d14 | 1532 | tcg_gen_shli_tl(cpu_tmp4, cpu_T[0], op2 - 1); |
c1c37968 FB |
1533 | tcg_gen_shli_tl(cpu_T[0], cpu_T[0], op2); |
1534 | } | |
1535 | } | |
1536 | ||
1537 | /* store */ | |
1538 | if (op1 == OR_TMP0) | |
1539 | gen_op_st_T0_A0(ot + s->mem_index); | |
1540 | else | |
1541 | gen_op_mov_reg_T0(ot, op1); | |
1542 | ||
1543 | /* update eflags if non zero shift */ | |
1544 | if (op2 != 0) { | |
2a449d14 | 1545 | tcg_gen_mov_tl(cpu_cc_src, cpu_tmp4); |
c1c37968 FB |
1546 | tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]); |
1547 | if (is_right) | |
1548 | s->cc_op = CC_OP_SARB + ot; | |
1549 | else | |
1550 | s->cc_op = CC_OP_SHLB + ot; | |
1551 | } | |
1552 | } | |
1553 | ||
b6abf97d FB |
1554 | static inline void tcg_gen_lshift(TCGv ret, TCGv arg1, target_long arg2) |
1555 | { | |
1556 | if (arg2 >= 0) | |
1557 | tcg_gen_shli_tl(ret, arg1, arg2); | |
1558 | else | |
1559 | tcg_gen_shri_tl(ret, arg1, -arg2); | |
1560 | } | |
1561 | ||
1562 | /* XXX: add faster immediate case */ | |
1563 | static void gen_rot_rm_T1(DisasContext *s, int ot, int op1, | |
1564 | int is_right) | |
1565 | { | |
1566 | target_ulong mask; | |
1567 | int label1, label2, data_bits; | |
1e4840bf FB |
1568 | TCGv t0, t1, t2, a0; |
1569 | ||
1570 | /* XXX: inefficient, but we must use local temps */ | |
1571 | t0 = tcg_temp_local_new(TCG_TYPE_TL); | |
1572 | t1 = tcg_temp_local_new(TCG_TYPE_TL); | |
1573 | t2 = tcg_temp_local_new(TCG_TYPE_TL); | |
1574 | a0 = tcg_temp_local_new(TCG_TYPE_TL); | |
1575 | ||
b6abf97d FB |
1576 | if (ot == OT_QUAD) |
1577 | mask = 0x3f; | |
1578 | else | |
1579 | mask = 0x1f; | |
1580 | ||
1581 | /* load */ | |
1e4840bf FB |
1582 | if (op1 == OR_TMP0) { |
1583 | tcg_gen_mov_tl(a0, cpu_A0); | |
1584 | gen_op_ld_v(ot + s->mem_index, t0, a0); | |
1585 | } else { | |
1586 | gen_op_mov_v_reg(ot, t0, op1); | |
1587 | } | |
b6abf97d | 1588 | |
1e4840bf FB |
1589 | tcg_gen_mov_tl(t1, cpu_T[1]); |
1590 | ||
1591 | tcg_gen_andi_tl(t1, t1, mask); | |
b6abf97d FB |
1592 | |
1593 | /* Must test zero case to avoid using undefined behaviour in TCG | |
1594 | shifts. */ | |
1595 | label1 = gen_new_label(); | |
1e4840bf | 1596 | tcg_gen_brcondi_tl(TCG_COND_EQ, t1, 0, label1); |
b6abf97d FB |
1597 | |
1598 | if (ot <= OT_WORD) | |
1e4840bf | 1599 | tcg_gen_andi_tl(cpu_tmp0, t1, (1 << (3 + ot)) - 1); |
b6abf97d | 1600 | else |
1e4840bf | 1601 | tcg_gen_mov_tl(cpu_tmp0, t1); |
b6abf97d | 1602 | |
1e4840bf FB |
1603 | gen_extu(ot, t0); |
1604 | tcg_gen_mov_tl(t2, t0); | |
b6abf97d FB |
1605 | |
1606 | data_bits = 8 << ot; | |
1607 | /* XXX: rely on behaviour of shifts when operand 2 overflows (XXX: | |
1608 | fix TCG definition) */ | |
1609 | if (is_right) { | |
1e4840bf | 1610 | tcg_gen_shr_tl(cpu_tmp4, t0, cpu_tmp0); |
b6abf97d | 1611 | tcg_gen_sub_tl(cpu_tmp0, tcg_const_tl(data_bits), cpu_tmp0); |
1e4840bf | 1612 | tcg_gen_shl_tl(t0, t0, cpu_tmp0); |
b6abf97d | 1613 | } else { |
1e4840bf | 1614 | tcg_gen_shl_tl(cpu_tmp4, t0, cpu_tmp0); |
b6abf97d | 1615 | tcg_gen_sub_tl(cpu_tmp0, tcg_const_tl(data_bits), cpu_tmp0); |
1e4840bf | 1616 | tcg_gen_shr_tl(t0, t0, cpu_tmp0); |
b6abf97d | 1617 | } |
1e4840bf | 1618 | tcg_gen_or_tl(t0, t0, cpu_tmp4); |
b6abf97d FB |
1619 | |
1620 | gen_set_label(label1); | |
1621 | /* store */ | |
1e4840bf FB |
1622 | if (op1 == OR_TMP0) { |
1623 | gen_op_st_v(ot + s->mem_index, t0, a0); | |
1624 | } else { | |
1625 | gen_op_mov_reg_v(ot, op1, t0); | |
1626 | } | |
b6abf97d FB |
1627 | |
1628 | /* update eflags */ | |
1629 | if (s->cc_op != CC_OP_DYNAMIC) | |
1630 | gen_op_set_cc_op(s->cc_op); | |
1631 | ||
1632 | label2 = gen_new_label(); | |
1e4840bf | 1633 | tcg_gen_brcondi_tl(TCG_COND_EQ, t1, 0, label2); |
b6abf97d FB |
1634 | |
1635 | gen_compute_eflags(cpu_cc_src); | |
1636 | tcg_gen_andi_tl(cpu_cc_src, cpu_cc_src, ~(CC_O | CC_C)); | |
1e4840bf | 1637 | tcg_gen_xor_tl(cpu_tmp0, t2, t0); |
b6abf97d FB |
1638 | tcg_gen_lshift(cpu_tmp0, cpu_tmp0, 11 - (data_bits - 1)); |
1639 | tcg_gen_andi_tl(cpu_tmp0, cpu_tmp0, CC_O); | |
1640 | tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, cpu_tmp0); | |
1641 | if (is_right) { | |
1e4840bf | 1642 | tcg_gen_shri_tl(t0, t0, data_bits - 1); |
b6abf97d | 1643 | } |
1e4840bf FB |
1644 | tcg_gen_andi_tl(t0, t0, CC_C); |
1645 | tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, t0); | |
b6abf97d FB |
1646 | |
1647 | tcg_gen_discard_tl(cpu_cc_dst); | |
1648 | tcg_gen_movi_i32(cpu_cc_op, CC_OP_EFLAGS); | |
1649 | ||
1650 | gen_set_label(label2); | |
1651 | s->cc_op = CC_OP_DYNAMIC; /* cannot predict flags after */ | |
1e4840bf FB |
1652 | |
1653 | tcg_temp_free(t0); | |
1654 | tcg_temp_free(t1); | |
1655 | tcg_temp_free(t2); | |
1656 | tcg_temp_free(a0); | |
b6abf97d FB |
1657 | } |
1658 | ||
1659 | static void *helper_rotc[8] = { | |
1660 | helper_rclb, | |
1661 | helper_rclw, | |
1662 | helper_rcll, | |
1663 | X86_64_ONLY(helper_rclq), | |
1664 | helper_rcrb, | |
1665 | helper_rcrw, | |
1666 | helper_rcrl, | |
1667 | X86_64_ONLY(helper_rcrq), | |
1668 | }; | |
1669 | ||
1670 | /* XXX: add faster immediate = 1 case */ | |
1671 | static void gen_rotc_rm_T1(DisasContext *s, int ot, int op1, | |
1672 | int is_right) | |
1673 | { | |
1674 | int label1; | |
1675 | ||
1676 | if (s->cc_op != CC_OP_DYNAMIC) | |
1677 | gen_op_set_cc_op(s->cc_op); | |
1678 | ||
1679 | /* load */ | |
1680 | if (op1 == OR_TMP0) | |
1681 | gen_op_ld_T0_A0(ot + s->mem_index); | |
1682 | else | |
1683 | gen_op_mov_TN_reg(ot, 0, op1); | |
1684 | ||
1685 | tcg_gen_helper_1_2(helper_rotc[ot + (is_right * 4)], | |
1686 | cpu_T[0], cpu_T[0], cpu_T[1]); | |
1687 | /* store */ | |
1688 | if (op1 == OR_TMP0) | |
1689 | gen_op_st_T0_A0(ot + s->mem_index); | |
1690 | else | |
1691 | gen_op_mov_reg_T0(ot, op1); | |
1692 | ||
1693 | /* update eflags */ | |
1694 | label1 = gen_new_label(); | |
1e4840bf | 1695 | tcg_gen_brcondi_tl(TCG_COND_EQ, cpu_cc_tmp, -1, label1); |
b6abf97d | 1696 | |
1e4840bf | 1697 | tcg_gen_mov_tl(cpu_cc_src, cpu_cc_tmp); |
b6abf97d FB |
1698 | tcg_gen_discard_tl(cpu_cc_dst); |
1699 | tcg_gen_movi_i32(cpu_cc_op, CC_OP_EFLAGS); | |
1700 | ||
1701 | gen_set_label(label1); | |
1702 | s->cc_op = CC_OP_DYNAMIC; /* cannot predict flags after */ | |
1703 | } | |
1704 | ||
1705 | /* XXX: add faster immediate case */ | |
1706 | static void gen_shiftd_rm_T1_T3(DisasContext *s, int ot, int op1, | |
1707 | int is_right) | |
1708 | { | |
1709 | int label1, label2, data_bits; | |
1710 | target_ulong mask; | |
1e4840bf FB |
1711 | TCGv t0, t1, t2, a0; |
1712 | ||
1713 | t0 = tcg_temp_local_new(TCG_TYPE_TL); | |
1714 | t1 = tcg_temp_local_new(TCG_TYPE_TL); | |
1715 | t2 = tcg_temp_local_new(TCG_TYPE_TL); | |
1716 | a0 = tcg_temp_local_new(TCG_TYPE_TL); | |
b6abf97d FB |
1717 | |
1718 | if (ot == OT_QUAD) | |
1719 | mask = 0x3f; | |
1720 | else | |
1721 | mask = 0x1f; | |
1722 | ||
1723 | /* load */ | |
1e4840bf FB |
1724 | if (op1 == OR_TMP0) { |
1725 | tcg_gen_mov_tl(a0, cpu_A0); | |
1726 | gen_op_ld_v(ot + s->mem_index, t0, a0); | |
1727 | } else { | |
1728 | gen_op_mov_v_reg(ot, t0, op1); | |
1729 | } | |
b6abf97d FB |
1730 | |
1731 | tcg_gen_andi_tl(cpu_T3, cpu_T3, mask); | |
1e4840bf FB |
1732 | |
1733 | tcg_gen_mov_tl(t1, cpu_T[1]); | |
1734 | tcg_gen_mov_tl(t2, cpu_T3); | |
1735 | ||
b6abf97d FB |
1736 | /* Must test zero case to avoid using undefined behaviour in TCG |
1737 | shifts. */ | |
1738 | label1 = gen_new_label(); | |
1e4840bf | 1739 | tcg_gen_brcondi_tl(TCG_COND_EQ, t2, 0, label1); |
b6abf97d | 1740 | |
1e4840bf | 1741 | tcg_gen_addi_tl(cpu_tmp5, t2, -1); |
b6abf97d FB |
1742 | if (ot == OT_WORD) { |
1743 | /* Note: we implement the Intel behaviour for shift count > 16 */ | |
1744 | if (is_right) { | |
1e4840bf FB |
1745 | tcg_gen_andi_tl(t0, t0, 0xffff); |
1746 | tcg_gen_shli_tl(cpu_tmp0, t1, 16); | |
1747 | tcg_gen_or_tl(t0, t0, cpu_tmp0); | |
1748 | tcg_gen_ext32u_tl(t0, t0); | |
b6abf97d | 1749 | |
1e4840bf | 1750 | tcg_gen_shr_tl(cpu_tmp4, t0, cpu_tmp5); |
b6abf97d FB |
1751 | |
1752 | /* only needed if count > 16, but a test would complicate */ | |
1e4840bf FB |
1753 | tcg_gen_sub_tl(cpu_tmp5, tcg_const_tl(32), t2); |
1754 | tcg_gen_shl_tl(cpu_tmp0, t0, cpu_tmp5); | |
b6abf97d | 1755 | |
1e4840bf | 1756 | tcg_gen_shr_tl(t0, t0, t2); |
b6abf97d | 1757 | |
1e4840bf | 1758 | tcg_gen_or_tl(t0, t0, cpu_tmp0); |
b6abf97d FB |
1759 | } else { |
1760 | /* XXX: not optimal */ | |
1e4840bf FB |
1761 | tcg_gen_andi_tl(t0, t0, 0xffff); |
1762 | tcg_gen_shli_tl(t1, t1, 16); | |
1763 | tcg_gen_or_tl(t1, t1, t0); | |
1764 | tcg_gen_ext32u_tl(t1, t1); | |
b6abf97d | 1765 | |
1e4840bf | 1766 | tcg_gen_shl_tl(cpu_tmp4, t0, cpu_tmp5); |
b6abf97d | 1767 | tcg_gen_sub_tl(cpu_tmp0, tcg_const_tl(32), cpu_tmp5); |
1e4840bf | 1768 | tcg_gen_shr_tl(cpu_tmp6, t1, cpu_tmp0); |
b6abf97d FB |
1769 | tcg_gen_or_tl(cpu_tmp4, cpu_tmp4, cpu_tmp6); |
1770 | ||
1e4840bf FB |
1771 | tcg_gen_shl_tl(t0, t0, t2); |
1772 | tcg_gen_sub_tl(cpu_tmp5, tcg_const_tl(32), t2); | |
1773 | tcg_gen_shr_tl(t1, t1, cpu_tmp5); | |
1774 | tcg_gen_or_tl(t0, t0, t1); | |
b6abf97d FB |
1775 | } |
1776 | } else { | |
1777 | data_bits = 8 << ot; | |
1778 | if (is_right) { | |
1779 | if (ot == OT_LONG) | |
1e4840bf | 1780 | tcg_gen_ext32u_tl(t0, t0); |
b6abf97d | 1781 | |
1e4840bf | 1782 | tcg_gen_shr_tl(cpu_tmp4, t0, cpu_tmp5); |
b6abf97d | 1783 | |
1e4840bf FB |
1784 | tcg_gen_shr_tl(t0, t0, t2); |
1785 | tcg_gen_sub_tl(cpu_tmp5, tcg_const_tl(data_bits), t2); | |
1786 | tcg_gen_shl_tl(t1, t1, cpu_tmp5); | |
1787 | tcg_gen_or_tl(t0, t0, t1); | |
b6abf97d FB |
1788 | |
1789 | } else { | |
1790 | if (ot == OT_LONG) | |
1e4840bf | 1791 | tcg_gen_ext32u_tl(t1, t1); |
b6abf97d | 1792 | |
1e4840bf | 1793 | tcg_gen_shl_tl(cpu_tmp4, t0, cpu_tmp5); |
b6abf97d | 1794 | |
1e4840bf FB |
1795 | tcg_gen_shl_tl(t0, t0, t2); |
1796 | tcg_gen_sub_tl(cpu_tmp5, tcg_const_tl(data_bits), t2); | |
1797 | tcg_gen_shr_tl(t1, t1, cpu_tmp5); | |
1798 | tcg_gen_or_tl(t0, t0, t1); | |
b6abf97d FB |
1799 | } |
1800 | } | |
1e4840bf | 1801 | tcg_gen_mov_tl(t1, cpu_tmp4); |
b6abf97d FB |
1802 | |
1803 | gen_set_label(label1); | |
1804 | /* store */ | |
1e4840bf FB |
1805 | if (op1 == OR_TMP0) { |
1806 | gen_op_st_v(ot + s->mem_index, t0, a0); | |
1807 | } else { | |
1808 | gen_op_mov_reg_v(ot, op1, t0); | |
1809 | } | |
b6abf97d FB |
1810 | |
1811 | /* update eflags */ | |
1812 | if (s->cc_op != CC_OP_DYNAMIC) | |
1813 | gen_op_set_cc_op(s->cc_op); | |
1814 | ||
1815 | label2 = gen_new_label(); | |
1e4840bf | 1816 | tcg_gen_brcondi_tl(TCG_COND_EQ, t2, 0, label2); |
b6abf97d | 1817 | |
1e4840bf FB |
1818 | tcg_gen_mov_tl(cpu_cc_src, t1); |
1819 | tcg_gen_mov_tl(cpu_cc_dst, t0); | |
b6abf97d FB |
1820 | if (is_right) { |
1821 | tcg_gen_movi_i32(cpu_cc_op, CC_OP_SARB + ot); | |
1822 | } else { | |
1823 | tcg_gen_movi_i32(cpu_cc_op, CC_OP_SHLB + ot); | |
1824 | } | |
1825 | gen_set_label(label2); | |
1826 | s->cc_op = CC_OP_DYNAMIC; /* cannot predict flags after */ | |
1e4840bf FB |
1827 | |
1828 | tcg_temp_free(t0); | |
1829 | tcg_temp_free(t1); | |
1830 | tcg_temp_free(t2); | |
1831 | tcg_temp_free(a0); | |
b6abf97d FB |
1832 | } |
1833 | ||
1834 | static void gen_shift(DisasContext *s1, int op, int ot, int d, int s) | |
1835 | { | |
1836 | if (s != OR_TMP1) | |
1837 | gen_op_mov_TN_reg(ot, 1, s); | |
1838 | switch(op) { | |
1839 | case OP_ROL: | |
1840 | gen_rot_rm_T1(s1, ot, d, 0); | |
1841 | break; | |
1842 | case OP_ROR: | |
1843 | gen_rot_rm_T1(s1, ot, d, 1); | |
1844 | break; | |
1845 | case OP_SHL: | |
1846 | case OP_SHL1: | |
1847 | gen_shift_rm_T1(s1, ot, d, 0, 0); | |
1848 | break; | |
1849 | case OP_SHR: | |
1850 | gen_shift_rm_T1(s1, ot, d, 1, 0); | |
1851 | break; | |
1852 | case OP_SAR: | |
1853 | gen_shift_rm_T1(s1, ot, d, 1, 1); | |
1854 | break; | |
1855 | case OP_RCL: | |
1856 | gen_rotc_rm_T1(s1, ot, d, 0); | |
1857 | break; | |
1858 | case OP_RCR: | |
1859 | gen_rotc_rm_T1(s1, ot, d, 1); | |
1860 | break; | |
1861 | } | |
2c0262af FB |
1862 | } |
1863 | ||
1864 | static void gen_shifti(DisasContext *s1, int op, int ot, int d, int c) | |
1865 | { | |
c1c37968 FB |
1866 | switch(op) { |
1867 | case OP_SHL: | |
1868 | case OP_SHL1: | |
1869 | gen_shift_rm_im(s1, ot, d, c, 0, 0); | |
1870 | break; | |
1871 | case OP_SHR: | |
1872 | gen_shift_rm_im(s1, ot, d, c, 1, 0); | |
1873 | break; | |
1874 | case OP_SAR: | |
1875 | gen_shift_rm_im(s1, ot, d, c, 1, 1); | |
1876 | break; | |
1877 | default: | |
1878 | /* currently not optimized */ | |
1879 | gen_op_movl_T1_im(c); | |
1880 | gen_shift(s1, op, ot, d, OR_TMP1); | |
1881 | break; | |
1882 | } | |
2c0262af FB |
1883 | } |
1884 | ||
1885 | static void gen_lea_modrm(DisasContext *s, int modrm, int *reg_ptr, int *offset_ptr) | |
1886 | { | |
14ce26e7 | 1887 | target_long disp; |
2c0262af | 1888 | int havesib; |
14ce26e7 | 1889 | int base; |
2c0262af FB |
1890 | int index; |
1891 | int scale; | |
1892 | int opreg; | |
1893 | int mod, rm, code, override, must_add_seg; | |
1894 | ||
1895 | override = s->override; | |
1896 | must_add_seg = s->addseg; | |
1897 | if (override >= 0) | |
1898 | must_add_seg = 1; | |
1899 | mod = (modrm >> 6) & 3; | |
1900 | rm = modrm & 7; | |
1901 | ||
1902 | if (s->aflag) { | |
1903 | ||
1904 | havesib = 0; | |
1905 | base = rm; | |
1906 | index = 0; | |
1907 | scale = 0; | |
3b46e624 | 1908 | |
2c0262af FB |
1909 | if (base == 4) { |
1910 | havesib = 1; | |
61382a50 | 1911 | code = ldub_code(s->pc++); |
2c0262af | 1912 | scale = (code >> 6) & 3; |
14ce26e7 FB |
1913 | index = ((code >> 3) & 7) | REX_X(s); |
1914 | base = (code & 7); | |
2c0262af | 1915 | } |
14ce26e7 | 1916 | base |= REX_B(s); |
2c0262af FB |
1917 | |
1918 | switch (mod) { | |
1919 | case 0: | |
14ce26e7 | 1920 | if ((base & 7) == 5) { |
2c0262af | 1921 | base = -1; |
14ce26e7 | 1922 | disp = (int32_t)ldl_code(s->pc); |
2c0262af | 1923 | s->pc += 4; |
14ce26e7 FB |
1924 | if (CODE64(s) && !havesib) { |
1925 | disp += s->pc + s->rip_offset; | |
1926 | } | |
2c0262af FB |
1927 | } else { |
1928 | disp = 0; | |
1929 | } | |
1930 | break; | |
1931 | case 1: | |
61382a50 | 1932 | disp = (int8_t)ldub_code(s->pc++); |
2c0262af FB |
1933 | break; |
1934 | default: | |
1935 | case 2: | |
61382a50 | 1936 | disp = ldl_code(s->pc); |
2c0262af FB |
1937 | s->pc += 4; |
1938 | break; | |
1939 | } | |
3b46e624 | 1940 | |
2c0262af FB |
1941 | if (base >= 0) { |
1942 | /* for correct popl handling with esp */ | |
1943 | if (base == 4 && s->popl_esp_hack) | |
1944 | disp += s->popl_esp_hack; | |
14ce26e7 FB |
1945 | #ifdef TARGET_X86_64 |
1946 | if (s->aflag == 2) { | |
57fec1fe | 1947 | gen_op_movq_A0_reg(base); |
14ce26e7 | 1948 | if (disp != 0) { |
57fec1fe | 1949 | gen_op_addq_A0_im(disp); |
14ce26e7 | 1950 | } |
5fafdf24 | 1951 | } else |
14ce26e7 FB |
1952 | #endif |
1953 | { | |
57fec1fe | 1954 | gen_op_movl_A0_reg(base); |
14ce26e7 FB |
1955 | if (disp != 0) |
1956 | gen_op_addl_A0_im(disp); | |
1957 | } | |
2c0262af | 1958 | } else { |
14ce26e7 FB |
1959 | #ifdef TARGET_X86_64 |
1960 | if (s->aflag == 2) { | |
57fec1fe | 1961 | gen_op_movq_A0_im(disp); |
5fafdf24 | 1962 | } else |
14ce26e7 FB |
1963 | #endif |
1964 | { | |
1965 | gen_op_movl_A0_im(disp); | |
1966 | } | |
2c0262af FB |
1967 | } |
1968 | /* XXX: index == 4 is always invalid */ | |
1969 | if (havesib && (index != 4 || scale != 0)) { | |
14ce26e7 FB |
1970 | #ifdef TARGET_X86_64 |
1971 | if (s->aflag == 2) { | |
57fec1fe | 1972 | gen_op_addq_A0_reg_sN(scale, index); |
5fafdf24 | 1973 | } else |
14ce26e7 FB |
1974 | #endif |
1975 | { | |
57fec1fe | 1976 | gen_op_addl_A0_reg_sN(scale, index); |
14ce26e7 | 1977 | } |
2c0262af FB |
1978 | } |
1979 | if (must_add_seg) { | |
1980 | if (override < 0) { | |
1981 | if (base == R_EBP || base == R_ESP) | |
1982 | override = R_SS; | |
1983 | else | |
1984 | override = R_DS; | |
1985 | } | |
14ce26e7 FB |
1986 | #ifdef TARGET_X86_64 |
1987 | if (s->aflag == 2) { | |
57fec1fe | 1988 | gen_op_addq_A0_seg(override); |
5fafdf24 | 1989 | } else |
14ce26e7 FB |
1990 | #endif |
1991 | { | |
57fec1fe | 1992 | gen_op_addl_A0_seg(override); |
14ce26e7 | 1993 | } |
2c0262af FB |
1994 | } |
1995 | } else { | |
1996 | switch (mod) { | |
1997 | case 0: | |
1998 | if (rm == 6) { | |
61382a50 | 1999 | disp = lduw_code(s->pc); |
2c0262af FB |
2000 | s->pc += 2; |
2001 | gen_op_movl_A0_im(disp); | |
2002 | rm = 0; /* avoid SS override */ | |
2003 | goto no_rm; | |
2004 | } else { | |
2005 | disp = 0; | |
2006 | } | |
2007 | break; | |
2008 | case 1: | |
61382a50 | 2009 | disp = (int8_t)ldub_code(s->pc++); |
2c0262af FB |
2010 | break; |
2011 | default: | |
2012 | case 2: | |
61382a50 | 2013 | disp = lduw_code(s->pc); |
2c0262af FB |
2014 | s->pc += 2; |
2015 | break; | |
2016 | } | |
2017 | switch(rm) { | |
2018 | case 0: | |
57fec1fe FB |
2019 | gen_op_movl_A0_reg(R_EBX); |
2020 | gen_op_addl_A0_reg_sN(0, R_ESI); | |
2c0262af FB |
2021 | break; |
2022 | case 1: | |
57fec1fe FB |
2023 | gen_op_movl_A0_reg(R_EBX); |
2024 | gen_op_addl_A0_reg_sN(0, R_EDI); | |
2c0262af FB |
2025 | break; |
2026 | case 2: | |
57fec1fe FB |
2027 | gen_op_movl_A0_reg(R_EBP); |
2028 | gen_op_addl_A0_reg_sN(0, R_ESI); | |
2c0262af FB |
2029 | break; |
2030 | case 3: | |
57fec1fe FB |
2031 | gen_op_movl_A0_reg(R_EBP); |
2032 | gen_op_addl_A0_reg_sN(0, R_EDI); | |
2c0262af FB |
2033 | break; |
2034 | case 4: | |
57fec1fe | 2035 | gen_op_movl_A0_reg(R_ESI); |
2c0262af FB |
2036 | break; |
2037 | case 5: | |
57fec1fe | 2038 | gen_op_movl_A0_reg(R_EDI); |
2c0262af FB |
2039 | break; |
2040 | case 6: | |
57fec1fe | 2041 | gen_op_movl_A0_reg(R_EBP); |
2c0262af FB |
2042 | break; |
2043 | default: | |
2044 | case 7: | |
57fec1fe | 2045 | gen_op_movl_A0_reg(R_EBX); |
2c0262af FB |
2046 | break; |
2047 | } | |
2048 | if (disp != 0) | |
2049 | gen_op_addl_A0_im(disp); | |
2050 | gen_op_andl_A0_ffff(); | |
2051 | no_rm: | |
2052 | if (must_add_seg) { | |
2053 | if (override < 0) { | |
2054 | if (rm == 2 || rm == 3 || rm == 6) | |
2055 | override = R_SS; | |
2056 | else | |
2057 | override = R_DS; | |
2058 | } | |
57fec1fe | 2059 | gen_op_addl_A0_seg(override); |
2c0262af FB |
2060 | } |
2061 | } | |
2062 | ||
2063 | opreg = OR_A0; | |
2064 | disp = 0; | |
2065 | *reg_ptr = opreg; | |
2066 | *offset_ptr = disp; | |
2067 | } | |
2068 | ||
e17a36ce FB |
2069 | static void gen_nop_modrm(DisasContext *s, int modrm) |
2070 | { | |
2071 | int mod, rm, base, code; | |
2072 | ||
2073 | mod = (modrm >> 6) & 3; | |
2074 | if (mod == 3) | |
2075 | return; | |
2076 | rm = modrm & 7; | |
2077 | ||
2078 | if (s->aflag) { | |
2079 | ||
2080 | base = rm; | |
3b46e624 | 2081 | |
e17a36ce FB |
2082 | if (base == 4) { |
2083 | code = ldub_code(s->pc++); | |
2084 | base = (code & 7); | |
2085 | } | |
3b46e624 | 2086 | |
e17a36ce FB |
2087 | switch (mod) { |
2088 | case 0: | |
2089 | if (base == 5) { | |
2090 | s->pc += 4; | |
2091 | } | |
2092 | break; | |
2093 | case 1: | |
2094 | s->pc++; | |
2095 | break; | |
2096 | default: | |
2097 | case 2: | |
2098 | s->pc += 4; | |
2099 | break; | |
2100 | } | |
2101 | } else { | |
2102 | switch (mod) { | |
2103 | case 0: | |
2104 | if (rm == 6) { | |
2105 | s->pc += 2; | |
2106 | } | |
2107 | break; | |
2108 | case 1: | |
2109 | s->pc++; | |
2110 | break; | |
2111 | default: | |
2112 | case 2: | |
2113 | s->pc += 2; | |
2114 | break; | |
2115 | } | |
2116 | } | |
2117 | } | |
2118 | ||
664e0f19 FB |
2119 | /* used for LEA and MOV AX, mem */ |
2120 | static void gen_add_A0_ds_seg(DisasContext *s) | |
2121 | { | |
2122 | int override, must_add_seg; | |
2123 | must_add_seg = s->addseg; | |
2124 | override = R_DS; | |
2125 | if (s->override >= 0) { | |
2126 | override = s->override; | |
2127 | must_add_seg = 1; | |
2128 | } else { | |
2129 | override = R_DS; | |
2130 | } | |
2131 | if (must_add_seg) { | |
8f091a59 FB |
2132 | #ifdef TARGET_X86_64 |
2133 | if (CODE64(s)) { | |
57fec1fe | 2134 | gen_op_addq_A0_seg(override); |
5fafdf24 | 2135 | } else |
8f091a59 FB |
2136 | #endif |
2137 | { | |
57fec1fe | 2138 | gen_op_addl_A0_seg(override); |
8f091a59 | 2139 | } |
664e0f19 FB |
2140 | } |
2141 | } | |
2142 | ||
2c0262af FB |
2143 | /* generate modrm memory load or store of 'reg'. TMP0 is used if reg != |
2144 | OR_TMP0 */ | |
2145 | static void gen_ldst_modrm(DisasContext *s, int modrm, int ot, int reg, int is_store) | |
2146 | { | |
2147 | int mod, rm, opreg, disp; | |
2148 | ||
2149 | mod = (modrm >> 6) & 3; | |
14ce26e7 | 2150 | rm = (modrm & 7) | REX_B(s); |
2c0262af FB |
2151 | if (mod == 3) { |
2152 | if (is_store) { | |
2153 | if (reg != OR_TMP0) | |
57fec1fe FB |
2154 | gen_op_mov_TN_reg(ot, 0, reg); |
2155 | gen_op_mov_reg_T0(ot, rm); | |
2c0262af | 2156 | } else { |
57fec1fe | 2157 | gen_op_mov_TN_reg(ot, 0, rm); |
2c0262af | 2158 | if (reg != OR_TMP0) |
57fec1fe | 2159 | gen_op_mov_reg_T0(ot, reg); |
2c0262af FB |
2160 | } |
2161 | } else { | |
2162 | gen_lea_modrm(s, modrm, &opreg, &disp); | |
2163 | if (is_store) { | |
2164 | if (reg != OR_TMP0) | |
57fec1fe FB |
2165 | gen_op_mov_TN_reg(ot, 0, reg); |
2166 | gen_op_st_T0_A0(ot + s->mem_index); | |
2c0262af | 2167 | } else { |
57fec1fe | 2168 | gen_op_ld_T0_A0(ot + s->mem_index); |
2c0262af | 2169 | if (reg != OR_TMP0) |
57fec1fe | 2170 | gen_op_mov_reg_T0(ot, reg); |
2c0262af FB |
2171 | } |
2172 | } | |
2173 | } | |
2174 | ||
2175 | static inline uint32_t insn_get(DisasContext *s, int ot) | |
2176 | { | |
2177 | uint32_t ret; | |
2178 | ||
2179 | switch(ot) { | |
2180 | case OT_BYTE: | |
61382a50 | 2181 | ret = ldub_code(s->pc); |
2c0262af FB |
2182 | s->pc++; |
2183 | break; | |
2184 | case OT_WORD: | |
61382a50 | 2185 | ret = lduw_code(s->pc); |
2c0262af FB |
2186 | s->pc += 2; |
2187 | break; | |
2188 | default: | |
2189 | case OT_LONG: | |
61382a50 | 2190 | ret = ldl_code(s->pc); |
2c0262af FB |
2191 | s->pc += 4; |
2192 | break; | |
2193 | } | |
2194 | return ret; | |
2195 | } | |
2196 | ||
14ce26e7 FB |
2197 | static inline int insn_const_size(unsigned int ot) |
2198 | { | |
2199 | if (ot <= OT_LONG) | |
2200 | return 1 << ot; | |
2201 | else | |
2202 | return 4; | |
2203 | } | |
2204 | ||
6e256c93 FB |
2205 | static inline void gen_goto_tb(DisasContext *s, int tb_num, target_ulong eip) |
2206 | { | |
2207 | TranslationBlock *tb; | |
2208 | target_ulong pc; | |
2209 | ||
2210 | pc = s->cs_base + eip; | |
2211 | tb = s->tb; | |
2212 | /* NOTE: we handle the case where the TB spans two pages here */ | |
2213 | if ((pc & TARGET_PAGE_MASK) == (tb->pc & TARGET_PAGE_MASK) || | |
2214 | (pc & TARGET_PAGE_MASK) == ((s->pc - 1) & TARGET_PAGE_MASK)) { | |
2215 | /* jump to same page: we can use a direct jump */ | |
57fec1fe | 2216 | tcg_gen_goto_tb(tb_num); |
6e256c93 | 2217 | gen_jmp_im(eip); |
57fec1fe | 2218 | tcg_gen_exit_tb((long)tb + tb_num); |
6e256c93 FB |
2219 | } else { |
2220 | /* jump to another page: currently not optimized */ | |
2221 | gen_jmp_im(eip); | |
2222 | gen_eob(s); | |
2223 | } | |
2224 | } | |
2225 | ||
5fafdf24 | 2226 | static inline void gen_jcc(DisasContext *s, int b, |
14ce26e7 | 2227 | target_ulong val, target_ulong next_eip) |
2c0262af | 2228 | { |
8e1c85e3 | 2229 | int l1, l2, cc_op; |
3b46e624 | 2230 | |
8e1c85e3 FB |
2231 | cc_op = s->cc_op; |
2232 | if (s->cc_op != CC_OP_DYNAMIC) { | |
2233 | gen_op_set_cc_op(s->cc_op); | |
2234 | s->cc_op = CC_OP_DYNAMIC; | |
2235 | } | |
2c0262af | 2236 | if (s->jmp_opt) { |
14ce26e7 | 2237 | l1 = gen_new_label(); |
8e1c85e3 FB |
2238 | gen_jcc1(s, cc_op, b, l1); |
2239 | ||
6e256c93 | 2240 | gen_goto_tb(s, 0, next_eip); |
14ce26e7 FB |
2241 | |
2242 | gen_set_label(l1); | |
6e256c93 | 2243 | gen_goto_tb(s, 1, val); |
2c0262af FB |
2244 | s->is_jmp = 3; |
2245 | } else { | |
14ce26e7 | 2246 | |
14ce26e7 FB |
2247 | l1 = gen_new_label(); |
2248 | l2 = gen_new_label(); | |
8e1c85e3 FB |
2249 | gen_jcc1(s, cc_op, b, l1); |
2250 | ||
14ce26e7 | 2251 | gen_jmp_im(next_eip); |
8e1c85e3 FB |
2252 | tcg_gen_br(l2); |
2253 | ||
14ce26e7 FB |
2254 | gen_set_label(l1); |
2255 | gen_jmp_im(val); | |
2256 | gen_set_label(l2); | |
2c0262af FB |
2257 | gen_eob(s); |
2258 | } | |
2259 | } | |
2260 | ||
2261 | static void gen_setcc(DisasContext *s, int b) | |
2262 | { | |
8e1c85e3 | 2263 | int inv, jcc_op, l1; |
1e4840bf | 2264 | TCGv t0; |
14ce26e7 | 2265 | |
8e1c85e3 FB |
2266 | if (is_fast_jcc_case(s, b)) { |
2267 | /* nominal case: we use a jump */ | |
1e4840bf FB |
2268 | /* XXX: make it faster by adding new instructions in TCG */ |
2269 | t0 = tcg_temp_local_new(TCG_TYPE_TL); | |
2270 | tcg_gen_movi_tl(t0, 0); | |
8e1c85e3 FB |
2271 | l1 = gen_new_label(); |
2272 | gen_jcc1(s, s->cc_op, b ^ 1, l1); | |
1e4840bf | 2273 | tcg_gen_movi_tl(t0, 1); |
8e1c85e3 | 2274 | gen_set_label(l1); |
1e4840bf FB |
2275 | tcg_gen_mov_tl(cpu_T[0], t0); |
2276 | tcg_temp_free(t0); | |
8e1c85e3 FB |
2277 | } else { |
2278 | /* slow case: it is more efficient not to generate a jump, | |
2279 | although it is questionnable whether this optimization is | |
2280 | worth to */ | |
2281 | inv = b & 1; | |
2282 | jcc_op = (b >> 1) & 7; | |
1e4840bf | 2283 | gen_setcc_slow_T0(s, jcc_op); |
8e1c85e3 FB |
2284 | if (inv) { |
2285 | tcg_gen_xori_tl(cpu_T[0], cpu_T[0], 1); | |
2286 | } | |
2c0262af FB |
2287 | } |
2288 | } | |
2289 | ||
3bd7da9e FB |
2290 | static inline void gen_op_movl_T0_seg(int seg_reg) |
2291 | { | |
2292 | tcg_gen_ld32u_tl(cpu_T[0], cpu_env, | |
2293 | offsetof(CPUX86State,segs[seg_reg].selector)); | |
2294 | } | |
2295 | ||
2296 | static inline void gen_op_movl_seg_T0_vm(int seg_reg) | |
2297 | { | |
2298 | tcg_gen_andi_tl(cpu_T[0], cpu_T[0], 0xffff); | |
2299 | tcg_gen_st32_tl(cpu_T[0], cpu_env, | |
2300 | offsetof(CPUX86State,segs[seg_reg].selector)); | |
2301 | tcg_gen_shli_tl(cpu_T[0], cpu_T[0], 4); | |
2302 | tcg_gen_st_tl(cpu_T[0], cpu_env, | |
2303 | offsetof(CPUX86State,segs[seg_reg].base)); | |
2304 | } | |
2305 | ||
2c0262af FB |
2306 | /* move T0 to seg_reg and compute if the CPU state may change. Never |
2307 | call this function with seg_reg == R_CS */ | |
14ce26e7 | 2308 | static void gen_movl_seg_T0(DisasContext *s, int seg_reg, target_ulong cur_eip) |
2c0262af | 2309 | { |
3415a4dd FB |
2310 | if (s->pe && !s->vm86) { |
2311 | /* XXX: optimize by finding processor state dynamically */ | |
2312 | if (s->cc_op != CC_OP_DYNAMIC) | |
2313 | gen_op_set_cc_op(s->cc_op); | |
14ce26e7 | 2314 | gen_jmp_im(cur_eip); |
b6abf97d FB |
2315 | tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]); |
2316 | tcg_gen_helper_0_2(helper_load_seg, tcg_const_i32(seg_reg), cpu_tmp2_i32); | |
dc196a57 FB |
2317 | /* abort translation because the addseg value may change or |
2318 | because ss32 may change. For R_SS, translation must always | |
2319 | stop as a special handling must be done to disable hardware | |
2320 | interrupts for the next instruction */ | |
2321 | if (seg_reg == R_SS || (s->code32 && seg_reg < R_FS)) | |
2322 | s->is_jmp = 3; | |
3415a4dd | 2323 | } else { |
3bd7da9e | 2324 | gen_op_movl_seg_T0_vm(seg_reg); |
dc196a57 FB |
2325 | if (seg_reg == R_SS) |
2326 | s->is_jmp = 3; | |
3415a4dd | 2327 | } |
2c0262af FB |
2328 | } |
2329 | ||
0573fbfc TS |
2330 | static inline int svm_is_rep(int prefixes) |
2331 | { | |
2332 | return ((prefixes & (PREFIX_REPZ | PREFIX_REPNZ)) ? 8 : 0); | |
2333 | } | |
2334 | ||
872929aa | 2335 | static inline void |
0573fbfc | 2336 | gen_svm_check_intercept_param(DisasContext *s, target_ulong pc_start, |
b8b6a50b | 2337 | uint32_t type, uint64_t param) |
0573fbfc | 2338 | { |
872929aa FB |
2339 | /* no SVM activated; fast case */ |
2340 | if (likely(!(s->flags & HF_SVMI_MASK))) | |
2341 | return; | |
2342 | if (s->cc_op != CC_OP_DYNAMIC) | |
2343 | gen_op_set_cc_op(s->cc_op); | |
2344 | gen_jmp_im(pc_start - s->cs_base); | |
2345 | tcg_gen_helper_0_2(helper_svm_check_intercept_param, | |
2346 | tcg_const_i32(type), tcg_const_i64(param)); | |
0573fbfc TS |
2347 | } |
2348 | ||
872929aa | 2349 | static inline void |
0573fbfc TS |
2350 | gen_svm_check_intercept(DisasContext *s, target_ulong pc_start, uint64_t type) |
2351 | { | |
872929aa | 2352 | gen_svm_check_intercept_param(s, pc_start, type, 0); |
0573fbfc TS |
2353 | } |
2354 | ||
4f31916f FB |
2355 | static inline void gen_stack_update(DisasContext *s, int addend) |
2356 | { | |
14ce26e7 FB |
2357 | #ifdef TARGET_X86_64 |
2358 | if (CODE64(s)) { | |
6e0d8677 | 2359 | gen_op_add_reg_im(2, R_ESP, addend); |
14ce26e7 FB |
2360 | } else |
2361 | #endif | |
4f31916f | 2362 | if (s->ss32) { |
6e0d8677 | 2363 | gen_op_add_reg_im(1, R_ESP, addend); |
4f31916f | 2364 | } else { |
6e0d8677 | 2365 | gen_op_add_reg_im(0, R_ESP, addend); |
4f31916f FB |
2366 | } |
2367 | } | |
2368 | ||
2c0262af FB |
2369 | /* generate a push. It depends on ss32, addseg and dflag */ |
2370 | static void gen_push_T0(DisasContext *s) | |
2371 | { | |
14ce26e7 FB |
2372 | #ifdef TARGET_X86_64 |
2373 | if (CODE64(s)) { | |
57fec1fe | 2374 | gen_op_movq_A0_reg(R_ESP); |
8f091a59 | 2375 | if (s->dflag) { |
57fec1fe FB |
2376 | gen_op_addq_A0_im(-8); |
2377 | gen_op_st_T0_A0(OT_QUAD + s->mem_index); | |
8f091a59 | 2378 | } else { |
57fec1fe FB |
2379 | gen_op_addq_A0_im(-2); |
2380 | gen_op_st_T0_A0(OT_WORD + s->mem_index); | |
8f091a59 | 2381 | } |
57fec1fe | 2382 | gen_op_mov_reg_A0(2, R_ESP); |
5fafdf24 | 2383 | } else |
14ce26e7 FB |
2384 | #endif |
2385 | { | |
57fec1fe | 2386 | gen_op_movl_A0_reg(R_ESP); |
14ce26e7 | 2387 | if (!s->dflag) |
57fec1fe | 2388 | gen_op_addl_A0_im(-2); |
14ce26e7 | 2389 | else |
57fec1fe | 2390 | gen_op_addl_A0_im(-4); |
14ce26e7 FB |
2391 | if (s->ss32) { |
2392 | if (s->addseg) { | |
bbf662ee | 2393 | tcg_gen_mov_tl(cpu_T[1], cpu_A0); |
57fec1fe | 2394 | gen_op_addl_A0_seg(R_SS); |
14ce26e7 FB |
2395 | } |
2396 | } else { | |
2397 | gen_op_andl_A0_ffff(); | |
bbf662ee | 2398 | tcg_gen_mov_tl(cpu_T[1], cpu_A0); |
57fec1fe | 2399 | gen_op_addl_A0_seg(R_SS); |
2c0262af | 2400 | } |
57fec1fe | 2401 | gen_op_st_T0_A0(s->dflag + 1 + s->mem_index); |
14ce26e7 | 2402 | if (s->ss32 && !s->addseg) |
57fec1fe | 2403 | gen_op_mov_reg_A0(1, R_ESP); |
14ce26e7 | 2404 | else |
57fec1fe | 2405 | gen_op_mov_reg_T1(s->ss32 + 1, R_ESP); |
2c0262af FB |
2406 | } |
2407 | } | |
2408 | ||
4f31916f FB |
2409 | /* generate a push. It depends on ss32, addseg and dflag */ |
2410 | /* slower version for T1, only used for call Ev */ | |
2411 | static void gen_push_T1(DisasContext *s) | |
2c0262af | 2412 | { |
14ce26e7 FB |
2413 | #ifdef TARGET_X86_64 |
2414 | if (CODE64(s)) { | |
57fec1fe | 2415 | gen_op_movq_A0_reg(R_ESP); |
8f091a59 | 2416 | if (s->dflag) { |
57fec1fe FB |
2417 | gen_op_addq_A0_im(-8); |
2418 | gen_op_st_T1_A0(OT_QUAD + s->mem_index); | |
8f091a59 | 2419 | } else { |
57fec1fe FB |
2420 | gen_op_addq_A0_im(-2); |
2421 | gen_op_st_T0_A0(OT_WORD + s->mem_index); | |
8f091a59 | 2422 | } |
57fec1fe | 2423 | gen_op_mov_reg_A0(2, R_ESP); |
5fafdf24 | 2424 | } else |
14ce26e7 FB |
2425 | #endif |
2426 | { | |
57fec1fe | 2427 | gen_op_movl_A0_reg(R_ESP); |
14ce26e7 | 2428 | if (!s->dflag) |
57fec1fe | 2429 | gen_op_addl_A0_im(-2); |
14ce26e7 | 2430 | else |
57fec1fe | 2431 | gen_op_addl_A0_im(-4); |
14ce26e7 FB |
2432 | if (s->ss32) { |
2433 | if (s->addseg) { | |
57fec1fe | 2434 | gen_op_addl_A0_seg(R_SS); |
14ce26e7 FB |
2435 | } |
2436 | } else { | |
2437 | gen_op_andl_A0_ffff(); | |
57fec1fe | 2438 | gen_op_addl_A0_seg(R_SS); |
2c0262af | 2439 | } |
57fec1fe | 2440 | gen_op_st_T1_A0(s->dflag + 1 + s->mem_index); |
3b46e624 | 2441 | |
14ce26e7 | 2442 | if (s->ss32 && !s->addseg) |
57fec1fe | 2443 | gen_op_mov_reg_A0(1, R_ESP); |
14ce26e7 FB |
2444 | else |
2445 | gen_stack_update(s, (-2) << s->dflag); | |
2c0262af FB |
2446 | } |
2447 | } | |
2448 | ||
4f31916f FB |
2449 | /* two step pop is necessary for precise exceptions */ |
2450 | static void gen_pop_T0(DisasContext *s) | |
2c0262af | 2451 | { |
14ce26e7 FB |
2452 | #ifdef TARGET_X86_64 |
2453 | if (CODE64(s)) { | |
57fec1fe FB |
2454 | gen_op_movq_A0_reg(R_ESP); |
2455 | gen_op_ld_T0_A0((s->dflag ? OT_QUAD : OT_WORD) + s->mem_index); | |
5fafdf24 | 2456 | } else |
14ce26e7 FB |
2457 | #endif |
2458 | { | |
57fec1fe | 2459 | gen_op_movl_A0_reg(R_ESP); |
14ce26e7 FB |
2460 | if (s->ss32) { |
2461 | if (s->addseg) | |
57fec1fe | 2462 | gen_op_addl_A0_seg(R_SS); |
14ce26e7 FB |
2463 | } else { |
2464 | gen_op_andl_A0_ffff(); | |
57fec1fe | 2465 | gen_op_addl_A0_seg(R_SS); |
14ce26e7 | 2466 | } |
57fec1fe | 2467 | gen_op_ld_T0_A0(s->dflag + 1 + s->mem_index); |
2c0262af FB |
2468 | } |
2469 | } | |
2470 | ||
2471 | static void gen_pop_update(DisasContext *s) | |
2472 | { | |
14ce26e7 | 2473 | #ifdef TARGET_X86_64 |
8f091a59 | 2474 | if (CODE64(s) && s->dflag) { |
14ce26e7 FB |
2475 | gen_stack_update(s, 8); |
2476 | } else | |
2477 | #endif | |
2478 | { | |
2479 | gen_stack_update(s, 2 << s->dflag); | |
2480 | } | |
2c0262af FB |
2481 | } |
2482 | ||
2483 | static void gen_stack_A0(DisasContext *s) | |
2484 | { | |
57fec1fe | 2485 | gen_op_movl_A0_reg(R_ESP); |
2c0262af FB |
2486 | if (!s->ss32) |
2487 | gen_op_andl_A0_ffff(); | |
bbf662ee | 2488 | tcg_gen_mov_tl(cpu_T[1], cpu_A0); |
2c0262af | 2489 | if (s->addseg) |
57fec1fe | 2490 | gen_op_addl_A0_seg(R_SS); |
2c0262af FB |
2491 | } |
2492 | ||
2493 | /* NOTE: wrap around in 16 bit not fully handled */ | |
2494 | static void gen_pusha(DisasContext *s) | |
2495 | { | |
2496 | int i; | |
57fec1fe | 2497 | gen_op_movl_A0_reg(R_ESP); |
2c0262af FB |
2498 | gen_op_addl_A0_im(-16 << s->dflag); |
2499 | if (!s->ss32) | |
2500 | gen_op_andl_A0_ffff(); | |
bbf662ee | 2501 | tcg_gen_mov_tl(cpu_T[1], cpu_A0); |
2c0262af | 2502 | if (s->addseg) |
57fec1fe | 2503 | gen_op_addl_A0_seg(R_SS); |
2c0262af | 2504 | for(i = 0;i < 8; i++) { |
57fec1fe FB |
2505 | gen_op_mov_TN_reg(OT_LONG, 0, 7 - i); |
2506 | gen_op_st_T0_A0(OT_WORD + s->dflag + s->mem_index); | |
2c0262af FB |
2507 | gen_op_addl_A0_im(2 << s->dflag); |
2508 | } | |
57fec1fe | 2509 | gen_op_mov_reg_T1(OT_WORD + s->ss32, R_ESP); |
2c0262af FB |
2510 | } |
2511 | ||
2512 | /* NOTE: wrap around in 16 bit not fully handled */ | |
2513 | static void gen_popa(DisasContext *s) | |
2514 | { | |
2515 | int i; | |
57fec1fe | 2516 | gen_op_movl_A0_reg(R_ESP); |
2c0262af FB |
2517 | if (!s->ss32) |
2518 | gen_op_andl_A0_ffff(); | |
bbf662ee FB |
2519 | tcg_gen_mov_tl(cpu_T[1], cpu_A0); |
2520 | tcg_gen_addi_tl(cpu_T[1], cpu_T[1], 16 << s->dflag); | |
2c0262af | 2521 | if (s->addseg) |
57fec1fe | 2522 | gen_op_addl_A0_seg(R_SS); |
2c0262af FB |
2523 | for(i = 0;i < 8; i++) { |
2524 | /* ESP is not reloaded */ | |
2525 | if (i != 3) { | |
57fec1fe FB |
2526 | gen_op_ld_T0_A0(OT_WORD + s->dflag + s->mem_index); |
2527 | gen_op_mov_reg_T0(OT_WORD + s->dflag, 7 - i); | |
2c0262af FB |
2528 | } |
2529 | gen_op_addl_A0_im(2 << s->dflag); | |
2530 | } | |
57fec1fe | 2531 | gen_op_mov_reg_T1(OT_WORD + s->ss32, R_ESP); |
2c0262af FB |
2532 | } |
2533 | ||
2c0262af FB |
2534 | static void gen_enter(DisasContext *s, int esp_addend, int level) |
2535 | { | |
61a8c4ec | 2536 | int ot, opsize; |
2c0262af | 2537 | |
2c0262af | 2538 | level &= 0x1f; |
8f091a59 FB |
2539 | #ifdef TARGET_X86_64 |
2540 | if (CODE64(s)) { | |
2541 | ot = s->dflag ? OT_QUAD : OT_WORD; | |
2542 | opsize = 1 << ot; | |
3b46e624 | 2543 | |
57fec1fe | 2544 | gen_op_movl_A0_reg(R_ESP); |
8f091a59 | 2545 | gen_op_addq_A0_im(-opsize); |
bbf662ee | 2546 | tcg_gen_mov_tl(cpu_T[1], cpu_A0); |
8f091a59 FB |
2547 | |
2548 | /* push bp */ | |
57fec1fe FB |
2549 | gen_op_mov_TN_reg(OT_LONG, 0, R_EBP); |
2550 | gen_op_st_T0_A0(ot + s->mem_index); | |
8f091a59 | 2551 | if (level) { |
b5b38f61 | 2552 | /* XXX: must save state */ |
b8b6a50b | 2553 | tcg_gen_helper_0_3(helper_enter64_level, |
b5b38f61 | 2554 | tcg_const_i32(level), |
b8b6a50b FB |
2555 | tcg_const_i32((ot == OT_QUAD)), |
2556 | cpu_T[1]); | |
8f091a59 | 2557 | } |
57fec1fe | 2558 | gen_op_mov_reg_T1(ot, R_EBP); |
bbf662ee | 2559 | tcg_gen_addi_tl(cpu_T[1], cpu_T[1], -esp_addend + (-opsize * level)); |
57fec1fe | 2560 | gen_op_mov_reg_T1(OT_QUAD, R_ESP); |
5fafdf24 | 2561 | } else |
8f091a59 FB |
2562 | #endif |
2563 | { | |
2564 | ot = s->dflag + OT_WORD; | |
2565 | opsize = 2 << s->dflag; | |
3b46e624 | 2566 | |
57fec1fe | 2567 | gen_op_movl_A0_reg(R_ESP); |
8f091a59 FB |
2568 | gen_op_addl_A0_im(-opsize); |
2569 | if (!s->ss32) | |
2570 | gen_op_andl_A0_ffff(); | |
bbf662ee | 2571 | tcg_gen_mov_tl(cpu_T[1], cpu_A0); |
8f091a59 | 2572 | if (s->addseg) |
57fec1fe | 2573 | gen_op_addl_A0_seg(R_SS); |
8f091a59 | 2574 | /* push bp */ |
57fec1fe FB |
2575 | gen_op_mov_TN_reg(OT_LONG, 0, R_EBP); |
2576 | gen_op_st_T0_A0(ot + s->mem_index); | |
8f091a59 | 2577 | if (level) { |
b5b38f61 | 2578 | /* XXX: must save state */ |
b8b6a50b | 2579 | tcg_gen_helper_0_3(helper_enter_level, |
b5b38f61 | 2580 | tcg_const_i32(level), |
b8b6a50b FB |
2581 | tcg_const_i32(s->dflag), |
2582 | cpu_T[1]); | |
8f091a59 | 2583 | } |
57fec1fe | 2584 | gen_op_mov_reg_T1(ot, R_EBP); |
bbf662ee | 2585 | tcg_gen_addi_tl(cpu_T[1], cpu_T[1], -esp_addend + (-opsize * level)); |
57fec1fe | 2586 | gen_op_mov_reg_T1(OT_WORD + s->ss32, R_ESP); |
2c0262af | 2587 | } |
2c0262af FB |
2588 | } |
2589 | ||
14ce26e7 | 2590 | static void gen_exception(DisasContext *s, int trapno, target_ulong cur_eip) |
2c0262af FB |
2591 | { |
2592 | if (s->cc_op != CC_OP_DYNAMIC) | |
2593 | gen_op_set_cc_op(s->cc_op); | |
14ce26e7 | 2594 | gen_jmp_im(cur_eip); |
b5b38f61 | 2595 | tcg_gen_helper_0_1(helper_raise_exception, tcg_const_i32(trapno)); |
2c0262af FB |
2596 | s->is_jmp = 3; |
2597 | } | |
2598 | ||
2599 | /* an interrupt is different from an exception because of the | |
7f75ffd3 | 2600 | privilege checks */ |
5fafdf24 | 2601 | static void gen_interrupt(DisasContext *s, int intno, |
14ce26e7 | 2602 | target_ulong cur_eip, target_ulong next_eip) |
2c0262af FB |
2603 | { |
2604 | if (s->cc_op != CC_OP_DYNAMIC) | |
2605 | gen_op_set_cc_op(s->cc_op); | |
14ce26e7 | 2606 | gen_jmp_im(cur_eip); |
b5b38f61 FB |
2607 | tcg_gen_helper_0_2(helper_raise_interrupt, |
2608 | tcg_const_i32(intno), | |
2609 | tcg_const_i32(next_eip - cur_eip)); | |
2c0262af FB |
2610 | s->is_jmp = 3; |
2611 | } | |
2612 | ||
14ce26e7 | 2613 | static void gen_debug(DisasContext *s, target_ulong cur_eip) |
2c0262af FB |
2614 | { |
2615 | if (s->cc_op != CC_OP_DYNAMIC) | |
2616 | gen_op_set_cc_op(s->cc_op); | |
14ce26e7 | 2617 | gen_jmp_im(cur_eip); |
b5b38f61 | 2618 | tcg_gen_helper_0_0(helper_debug); |
2c0262af FB |
2619 | s->is_jmp = 3; |
2620 | } | |
2621 | ||
2622 | /* generate a generic end of block. Trace exception is also generated | |
2623 | if needed */ | |
2624 | static void gen_eob(DisasContext *s) | |
2625 | { | |
2626 | if (s->cc_op != CC_OP_DYNAMIC) | |
2627 | gen_op_set_cc_op(s->cc_op); | |
a2cc3b24 | 2628 | if (s->tb->flags & HF_INHIBIT_IRQ_MASK) { |
b5b38f61 | 2629 | tcg_gen_helper_0_0(helper_reset_inhibit_irq); |
a2cc3b24 | 2630 | } |
34865134 | 2631 | if (s->singlestep_enabled) { |
b5b38f61 | 2632 | tcg_gen_helper_0_0(helper_debug); |
34865134 | 2633 | } else if (s->tf) { |
b5b38f61 | 2634 | tcg_gen_helper_0_0(helper_single_step); |
2c0262af | 2635 | } else { |
57fec1fe | 2636 | tcg_gen_exit_tb(0); |
2c0262af FB |
2637 | } |
2638 | s->is_jmp = 3; | |
2639 | } | |
2640 | ||
2641 | /* generate a jump to eip. No segment change must happen before as a | |
2642 | direct call to the next block may occur */ | |
14ce26e7 | 2643 | static void gen_jmp_tb(DisasContext *s, target_ulong eip, int tb_num) |
2c0262af | 2644 | { |
2c0262af | 2645 | if (s->jmp_opt) { |
6e256c93 | 2646 | if (s->cc_op != CC_OP_DYNAMIC) { |
2c0262af | 2647 | gen_op_set_cc_op(s->cc_op); |
6e256c93 FB |
2648 | s->cc_op = CC_OP_DYNAMIC; |
2649 | } | |
2650 | gen_goto_tb(s, tb_num, eip); | |
2c0262af FB |
2651 | s->is_jmp = 3; |
2652 | } else { | |
14ce26e7 | 2653 | gen_jmp_im(eip); |
2c0262af FB |
2654 | gen_eob(s); |
2655 | } | |
2656 | } | |
2657 | ||
14ce26e7 FB |
2658 | static void gen_jmp(DisasContext *s, target_ulong eip) |
2659 | { | |
2660 | gen_jmp_tb(s, eip, 0); | |
2661 | } | |
2662 | ||
8686c490 FB |
2663 | static inline void gen_ldq_env_A0(int idx, int offset) |
2664 | { | |
2665 | int mem_index = (idx >> 2) - 1; | |
b6abf97d FB |
2666 | tcg_gen_qemu_ld64(cpu_tmp1_i64, cpu_A0, mem_index); |
2667 | tcg_gen_st_i64(cpu_tmp1_i64, cpu_env, offset); | |
8686c490 | 2668 | } |
664e0f19 | 2669 | |
8686c490 FB |
2670 | static inline void gen_stq_env_A0(int idx, int offset) |
2671 | { | |
2672 | int mem_index = (idx >> 2) - 1; | |
b6abf97d FB |
2673 | tcg_gen_ld_i64(cpu_tmp1_i64, cpu_env, offset); |
2674 | tcg_gen_qemu_st64(cpu_tmp1_i64, cpu_A0, mem_index); | |
8686c490 | 2675 | } |
664e0f19 | 2676 | |
8686c490 FB |
2677 | static inline void gen_ldo_env_A0(int idx, int offset) |
2678 | { | |
2679 | int mem_index = (idx >> 2) - 1; | |
b6abf97d FB |
2680 | tcg_gen_qemu_ld64(cpu_tmp1_i64, cpu_A0, mem_index); |
2681 | tcg_gen_st_i64(cpu_tmp1_i64, cpu_env, offset + offsetof(XMMReg, XMM_Q(0))); | |
8686c490 | 2682 | tcg_gen_addi_tl(cpu_tmp0, cpu_A0, 8); |
b6abf97d FB |
2683 | tcg_gen_qemu_ld64(cpu_tmp1_i64, cpu_tmp0, mem_index); |
2684 | tcg_gen_st_i64(cpu_tmp1_i64, cpu_env, offset + offsetof(XMMReg, XMM_Q(1))); | |
8686c490 | 2685 | } |
14ce26e7 | 2686 | |
8686c490 FB |
2687 | static inline void gen_sto_env_A0(int idx, int offset) |
2688 | { | |
2689 | int mem_index = (idx >> 2) - 1; | |
b6abf97d FB |
2690 | tcg_gen_ld_i64(cpu_tmp1_i64, cpu_env, offset + offsetof(XMMReg, XMM_Q(0))); |
2691 | tcg_gen_qemu_st64(cpu_tmp1_i64, cpu_A0, mem_index); | |
8686c490 | 2692 | tcg_gen_addi_tl(cpu_tmp0, cpu_A0, 8); |
b6abf97d FB |
2693 | tcg_gen_ld_i64(cpu_tmp1_i64, cpu_env, offset + offsetof(XMMReg, XMM_Q(1))); |
2694 | tcg_gen_qemu_st64(cpu_tmp1_i64, cpu_tmp0, mem_index); | |
8686c490 | 2695 | } |
14ce26e7 | 2696 | |
5af45186 FB |
2697 | static inline void gen_op_movo(int d_offset, int s_offset) |
2698 | { | |
b6abf97d FB |
2699 | tcg_gen_ld_i64(cpu_tmp1_i64, cpu_env, s_offset); |
2700 | tcg_gen_st_i64(cpu_tmp1_i64, cpu_env, d_offset); | |
2701 | tcg_gen_ld_i64(cpu_tmp1_i64, cpu_env, s_offset + 8); | |
2702 | tcg_gen_st_i64(cpu_tmp1_i64, cpu_env, d_offset + 8); | |
5af45186 FB |
2703 | } |
2704 | ||
2705 | static inline void gen_op_movq(int d_offset, int s_offset) | |
2706 | { | |
b6abf97d FB |
2707 | tcg_gen_ld_i64(cpu_tmp1_i64, cpu_env, s_offset); |
2708 | tcg_gen_st_i64(cpu_tmp1_i64, cpu_env, d_offset); | |
5af45186 FB |
2709 | } |
2710 | ||
2711 | static inline void gen_op_movl(int d_offset, int s_offset) | |
2712 | { | |
b6abf97d FB |
2713 | tcg_gen_ld_i32(cpu_tmp2_i32, cpu_env, s_offset); |
2714 | tcg_gen_st_i32(cpu_tmp2_i32, cpu_env, d_offset); | |
5af45186 FB |
2715 | } |
2716 | ||
2717 | static inline void gen_op_movq_env_0(int d_offset) | |
2718 | { | |
b6abf97d FB |
2719 | tcg_gen_movi_i64(cpu_tmp1_i64, 0); |
2720 | tcg_gen_st_i64(cpu_tmp1_i64, cpu_env, d_offset); | |
5af45186 | 2721 | } |
664e0f19 | 2722 | |
5af45186 FB |
2723 | #define SSE_SPECIAL ((void *)1) |
2724 | #define SSE_DUMMY ((void *)2) | |
664e0f19 | 2725 | |
5af45186 FB |
2726 | #define MMX_OP2(x) { helper_ ## x ## _mmx, helper_ ## x ## _xmm } |
2727 | #define SSE_FOP(x) { helper_ ## x ## ps, helper_ ## x ## pd, \ | |
2728 | helper_ ## x ## ss, helper_ ## x ## sd, } | |
2729 | ||
2730 | static void *sse_op_table1[256][4] = { | |
a35f3ec7 AJ |
2731 | /* 3DNow! extensions */ |
2732 | [0x0e] = { SSE_DUMMY }, /* femms */ | |
2733 | [0x0f] = { SSE_DUMMY }, /* pf... */ | |
664e0f19 FB |
2734 | /* pure SSE operations */ |
2735 | [0x10] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* movups, movupd, movss, movsd */ | |
2736 | [0x11] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* movups, movupd, movss, movsd */ | |
465e9838 | 2737 | [0x12] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* movlps, movlpd, movsldup, movddup */ |
664e0f19 | 2738 | [0x13] = { SSE_SPECIAL, SSE_SPECIAL }, /* movlps, movlpd */ |
5af45186 FB |
2739 | [0x14] = { helper_punpckldq_xmm, helper_punpcklqdq_xmm }, |
2740 | [0x15] = { helper_punpckhdq_xmm, helper_punpckhqdq_xmm }, | |
664e0f19 FB |
2741 | [0x16] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* movhps, movhpd, movshdup */ |
2742 | [0x17] = { SSE_SPECIAL, SSE_SPECIAL }, /* movhps, movhpd */ | |
2743 | ||
2744 | [0x28] = { SSE_SPECIAL, SSE_SPECIAL }, /* movaps, movapd */ | |
2745 | [0x29] = { SSE_SPECIAL, SSE_SPECIAL }, /* movaps, movapd */ | |
2746 | [0x2a] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* cvtpi2ps, cvtpi2pd, cvtsi2ss, cvtsi2sd */ | |
2747 | [0x2b] = { SSE_SPECIAL, SSE_SPECIAL }, /* movntps, movntpd */ | |
2748 | [0x2c] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* cvttps2pi, cvttpd2pi, cvttsd2si, cvttss2si */ | |
2749 | [0x2d] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* cvtps2pi, cvtpd2pi, cvtsd2si, cvtss2si */ | |
5af45186 FB |
2750 | [0x2e] = { helper_ucomiss, helper_ucomisd }, |
2751 | [0x2f] = { helper_comiss, helper_comisd }, | |
664e0f19 FB |
2752 | [0x50] = { SSE_SPECIAL, SSE_SPECIAL }, /* movmskps, movmskpd */ |
2753 | [0x51] = SSE_FOP(sqrt), | |
5af45186 FB |
2754 | [0x52] = { helper_rsqrtps, NULL, helper_rsqrtss, NULL }, |
2755 | [0x53] = { helper_rcpps, NULL, helper_rcpss, NULL }, | |
2756 | [0x54] = { helper_pand_xmm, helper_pand_xmm }, /* andps, andpd */ | |
2757 | [0x55] = { helper_pandn_xmm, helper_pandn_xmm }, /* andnps, andnpd */ | |
2758 | [0x56] = { helper_por_xmm, helper_por_xmm }, /* orps, orpd */ | |
2759 | [0x57] = { helper_pxor_xmm, helper_pxor_xmm }, /* xorps, xorpd */ | |
664e0f19 FB |
2760 | [0x58] = SSE_FOP(add), |
2761 | [0x59] = SSE_FOP(mul), | |
5af45186 FB |
2762 | [0x5a] = { helper_cvtps2pd, helper_cvtpd2ps, |
2763 | helper_cvtss2sd, helper_cvtsd2ss }, | |
2764 | [0x5b] = { helper_cvtdq2ps, helper_cvtps2dq, helper_cvttps2dq }, | |
664e0f19 FB |
2765 | [0x5c] = SSE_FOP(sub), |
2766 | [0x5d] = SSE_FOP(min), | |
2767 | [0x5e] = SSE_FOP(div), | |
2768 | [0x5f] = SSE_FOP(max), | |
2769 | ||
2770 | [0xc2] = SSE_FOP(cmpeq), | |
5af45186 | 2771 | [0xc6] = { helper_shufps, helper_shufpd }, |
664e0f19 FB |
2772 | |
2773 | /* MMX ops and their SSE extensions */ | |
2774 | [0x60] = MMX_OP2(punpcklbw), | |
2775 | [0x61] = MMX_OP2(punpcklwd), | |
2776 | [0x62] = MMX_OP2(punpckldq), | |
2777 | [0x63] = MMX_OP2(packsswb), | |
2778 | [0x64] = MMX_OP2(pcmpgtb), | |
2779 | [0x65] = MMX_OP2(pcmpgtw), | |
2780 | [0x66] = MMX_OP2(pcmpgtl), | |
2781 | [0x67] = MMX_OP2(packuswb), | |
2782 | [0x68] = MMX_OP2(punpckhbw), | |
2783 | [0x69] = MMX_OP2(punpckhwd), | |
2784 | [0x6a] = MMX_OP2(punpckhdq), | |
2785 | [0x6b] = MMX_OP2(packssdw), | |
5af45186 FB |
2786 | [0x6c] = { NULL, helper_punpcklqdq_xmm }, |
2787 | [0x6d] = { NULL, helper_punpckhqdq_xmm }, | |
664e0f19 FB |
2788 | [0x6e] = { SSE_SPECIAL, SSE_SPECIAL }, /* movd mm, ea */ |
2789 | [0x6f] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* movq, movdqa, , movqdu */ | |
5af45186 FB |
2790 | [0x70] = { helper_pshufw_mmx, |
2791 | helper_pshufd_xmm, | |
2792 | helper_pshufhw_xmm, | |
2793 | helper_pshuflw_xmm }, | |
664e0f19 FB |
2794 | [0x71] = { SSE_SPECIAL, SSE_SPECIAL }, /* shiftw */ |
2795 | [0x72] = { SSE_SPECIAL, SSE_SPECIAL }, /* shiftd */ | |
2796 | [0x73] = { SSE_SPECIAL, SSE_SPECIAL }, /* shiftq */ | |
2797 | [0x74] = MMX_OP2(pcmpeqb), | |
2798 | [0x75] = MMX_OP2(pcmpeqw), | |
2799 | [0x76] = MMX_OP2(pcmpeql), | |
a35f3ec7 | 2800 | [0x77] = { SSE_DUMMY }, /* emms */ |
5af45186 FB |
2801 | [0x7c] = { NULL, helper_haddpd, NULL, helper_haddps }, |
2802 | [0x7d] = { NULL, helper_hsubpd, NULL, helper_hsubps }, | |
664e0f19 FB |
2803 | [0x7e] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* movd, movd, , movq */ |
2804 | [0x7f] = { SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, /* movq, movdqa, movdqu */ | |
2805 | [0xc4] = { SSE_SPECIAL, SSE_SPECIAL }, /* pinsrw */ | |
2806 | [0xc5] = { SSE_SPECIAL, SSE_SPECIAL }, /* pextrw */ | |
5af45186 | 2807 | [0xd0] = { NULL, helper_addsubpd, NULL, helper_addsubps }, |
664e0f19 FB |
2808 | [0xd1] = MMX_OP2(psrlw), |
2809 | [0xd2] = MMX_OP2(psrld), | |
2810 | [0xd3] = MMX_OP2(psrlq), | |
2811 | [0xd4] = MMX_OP2(paddq), | |
2812 | [0xd5] = MMX_OP2(pmullw), | |
2813 | [0xd6] = { NULL, SSE_SPECIAL, SSE_SPECIAL, SSE_SPECIAL }, | |
2814 | [0xd7] = { SSE_SPECIAL, SSE_SPECIAL }, /* pmovmskb */ | |
2815 | [0xd8] = MMX_OP2(psubusb), | |
2816 | [0xd9] = MMX_OP2(psubusw), | |
2817 | [0xda] = MMX_OP2(pminub), | |
2818 | [0xdb] = MMX_OP2(pand), | |
2819 | [0xdc] = MMX_OP2(paddusb), | |
2820 | [0xdd] = MMX_OP2(paddusw), | |
2821 | [0xde] = MMX_OP2(pmaxub), | |
2822 | [0xdf] = MMX_OP2(pandn), | |
2823 | [0xe0] = MMX_OP2(pavgb), | |
2824 | [0xe1] = MMX_OP2(psraw), | |
2825 | [0xe2] = MMX_OP2(psrad), | |
2826 | [0xe3] = MMX_OP2(pavgw), | |
2827 | [0xe4] = MMX_OP2(pmulhuw), | |
2828 | [0xe5] = MMX_OP2(pmulhw), | |
5af45186 | 2829 | [0xe6] = { NULL, helper_cvttpd2dq, helper_cvtdq2pd, helper_cvtpd2dq }, |
664e0f19 FB |
2830 | [0xe7] = { SSE_SPECIAL , SSE_SPECIAL }, /* movntq, movntq */ |
2831 | [0xe8] = MMX_OP2(psubsb), | |
2832 | [0xe9] = MMX_OP2(psubsw), | |
2833 | [0xea] = MMX_OP2(pminsw), | |
2834 | [0xeb] = MMX_OP2(por), | |
2835 | [0xec] = MMX_OP2(paddsb), | |
2836 | [0xed] = MMX_OP2(paddsw), | |
2837 | [0xee] = MMX_OP2(pmaxsw), | |
2838 | [0xef] = MMX_OP2(pxor), | |
465e9838 | 2839 | [0xf0] = { NULL, NULL, NULL, SSE_SPECIAL }, /* lddqu */ |
664e0f19 FB |
2840 | [0xf1] = MMX_OP2(psllw), |
2841 | [0xf2] = MMX_OP2(pslld), | |
2842 | [0xf3] = MMX_OP2(psllq), | |
2843 | [0xf4] = MMX_OP2(pmuludq), | |
2844 | [0xf5] = MMX_OP2(pmaddwd), | |
2845 | [0xf6] = MMX_OP2(psadbw), | |
2846 | [0xf7] = MMX_OP2(maskmov), | |
2847 | [0xf8] = MMX_OP2(psubb), | |
2848 | [0xf9] = MMX_OP2(psubw), | |
2849 | [0xfa] = MMX_OP2(psubl), | |
2850 | [0xfb] = MMX_OP2(psubq), | |
2851 | [0xfc] = MMX_OP2(paddb), | |
2852 | [0xfd] = MMX_OP2(paddw), | |
2853 | [0xfe] = MMX_OP2(paddl), | |
2854 | }; | |
2855 | ||
5af45186 | 2856 | static void *sse_op_table2[3 * 8][2] = { |
664e0f19 FB |
2857 | [0 + 2] = MMX_OP2(psrlw), |
2858 | [0 + 4] = MMX_OP2(psraw), | |
2859 | [0 + 6] = MMX_OP2(psllw), | |
2860 | [8 + 2] = MMX_OP2(psrld), | |
2861 | [8 + 4] = MMX_OP2(psrad), | |
2862 | [8 + 6] = MMX_OP2(pslld), | |
2863 | [16 + 2] = MMX_OP2(psrlq), | |
5af45186 | 2864 | [16 + 3] = { NULL, helper_psrldq_xmm }, |
664e0f19 | 2865 | [16 + 6] = MMX_OP2(psllq), |
5af45186 | 2866 | [16 + 7] = { NULL, helper_pslldq_xmm }, |
664e0f19 FB |
2867 | }; |
2868 | ||
5af45186 FB |
2869 | static void *sse_op_table3[4 * 3] = { |
2870 | helper_cvtsi2ss, | |
2871 | helper_cvtsi2sd, | |
2872 | X86_64_ONLY(helper_cvtsq2ss), | |
2873 | X86_64_ONLY(helper_cvtsq2sd), | |
2874 | ||
2875 | helper_cvttss2si, | |
2876 | helper_cvttsd2si, | |
2877 | X86_64_ONLY(helper_cvttss2sq), | |
2878 | X86_64_ONLY(helper_cvttsd2sq), | |
2879 | ||
2880 | helper_cvtss2si, | |
2881 | helper_cvtsd2si, | |
2882 | X86_64_ONLY(helper_cvtss2sq), | |
2883 | X86_64_ONLY(helper_cvtsd2sq), | |
664e0f19 | 2884 | }; |
3b46e624 | 2885 | |
5af45186 | 2886 | static void *sse_op_table4[8][4] = { |
664e0f19 FB |
2887 | SSE_FOP(cmpeq), |
2888 | SSE_FOP(cmplt), | |
2889 | SSE_FOP(cmple), | |
2890 | SSE_FOP(cmpunord), | |
2891 | SSE_FOP(cmpneq), | |
2892 | SSE_FOP(cmpnlt), | |
2893 | SSE_FOP(cmpnle), | |
2894 | SSE_FOP(cmpord), | |
2895 | }; | |
3b46e624 | 2896 | |
5af45186 FB |
2897 | static void *sse_op_table5[256] = { |
2898 | [0x0c] = helper_pi2fw, | |
2899 | [0x0d] = helper_pi2fd, | |
2900 | [0x1c] = helper_pf2iw, | |
2901 | [0x1d] = helper_pf2id, | |
2902 | [0x8a] = helper_pfnacc, | |
2903 | [0x8e] = helper_pfpnacc, | |
2904 | [0x90] = helper_pfcmpge, | |
2905 | [0x94] = helper_pfmin, | |
2906 | [0x96] = helper_pfrcp, | |
2907 | [0x97] = helper_pfrsqrt, | |
2908 | [0x9a] = helper_pfsub, | |
2909 | [0x9e] = helper_pfadd, | |
2910 | [0xa0] = helper_pfcmpgt, | |
2911 | [0xa4] = helper_pfmax, | |
2912 | [0xa6] = helper_movq, /* pfrcpit1; no need to actually increase precision */ | |
2913 | [0xa7] = helper_movq, /* pfrsqit1 */ | |
2914 | [0xaa] = helper_pfsubr, | |
2915 | [0xae] = helper_pfacc, | |
2916 | [0xb0] = helper_pfcmpeq, | |
2917 | [0xb4] = helper_pfmul, | |
2918 | [0xb6] = helper_movq, /* pfrcpit2 */ | |
2919 | [0xb7] = helper_pmulhrw_mmx, | |
2920 | [0xbb] = helper_pswapd, | |
2921 | [0xbf] = helper_pavgb_mmx /* pavgusb */ | |
a35f3ec7 AJ |
2922 | }; |
2923 | ||
664e0f19 FB |
2924 | static void gen_sse(DisasContext *s, int b, target_ulong pc_start, int rex_r) |
2925 | { | |
2926 | int b1, op1_offset, op2_offset, is_xmm, val, ot; | |
2927 | int modrm, mod, rm, reg, reg_addr, offset_addr; | |
5af45186 | 2928 | void *sse_op2; |
664e0f19 FB |
2929 | |
2930 | b &= 0xff; | |
5fafdf24 | 2931 | if (s->prefix & PREFIX_DATA) |
664e0f19 | 2932 | b1 = 1; |
5fafdf24 | 2933 | else if (s->prefix & PREFIX_REPZ) |
664e0f19 | 2934 | b1 = 2; |
5fafdf24 | 2935 | else if (s->prefix & PREFIX_REPNZ) |
664e0f19 FB |
2936 | b1 = 3; |
2937 | else | |
2938 | b1 = 0; | |
2939 | sse_op2 = sse_op_table1[b][b1]; | |
5fafdf24 | 2940 | if (!sse_op2) |
664e0f19 | 2941 | goto illegal_op; |
a35f3ec7 | 2942 | if ((b <= 0x5f && b >= 0x10) || b == 0xc6 || b == 0xc2) { |
664e0f19 FB |
2943 | is_xmm = 1; |
2944 | } else { | |
2945 | if (b1 == 0) { | |
2946 | /* MMX case */ | |
2947 | is_xmm = 0; | |
2948 | } else { | |
2949 | is_xmm = 1; | |
2950 | } | |
2951 | } | |
2952 | /* simple MMX/SSE operation */ | |
2953 | if (s->flags & HF_TS_MASK) { | |
2954 | gen_exception(s, EXCP07_PREX, pc_start - s->cs_base); | |
2955 | return; | |
2956 | } | |
2957 | if (s->flags & HF_EM_MASK) { | |
2958 | illegal_op: | |
2959 | gen_exception(s, EXCP06_ILLOP, pc_start - s->cs_base); | |
2960 | return; | |
2961 | } | |
2962 | if (is_xmm && !(s->flags & HF_OSFXSR_MASK)) | |
2963 | goto illegal_op; | |
e771edab AJ |
2964 | if (b == 0x0e) { |
2965 | if (!(s->cpuid_ext2_features & CPUID_EXT2_3DNOW)) | |
2966 | goto illegal_op; | |
2967 | /* femms */ | |
5af45186 | 2968 | tcg_gen_helper_0_0(helper_emms); |
e771edab AJ |
2969 | return; |
2970 | } | |
2971 | if (b == 0x77) { | |
2972 | /* emms */ | |
5af45186 | 2973 | tcg_gen_helper_0_0(helper_emms); |
664e0f19 FB |
2974 | return; |
2975 | } | |
2976 | /* prepare MMX state (XXX: optimize by storing fptt and fptags in | |
2977 | the static cpu state) */ | |
2978 | if (!is_xmm) { | |
5af45186 | 2979 | tcg_gen_helper_0_0(helper_enter_mmx); |
664e0f19 FB |
2980 | } |
2981 | ||
2982 | modrm = ldub_code(s->pc++); | |
2983 | reg = ((modrm >> 3) & 7); | |
2984 | if (is_xmm) | |
2985 | reg |= rex_r; | |
2986 | mod = (modrm >> 6) & 3; | |
2987 | if (sse_op2 == SSE_SPECIAL) { | |
2988 | b |= (b1 << 8); | |
2989 | switch(b) { | |
2990 | case 0x0e7: /* movntq */ | |
5fafdf24 | 2991 | if (mod == 3) |
664e0f19 FB |
2992 | goto illegal_op; |
2993 | gen_lea_modrm(s, modrm, ®_addr, &offset_addr); | |
8686c490 | 2994 | gen_stq_env_A0(s->mem_index, offsetof(CPUX86State,fpregs[reg].mmx)); |
664e0f19 FB |
2995 | break; |
2996 | case 0x1e7: /* movntdq */ | |
2997 | case 0x02b: /* movntps */ | |
2998 | case 0x12b: /* movntps */ | |
465e9838 FB |
2999 | case 0x3f0: /* lddqu */ |
3000 | if (mod == 3) | |
664e0f19 FB |
3001 | goto illegal_op; |
3002 | gen_lea_modrm(s, modrm, ®_addr, &offset_addr); | |
8686c490 | 3003 | gen_sto_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg])); |
664e0f19 FB |
3004 | break; |
3005 | case 0x6e: /* movd mm, ea */ | |
dabd98dd FB |
3006 | #ifdef TARGET_X86_64 |
3007 | if (s->dflag == 2) { | |
3008 | gen_ldst_modrm(s, modrm, OT_QUAD, OR_TMP0, 0); | |
5af45186 | 3009 | tcg_gen_st_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,fpregs[reg].mmx)); |
5fafdf24 | 3010 | } else |
dabd98dd FB |
3011 | #endif |
3012 | { | |
3013 | gen_ldst_modrm(s, modrm, OT_LONG, OR_TMP0, 0); | |
5af45186 FB |
3014 | tcg_gen_addi_ptr(cpu_ptr0, cpu_env, |
3015 | offsetof(CPUX86State,fpregs[reg].mmx)); | |
3016 | tcg_gen_helper_0_2(helper_movl_mm_T0_mmx, cpu_ptr0, cpu_T[0]); | |
dabd98dd | 3017 | } |
664e0f19 FB |
3018 | break; |
3019 | case 0x16e: /* movd xmm, ea */ | |
dabd98dd FB |
3020 | #ifdef TARGET_X86_64 |
3021 | if (s->dflag == 2) { | |
3022 | gen_ldst_modrm(s, modrm, OT_QUAD, OR_TMP0, 0); | |
5af45186 FB |
3023 | tcg_gen_addi_ptr(cpu_ptr0, cpu_env, |
3024 | offsetof(CPUX86State,xmm_regs[reg])); | |
3025 | tcg_gen_helper_0_2(helper_movq_mm_T0_xmm, cpu_ptr0, cpu_T[0]); | |
5fafdf24 | 3026 | } else |
dabd98dd FB |
3027 | #endif |
3028 | { | |
3029 | gen_ldst_modrm(s, modrm, OT_LONG, OR_TMP0, 0); | |
5af45186 FB |
3030 | tcg_gen_addi_ptr(cpu_ptr0, cpu_env, |
3031 | offsetof(CPUX86State,xmm_regs[reg])); | |
b6abf97d FB |
3032 | tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]); |
3033 | tcg_gen_helper_0_2(helper_movl_mm_T0_xmm, cpu_ptr0, cpu_tmp2_i32); | |
dabd98dd | 3034 | } |
664e0f19 FB |
3035 | break; |
3036 | case 0x6f: /* movq mm, ea */ | |
3037 | if (mod != 3) { | |
3038 | gen_lea_modrm(s, modrm, ®_addr, &offset_addr); | |
8686c490 | 3039 | gen_ldq_env_A0(s->mem_index, offsetof(CPUX86State,fpregs[reg].mmx)); |
664e0f19 FB |
3040 | } else { |
3041 | rm = (modrm & 7); | |
b6abf97d | 3042 | tcg_gen_ld_i64(cpu_tmp1_i64, cpu_env, |
5af45186 | 3043 | offsetof(CPUX86State,fpregs[rm].mmx)); |
b6abf97d | 3044 | tcg_gen_st_i64(cpu_tmp1_i64, cpu_env, |
5af45186 | 3045 | offsetof(CPUX86State,fpregs[reg].mmx)); |
664e0f19 FB |
3046 | } |
3047 | break; | |
3048 | case 0x010: /* movups */ | |
3049 | case 0x110: /* movupd */ | |
3050 | case 0x028: /* movaps */ | |
3051 | case 0x128: /* movapd */ | |
3052 | case 0x16f: /* movdqa xmm, ea */ | |
3053 | case 0x26f: /* movdqu xmm, ea */ | |
3054 | if (mod != 3) { | |
3055 | gen_lea_modrm(s, modrm, ®_addr, &offset_addr); | |
8686c490 | 3056 | gen_ldo_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg])); |
664e0f19 FB |
3057 | } else { |
3058 | rm = (modrm & 7) | REX_B(s); | |
3059 | gen_op_movo(offsetof(CPUX86State,xmm_regs[reg]), | |
3060 | offsetof(CPUX86State,xmm_regs[rm])); | |
3061 | } | |
3062 | break; | |
3063 | case 0x210: /* movss xmm, ea */ | |
3064 | if (mod != 3) { | |
3065 | gen_lea_modrm(s, modrm, ®_addr, &offset_addr); | |
57fec1fe | 3066 | gen_op_ld_T0_A0(OT_LONG + s->mem_index); |
651ba608 | 3067 | tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_regs[reg].XMM_L(0))); |
664e0f19 | 3068 | gen_op_movl_T0_0(); |
651ba608 FB |
3069 | tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_regs[reg].XMM_L(1))); |
3070 | tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_regs[reg].XMM_L(2))); | |
3071 | tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_regs[reg].XMM_L(3))); | |
664e0f19 FB |
3072 | } else { |
3073 | rm = (modrm & 7) | REX_B(s); | |
3074 | gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(0)), | |
3075 | offsetof(CPUX86State,xmm_regs[rm].XMM_L(0))); | |
3076 | } | |
3077 | break; | |
3078 | case 0x310: /* movsd xmm, ea */ | |
3079 | if (mod != 3) { | |
3080 | gen_lea_modrm(s, modrm, ®_addr, &offset_addr); | |
8686c490 | 3081 | gen_ldq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0))); |
664e0f19 | 3082 | gen_op_movl_T0_0(); |
651ba608 FB |
3083 | tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_regs[reg].XMM_L(2))); |
3084 | tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_regs[reg].XMM_L(3))); | |
664e0f19 FB |
3085 | } else { |
3086 | rm = (modrm & 7) | REX_B(s); | |
3087 | gen_op_movq(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)), | |
3088 | offsetof(CPUX86State,xmm_regs[rm].XMM_Q(0))); | |
3089 | } | |
3090 | break; | |
3091 | case 0x012: /* movlps */ | |
3092 | case 0x112: /* movlpd */ | |
3093 | if (mod != 3) { | |
3094 | gen_lea_modrm(s, modrm, ®_addr, &offset_addr); | |
8686c490 | 3095 | gen_ldq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0))); |
664e0f19 FB |
3096 | } else { |
3097 | /* movhlps */ | |
3098 | rm = (modrm & 7) | REX_B(s); | |
3099 | gen_op_movq(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)), | |
3100 | offsetof(CPUX86State,xmm_regs[rm].XMM_Q(1))); | |
3101 | } | |
3102 | break; | |
465e9838 FB |
3103 | case 0x212: /* movsldup */ |
3104 | if (mod != 3) { | |
3105 | gen_lea_modrm(s, modrm, ®_addr, &offset_addr); | |
8686c490 | 3106 | gen_ldo_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg])); |
465e9838 FB |
3107 | } else { |
3108 | rm = (modrm & 7) | REX_B(s); | |
3109 | gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(0)), | |
3110 | offsetof(CPUX86State,xmm_regs[rm].XMM_L(0))); | |
3111 | gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(2)), | |
3112 | offsetof(CPUX86State,xmm_regs[rm].XMM_L(2))); | |
3113 | } | |
3114 | gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(1)), | |
3115 | offsetof(CPUX86State,xmm_regs[reg].XMM_L(0))); | |
3116 | gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(3)), | |
3117 | offsetof(CPUX86State,xmm_regs[reg].XMM_L(2))); | |
3118 | break; | |
3119 | case 0x312: /* movddup */ | |
3120 | if (mod != 3) { | |
3121 | gen_lea_modrm(s, modrm, ®_addr, &offset_addr); | |
8686c490 | 3122 | gen_ldq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0))); |
465e9838 FB |
3123 | } else { |
3124 | rm = (modrm & 7) | REX_B(s); | |
3125 | gen_op_movq(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)), | |
3126 | offsetof(CPUX86State,xmm_regs[rm].XMM_Q(0))); | |
3127 | } | |
3128 | gen_op_movq(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(1)), | |
ba6526df | 3129 | offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0))); |
465e9838 | 3130 | break; |
664e0f19 FB |
3131 | case 0x016: /* movhps */ |
3132 | case 0x116: /* movhpd */ | |
3133 | if (mod != 3) { | |
3134 | gen_lea_modrm(s, modrm, ®_addr, &offset_addr); | |
8686c490 | 3135 | gen_ldq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg].XMM_Q(1))); |
664e0f19 FB |
3136 | } else { |
3137 | /* movlhps */ | |
3138 | rm = (modrm & 7) | REX_B(s); | |
3139 | gen_op_movq(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(1)), | |
3140 | offsetof(CPUX86State,xmm_regs[rm].XMM_Q(0))); | |
3141 | } | |
3142 | break; | |
3143 | case 0x216: /* movshdup */ | |
3144 | if (mod != 3) { | |
3145 | gen_lea_modrm(s, modrm, ®_addr, &offset_addr); | |
8686c490 | 3146 | gen_ldo_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg])); |
664e0f19 FB |
3147 | } else { |
3148 | rm = (modrm & 7) | REX_B(s); | |
3149 | gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(1)), | |
3150 | offsetof(CPUX86State,xmm_regs[rm].XMM_L(1))); | |
3151 | gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(3)), | |
3152 | offsetof(CPUX86State,xmm_regs[rm].XMM_L(3))); | |
3153 | } | |
3154 | gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(0)), | |
3155 | offsetof(CPUX86State,xmm_regs[reg].XMM_L(1))); | |
3156 | gen_op_movl(offsetof(CPUX86State,xmm_regs[reg].XMM_L(2)), | |
3157 | offsetof(CPUX86State,xmm_regs[reg].XMM_L(3))); | |
3158 | break; | |
3159 | case 0x7e: /* movd ea, mm */ | |
dabd98dd FB |
3160 | #ifdef TARGET_X86_64 |
3161 | if (s->dflag == 2) { | |
5af45186 FB |
3162 | tcg_gen_ld_i64(cpu_T[0], cpu_env, |
3163 | offsetof(CPUX86State,fpregs[reg].mmx)); | |
dabd98dd | 3164 | gen_ldst_modrm(s, modrm, OT_QUAD, OR_TMP0, 1); |
5fafdf24 | 3165 | } else |
dabd98dd FB |
3166 | #endif |
3167 | { | |
5af45186 FB |
3168 | tcg_gen_ld32u_tl(cpu_T[0], cpu_env, |
3169 | offsetof(CPUX86State,fpregs[reg].mmx.MMX_L(0))); | |
dabd98dd FB |
3170 | gen_ldst_modrm(s, modrm, OT_LONG, OR_TMP0, 1); |
3171 | } | |
664e0f19 FB |
3172 | break; |
3173 | case 0x17e: /* movd ea, xmm */ | |
dabd98dd FB |
3174 | #ifdef TARGET_X86_64 |
3175 | if (s->dflag == 2) { | |
5af45186 FB |
3176 | tcg_gen_ld_i64(cpu_T[0], cpu_env, |
3177 | offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0))); | |
dabd98dd | 3178 | gen_ldst_modrm(s, modrm, OT_QUAD, OR_TMP0, 1); |
5fafdf24 | 3179 | } else |
dabd98dd FB |
3180 | #endif |
3181 | { | |
5af45186 FB |
3182 | tcg_gen_ld32u_tl(cpu_T[0], cpu_env, |
3183 | offsetof(CPUX86State,xmm_regs[reg].XMM_L(0))); | |
dabd98dd FB |
3184 | gen_ldst_modrm(s, modrm, OT_LONG, OR_TMP0, 1); |
3185 | } | |
664e0f19 FB |
3186 | break; |
3187 | case 0x27e: /* movq xmm, ea */ | |
3188 | if (mod != 3) { | |
3189 | gen_lea_modrm(s, modrm, ®_addr, &offset_addr); | |
8686c490 | 3190 | gen_ldq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0))); |
664e0f19 FB |
3191 | } else { |
3192 | rm = (modrm & 7) | REX_B(s); | |
3193 | gen_op_movq(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)), | |
3194 | offsetof(CPUX86State,xmm_regs[rm].XMM_Q(0))); | |
3195 | } | |
3196 | gen_op_movq_env_0(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(1))); | |
3197 | break; | |
3198 | case 0x7f: /* movq ea, mm */ | |
3199 | if (mod != 3) { | |
3200 | gen_lea_modrm(s, modrm, ®_addr, &offset_addr); | |
8686c490 | 3201 | gen_stq_env_A0(s->mem_index, offsetof(CPUX86State,fpregs[reg].mmx)); |
664e0f19 FB |
3202 | } else { |
3203 | rm = (modrm & 7); | |
3204 | gen_op_movq(offsetof(CPUX86State,fpregs[rm].mmx), | |
3205 | offsetof(CPUX86State,fpregs[reg].mmx)); | |
3206 | } | |
3207 | break; | |
3208 | case 0x011: /* movups */ | |
3209 | case 0x111: /* movupd */ | |
3210 | case 0x029: /* movaps */ | |
3211 | case 0x129: /* movapd */ | |
3212 | case 0x17f: /* movdqa ea, xmm */ | |
3213 | case 0x27f: /* movdqu ea, xmm */ | |
3214 | if (mod != 3) { | |
3215 | gen_lea_modrm(s, modrm, ®_addr, &offset_addr); | |
8686c490 | 3216 | gen_sto_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg])); |
664e0f19 FB |
3217 | } else { |
3218 | rm = (modrm & 7) | REX_B(s); | |
3219 | gen_op_movo(offsetof(CPUX86State,xmm_regs[rm]), | |
3220 | offsetof(CPUX86State,xmm_regs[reg])); | |
3221 | } | |
3222 | break; | |
3223 | case 0x211: /* movss ea, xmm */ | |
3224 | if (mod != 3) { | |
3225 | gen_lea_modrm(s, modrm, ®_addr, &offset_addr); | |
651ba608 | 3226 | tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_regs[reg].XMM_L(0))); |
57fec1fe | 3227 | gen_op_st_T0_A0(OT_LONG + s->mem_index); |
664e0f19 FB |
3228 | } else { |
3229 | rm = (modrm & 7) | REX_B(s); | |
3230 | gen_op_movl(offsetof(CPUX86State,xmm_regs[rm].XMM_L(0)), | |
3231 | offsetof(CPUX86State,xmm_regs[reg].XMM_L(0))); | |
3232 | } | |
3233 | break; | |
3234 | case 0x311: /* movsd ea, xmm */ | |
3235 | if (mod != 3) { | |
3236 | gen_lea_modrm(s, modrm, ®_addr, &offset_addr); | |
8686c490 | 3237 | gen_stq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0))); |
664e0f19 FB |
3238 | } else { |
3239 | rm = (modrm & 7) | REX_B(s); | |
3240 | gen_op_movq(offsetof(CPUX86State,xmm_regs[rm].XMM_Q(0)), | |
3241 | offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0))); | |
3242 | } | |
3243 | break; | |
3244 | case 0x013: /* movlps */ | |
3245 | case 0x113: /* movlpd */ | |
3246 | if (mod != 3) { | |
3247 | gen_lea_modrm(s, modrm, ®_addr, &offset_addr); | |
8686c490 | 3248 | gen_stq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0))); |
664e0f19 FB |
3249 | } else { |
3250 | goto illegal_op; | |
3251 | } | |
3252 | break; | |
3253 | case 0x017: /* movhps */ | |
3254 | case 0x117: /* movhpd */ | |
3255 | if (mod != 3) { | |
3256 | gen_lea_modrm(s, modrm, ®_addr, &offset_addr); | |
8686c490 | 3257 | gen_stq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg].XMM_Q(1))); |
664e0f19 FB |
3258 | } else { |
3259 | goto illegal_op; | |
3260 | } | |
3261 | break; | |
3262 | case 0x71: /* shift mm, im */ | |
3263 | case 0x72: | |
3264 | case 0x73: | |
3265 | case 0x171: /* shift xmm, im */ | |
3266 | case 0x172: | |
3267 | case 0x173: | |
3268 | val = ldub_code(s->pc++); | |
3269 | if (is_xmm) { | |
3270 | gen_op_movl_T0_im(val); | |
651ba608 | 3271 | tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_t0.XMM_L(0))); |
664e0f19 | 3272 | gen_op_movl_T0_0(); |
651ba608 | 3273 | tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_t0.XMM_L(1))); |
664e0f19 FB |
3274 | op1_offset = offsetof(CPUX86State,xmm_t0); |
3275 | } else { | |
3276 | gen_op_movl_T0_im(val); | |
651ba608 | 3277 | tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,mmx_t0.MMX_L(0))); |
664e0f19 | 3278 | gen_op_movl_T0_0(); |
651ba608 | 3279 | tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,mmx_t0.MMX_L(1))); |
664e0f19 FB |
3280 | op1_offset = offsetof(CPUX86State,mmx_t0); |
3281 | } | |
3282 | sse_op2 = sse_op_table2[((b - 1) & 3) * 8 + (((modrm >> 3)) & 7)][b1]; | |
3283 | if (!sse_op2) | |
3284 | goto illegal_op; | |
3285 | if (is_xmm) { | |
3286 | rm = (modrm & 7) | REX_B(s); | |
3287 | op2_offset = offsetof(CPUX86State,xmm_regs[rm]); | |
3288 | } else { | |
3289 | rm = (modrm & 7); | |
3290 | op2_offset = offsetof(CPUX86State,fpregs[rm].mmx); | |
3291 | } | |
5af45186 FB |
3292 | tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op2_offset); |
3293 | tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op1_offset); | |
3294 | tcg_gen_helper_0_2(sse_op2, cpu_ptr0, cpu_ptr1); | |
664e0f19 FB |
3295 | break; |
3296 | case 0x050: /* movmskps */ | |
664e0f19 | 3297 | rm = (modrm & 7) | REX_B(s); |
5af45186 FB |
3298 | tcg_gen_addi_ptr(cpu_ptr0, cpu_env, |
3299 | offsetof(CPUX86State,xmm_regs[rm])); | |
b6abf97d FB |
3300 | tcg_gen_helper_1_1(helper_movmskps, cpu_tmp2_i32, cpu_ptr0); |
3301 | tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32); | |
57fec1fe | 3302 | gen_op_mov_reg_T0(OT_LONG, reg); |
664e0f19 FB |
3303 | break; |
3304 | case 0x150: /* movmskpd */ | |
664e0f19 | 3305 | rm = (modrm & 7) | REX_B(s); |
5af45186 FB |
3306 | tcg_gen_addi_ptr(cpu_ptr0, cpu_env, |
3307 | offsetof(CPUX86State,xmm_regs[rm])); | |
b6abf97d FB |
3308 | tcg_gen_helper_1_1(helper_movmskpd, cpu_tmp2_i32, cpu_ptr0); |
3309 | tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32); | |
57fec1fe | 3310 | gen_op_mov_reg_T0(OT_LONG, reg); |
664e0f19 FB |
3311 | break; |
3312 | case 0x02a: /* cvtpi2ps */ | |
3313 | case 0x12a: /* cvtpi2pd */ | |
5af45186 | 3314 | tcg_gen_helper_0_0(helper_enter_mmx); |
664e0f19 FB |
3315 | if (mod != 3) { |
3316 | gen_lea_modrm(s, modrm, ®_addr, &offset_addr); | |
3317 | op2_offset = offsetof(CPUX86State,mmx_t0); | |
8686c490 | 3318 | gen_ldq_env_A0(s->mem_index, op2_offset); |
664e0f19 FB |
3319 | } else { |
3320 | rm = (modrm & 7); | |
3321 | op2_offset = offsetof(CPUX86State,fpregs[rm].mmx); | |
3322 | } | |
3323 | op1_offset = offsetof(CPUX86State,xmm_regs[reg]); | |
5af45186 FB |
3324 | tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset); |
3325 | tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset); | |
664e0f19 FB |
3326 | switch(b >> 8) { |
3327 | case 0x0: | |
5af45186 | 3328 | tcg_gen_helper_0_2(helper_cvtpi2ps, cpu_ptr0, cpu_ptr1); |
664e0f19 FB |
3329 | break; |
3330 | default: | |
3331 | case 0x1: | |
5af45186 | 3332 | tcg_gen_helper_0_2(helper_cvtpi2pd, cpu_ptr0, cpu_ptr1); |
664e0f19 FB |
3333 | break; |
3334 | } | |
3335 | break; | |
3336 | case 0x22a: /* cvtsi2ss */ | |
3337 | case 0x32a: /* cvtsi2sd */ | |
3338 | ot = (s->dflag == 2) ? OT_QUAD : OT_LONG; | |
3339 | gen_ldst_modrm(s, modrm, ot, OR_TMP0, 0); | |
3340 | op1_offset = offsetof(CPUX86State,xmm_regs[reg]); | |
5af45186 FB |
3341 | tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset); |
3342 | sse_op2 = sse_op_table3[(s->dflag == 2) * 2 + ((b >> 8) - 2)]; | |
b6abf97d FB |
3343 | tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]); |
3344 | tcg_gen_helper_0_2(sse_op2, cpu_ptr0, cpu_tmp2_i32); | |
664e0f19 FB |
3345 | break; |
3346 | case 0x02c: /* cvttps2pi */ | |
3347 | case 0x12c: /* cvttpd2pi */ | |
3348 | case 0x02d: /* cvtps2pi */ | |
3349 | case 0x12d: /* cvtpd2pi */ | |
5af45186 | 3350 | tcg_gen_helper_0_0(helper_enter_mmx); |
664e0f19 FB |
3351 | if (mod != 3) { |
3352 | gen_lea_modrm(s, modrm, ®_addr, &offset_addr); | |
3353 | op2_offset = offsetof(CPUX86State,xmm_t0); | |
8686c490 | 3354 | gen_ldo_env_A0(s->mem_index, op2_offset); |
664e0f19 FB |
3355 | } else { |
3356 | rm = (modrm & 7) | REX_B(s); | |
3357 | op2_offset = offsetof(CPUX86State,xmm_regs[rm]); | |
3358 | } | |
3359 | op1_offset = offsetof(CPUX86State,fpregs[reg & 7].mmx); | |
5af45186 FB |
3360 | tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset); |
3361 | tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset); | |
664e0f19 FB |
3362 | switch(b) { |
3363 | case 0x02c: | |
5af45186 | 3364 | tcg_gen_helper_0_2(helper_cvttps2pi, cpu_ptr0, cpu_ptr1); |
664e0f19 FB |
3365 | break; |
3366 | case 0x12c: | |
5af45186 | 3367 | tcg_gen_helper_0_2(helper_cvttpd2pi, cpu_ptr0, cpu_ptr1); |
664e0f19 FB |
3368 | break; |
3369 | case 0x02d: | |
5af45186 | 3370 | tcg_gen_helper_0_2(helper_cvtps2pi, cpu_ptr0, cpu_ptr1); |
664e0f19 FB |
3371 | break; |
3372 | case 0x12d: | |
5af45186 | 3373 | tcg_gen_helper_0_2(helper_cvtpd2pi, cpu_ptr0, cpu_ptr1); |
664e0f19 FB |
3374 | break; |
3375 | } | |
3376 | break; | |
3377 | case 0x22c: /* cvttss2si */ | |
3378 | case 0x32c: /* cvttsd2si */ | |
3379 | case 0x22d: /* cvtss2si */ | |
3380 | case 0x32d: /* cvtsd2si */ | |
3381 | ot = (s->dflag == 2) ? OT_QUAD : OT_LONG; | |
31313213 FB |
3382 | if (mod != 3) { |
3383 | gen_lea_modrm(s, modrm, ®_addr, &offset_addr); | |
3384 | if ((b >> 8) & 1) { | |
8686c490 | 3385 | gen_ldq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_t0.XMM_Q(0))); |
31313213 | 3386 | } else { |
57fec1fe | 3387 | gen_op_ld_T0_A0(OT_LONG + s->mem_index); |
651ba608 | 3388 | tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_t0.XMM_L(0))); |
31313213 FB |
3389 | } |
3390 | op2_offset = offsetof(CPUX86State,xmm_t0); | |
3391 | } else { | |
3392 | rm = (modrm & 7) | REX_B(s); | |
3393 | op2_offset = offsetof(CPUX86State,xmm_regs[rm]); | |
3394 | } | |
5af45186 FB |
3395 | sse_op2 = sse_op_table3[(s->dflag == 2) * 2 + ((b >> 8) - 2) + 4 + |
3396 | (b & 1) * 4]; | |
3397 | tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op2_offset); | |
3398 | if (ot == OT_LONG) { | |
b6abf97d FB |
3399 | tcg_gen_helper_1_1(sse_op2, cpu_tmp2_i32, cpu_ptr0); |
3400 | tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32); | |
5af45186 FB |
3401 | } else { |
3402 | tcg_gen_helper_1_1(sse_op2, cpu_T[0], cpu_ptr0); | |
3403 | } | |
57fec1fe | 3404 | gen_op_mov_reg_T0(ot, reg); |
664e0f19 FB |
3405 | break; |
3406 | case 0xc4: /* pinsrw */ | |
5fafdf24 | 3407 | case 0x1c4: |
d1e42c5c | 3408 | s->rip_offset = 1; |
664e0f19 FB |
3409 | gen_ldst_modrm(s, modrm, OT_WORD, OR_TMP0, 0); |
3410 | val = ldub_code(s->pc++); | |
3411 | if (b1) { | |
3412 | val &= 7; | |
5af45186 FB |
3413 | tcg_gen_st16_tl(cpu_T[0], cpu_env, |
3414 | offsetof(CPUX86State,xmm_regs[reg].XMM_W(val))); | |
664e0f19 FB |
3415 | } else { |
3416 | val &= 3; | |
5af45186 FB |
3417 | tcg_gen_st16_tl(cpu_T[0], cpu_env, |
3418 | offsetof(CPUX86State,fpregs[reg].mmx.MMX_W(val))); | |
664e0f19 FB |
3419 | } |
3420 | break; | |
3421 | case 0xc5: /* pextrw */ | |
5fafdf24 | 3422 | case 0x1c5: |
664e0f19 FB |
3423 | if (mod != 3) |
3424 | goto illegal_op; | |
3425 | val = ldub_code(s->pc++); | |
3426 | if (b1) { | |
3427 | val &= 7; | |
3428 | rm = (modrm & 7) | REX_B(s); | |
5af45186 FB |
3429 | tcg_gen_ld16u_tl(cpu_T[0], cpu_env, |
3430 | offsetof(CPUX86State,xmm_regs[rm].XMM_W(val))); | |
664e0f19 FB |
3431 | } else { |
3432 | val &= 3; | |
3433 | rm = (modrm & 7); | |
5af45186 FB |
3434 | tcg_gen_ld16u_tl(cpu_T[0], cpu_env, |
3435 | offsetof(CPUX86State,fpregs[rm].mmx.MMX_W(val))); | |
664e0f19 FB |
3436 | } |
3437 | reg = ((modrm >> 3) & 7) | rex_r; | |
57fec1fe | 3438 | gen_op_mov_reg_T0(OT_LONG, reg); |
664e0f19 FB |
3439 | break; |
3440 | case 0x1d6: /* movq ea, xmm */ | |
3441 | if (mod != 3) { | |
3442 | gen_lea_modrm(s, modrm, ®_addr, &offset_addr); | |
8686c490 | 3443 | gen_stq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0))); |
664e0f19 FB |
3444 | } else { |
3445 | rm = (modrm & 7) | REX_B(s); | |
3446 | gen_op_movq(offsetof(CPUX86State,xmm_regs[rm].XMM_Q(0)), | |
3447 | offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0))); | |
3448 | gen_op_movq_env_0(offsetof(CPUX86State,xmm_regs[rm].XMM_Q(1))); | |
3449 | } | |
3450 | break; | |
3451 | case 0x2d6: /* movq2dq */ | |
5af45186 | 3452 | tcg_gen_helper_0_0(helper_enter_mmx); |
480c1cdb FB |
3453 | rm = (modrm & 7); |
3454 | gen_op_movq(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(0)), | |
3455 | offsetof(CPUX86State,fpregs[rm].mmx)); | |
3456 | gen_op_movq_env_0(offsetof(CPUX86State,xmm_regs[reg].XMM_Q(1))); | |
664e0f19 FB |
3457 | break; |
3458 | case 0x3d6: /* movdq2q */ | |
5af45186 | 3459 | tcg_gen_helper_0_0(helper_enter_mmx); |
480c1cdb FB |
3460 | rm = (modrm & 7) | REX_B(s); |
3461 | gen_op_movq(offsetof(CPUX86State,fpregs[reg & 7].mmx), | |
3462 | offsetof(CPUX86State,xmm_regs[rm].XMM_Q(0))); | |
664e0f19 FB |
3463 | break; |
3464 | case 0xd7: /* pmovmskb */ | |
3465 | case 0x1d7: | |
3466 | if (mod != 3) | |
3467 | goto illegal_op; | |
3468 | if (b1) { | |
3469 | rm = (modrm & 7) | REX_B(s); | |
5af45186 | 3470 | tcg_gen_addi_ptr(cpu_ptr0, cpu_env, offsetof(CPUX86State,xmm_regs[rm])); |
b6abf97d | 3471 | tcg_gen_helper_1_1(helper_pmovmskb_xmm, cpu_tmp2_i32, cpu_ptr0); |
664e0f19 FB |
3472 | } else { |
3473 | rm = (modrm & 7); | |
5af45186 | 3474 | tcg_gen_addi_ptr(cpu_ptr0, cpu_env, offsetof(CPUX86State,fpregs[rm].mmx)); |
b6abf97d | 3475 | tcg_gen_helper_1_1(helper_pmovmskb_mmx, cpu_tmp2_i32, cpu_ptr0); |
664e0f19 | 3476 | } |
b6abf97d | 3477 | tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32); |
664e0f19 | 3478 | reg = ((modrm >> 3) & 7) | rex_r; |
57fec1fe | 3479 | gen_op_mov_reg_T0(OT_LONG, reg); |
664e0f19 FB |
3480 | break; |
3481 | default: | |
3482 | goto illegal_op; | |
3483 | } | |
3484 | } else { | |
3485 | /* generic MMX or SSE operation */ | |
d1e42c5c | 3486 | switch(b) { |
d1e42c5c FB |
3487 | case 0x70: /* pshufx insn */ |
3488 | case 0xc6: /* pshufx insn */ | |
3489 | case 0xc2: /* compare insns */ | |
3490 | s->rip_offset = 1; | |
3491 | break; | |
3492 | default: | |
3493 | break; | |
664e0f19 FB |
3494 | } |
3495 | if (is_xmm) { | |
3496 | op1_offset = offsetof(CPUX86State,xmm_regs[reg]); | |
3497 | if (mod != 3) { | |
3498 | gen_lea_modrm(s, modrm, ®_addr, &offset_addr); | |
3499 | op2_offset = offsetof(CPUX86State,xmm_t0); | |
480c1cdb | 3500 | if (b1 >= 2 && ((b >= 0x50 && b <= 0x5f && b != 0x5b) || |
664e0f19 FB |
3501 | b == 0xc2)) { |
3502 | /* specific case for SSE single instructions */ | |
3503 | if (b1 == 2) { | |
3504 | /* 32 bit access */ | |
57fec1fe | 3505 | gen_op_ld_T0_A0(OT_LONG + s->mem_index); |
651ba608 | 3506 | tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,xmm_t0.XMM_L(0))); |
664e0f19 FB |
3507 | } else { |
3508 | /* 64 bit access */ | |
8686c490 | 3509 | gen_ldq_env_A0(s->mem_index, offsetof(CPUX86State,xmm_t0.XMM_D(0))); |
664e0f19 FB |
3510 | } |
3511 | } else { | |
8686c490 | 3512 | gen_ldo_env_A0(s->mem_index, op2_offset); |
664e0f19 FB |
3513 | } |
3514 | } else { | |
3515 | rm = (modrm & 7) | REX_B(s); | |
3516 | op2_offset = offsetof(CPUX86State,xmm_regs[rm]); | |
3517 | } | |
3518 | } else { | |
3519 | op1_offset = offsetof(CPUX86State,fpregs[reg].mmx); | |
3520 | if (mod != 3) { | |
3521 | gen_lea_modrm(s, modrm, ®_addr, &offset_addr); | |
3522 | op2_offset = offsetof(CPUX86State,mmx_t0); | |
8686c490 | 3523 | gen_ldq_env_A0(s->mem_index, op2_offset); |
664e0f19 FB |
3524 | } else { |
3525 | rm = (modrm & 7); | |
3526 | op2_offset = offsetof(CPUX86State,fpregs[rm].mmx); | |
3527 | } | |
3528 | } | |
3529 | switch(b) { | |
a35f3ec7 | 3530 | case 0x0f: /* 3DNow! data insns */ |
e771edab AJ |
3531 | if (!(s->cpuid_ext2_features & CPUID_EXT2_3DNOW)) |
3532 | goto illegal_op; | |
a35f3ec7 AJ |
3533 | val = ldub_code(s->pc++); |
3534 | sse_op2 = sse_op_table5[val]; | |
3535 | if (!sse_op2) | |
3536 | goto illegal_op; | |
5af45186 FB |
3537 | tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset); |
3538 | tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset); | |
3539 | tcg_gen_helper_0_2(sse_op2, cpu_ptr0, cpu_ptr1); | |
a35f3ec7 | 3540 | break; |
664e0f19 FB |
3541 | case 0x70: /* pshufx insn */ |
3542 | case 0xc6: /* pshufx insn */ | |
3543 | val = ldub_code(s->pc++); | |
5af45186 FB |
3544 | tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset); |
3545 | tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset); | |
3546 | tcg_gen_helper_0_3(sse_op2, cpu_ptr0, cpu_ptr1, tcg_const_i32(val)); | |
664e0f19 FB |
3547 | break; |
3548 | case 0xc2: | |
3549 | /* compare insns */ | |
3550 | val = ldub_code(s->pc++); | |
3551 | if (val >= 8) | |
3552 | goto illegal_op; | |
3553 | sse_op2 = sse_op_table4[val][b1]; | |
5af45186 FB |
3554 | tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset); |
3555 | tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset); | |
3556 | tcg_gen_helper_0_2(sse_op2, cpu_ptr0, cpu_ptr1); | |
664e0f19 | 3557 | break; |
b8b6a50b FB |
3558 | case 0xf7: |
3559 | /* maskmov : we must prepare A0 */ | |
3560 | if (mod != 3) | |
3561 | goto illegal_op; | |
3562 | #ifdef TARGET_X86_64 | |
3563 | if (s->aflag == 2) { | |
3564 | gen_op_movq_A0_reg(R_EDI); | |
3565 | } else | |
3566 | #endif | |
3567 | { | |
3568 | gen_op_movl_A0_reg(R_EDI); | |
3569 | if (s->aflag == 0) | |
3570 | gen_op_andl_A0_ffff(); | |
3571 | } | |
3572 | gen_add_A0_ds_seg(s); | |
3573 | ||
3574 | tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset); | |
3575 | tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset); | |
3576 | tcg_gen_helper_0_3(sse_op2, cpu_ptr0, cpu_ptr1, cpu_A0); | |
3577 | break; | |
664e0f19 | 3578 | default: |
5af45186 FB |
3579 | tcg_gen_addi_ptr(cpu_ptr0, cpu_env, op1_offset); |
3580 | tcg_gen_addi_ptr(cpu_ptr1, cpu_env, op2_offset); | |
3581 | tcg_gen_helper_0_2(sse_op2, cpu_ptr0, cpu_ptr1); | |
664e0f19 FB |
3582 | break; |
3583 | } | |
3584 | if (b == 0x2e || b == 0x2f) { | |
3585 | s->cc_op = CC_OP_EFLAGS; | |
3586 | } | |
3587 | } | |
3588 | } | |
3589 | ||
2c0262af FB |
3590 | /* convert one instruction. s->is_jmp is set if the translation must |
3591 | be stopped. Return the next pc value */ | |
14ce26e7 | 3592 | static target_ulong disas_insn(DisasContext *s, target_ulong pc_start) |
2c0262af FB |
3593 | { |
3594 | int b, prefixes, aflag, dflag; | |
3595 | int shift, ot; | |
3596 | int modrm, reg, rm, mod, reg_addr, op, opreg, offset_addr, val; | |
14ce26e7 FB |
3597 | target_ulong next_eip, tval; |
3598 | int rex_w, rex_r; | |
2c0262af | 3599 | |
70cff25e FB |
3600 | if (unlikely(loglevel & CPU_LOG_TB_OP)) |
3601 | tcg_gen_debug_insn_start(pc_start); | |
2c0262af FB |
3602 | s->pc = pc_start; |
3603 | prefixes = 0; | |
3604 | aflag = s->code32; | |
3605 | dflag = s->code32; | |
3606 | s->override = -1; | |
14ce26e7 FB |
3607 | rex_w = -1; |
3608 | rex_r = 0; | |
3609 | #ifdef TARGET_X86_64 | |
3610 | s->rex_x = 0; | |
3611 | s->rex_b = 0; | |
5fafdf24 | 3612 | x86_64_hregs = 0; |
14ce26e7 FB |
3613 | #endif |
3614 | s->rip_offset = 0; /* for relative ip address */ | |
2c0262af | 3615 | next_byte: |
61382a50 | 3616 | b = ldub_code(s->pc); |
2c0262af FB |
3617 | s->pc++; |
3618 | /* check prefixes */ | |
14ce26e7 FB |
3619 | #ifdef TARGET_X86_64 |
3620 | if (CODE64(s)) { | |
3621 | switch (b) { | |
3622 | case 0xf3: | |
3623 | prefixes |= PREFIX_REPZ; | |
3624 | goto next_byte; | |
3625 | case 0xf2: | |
3626 | prefixes |= PREFIX_REPNZ; | |
3627 | goto next_byte; | |
3628 | case 0xf0: | |
3629 | prefixes |= PREFIX_LOCK; | |
3630 | goto next_byte; | |
3631 | case 0x2e: | |
3632 | s->override = R_CS; | |
3633 | goto next_byte; | |
3634 | case 0x36: | |
3635 | s->override = R_SS; | |
3636 | goto next_byte; | |
3637 | case 0x3e: | |
3638 | s->override = R_DS; | |
3639 | goto next_byte; | |
3640 | case 0x26: | |
3641 | s->override = R_ES; | |
3642 | goto next_byte; | |
3643 | case 0x64: | |
3644 | s->override = R_FS; | |
3645 | goto next_byte; | |
3646 | case 0x65: | |
3647 | s->override = R_GS; | |
3648 | goto next_byte; | |
3649 | case 0x66: | |
3650 | prefixes |= PREFIX_DATA; | |
3651 | goto next_byte; | |
3652 | case 0x67: | |
3653 | prefixes |= PREFIX_ADR; | |
3654 | goto next_byte; | |
3655 | case 0x40 ... 0x4f: | |
3656 | /* REX prefix */ | |
3657 | rex_w = (b >> 3) & 1; | |
3658 | rex_r = (b & 0x4) << 1; | |
3659 | s->rex_x = (b & 0x2) << 2; | |
3660 | REX_B(s) = (b & 0x1) << 3; | |
3661 | x86_64_hregs = 1; /* select uniform byte register addressing */ | |
3662 | goto next_byte; | |
3663 | } | |
3664 | if (rex_w == 1) { | |
3665 | /* 0x66 is ignored if rex.w is set */ | |
3666 | dflag = 2; | |
3667 | } else { | |
3668 | if (prefixes & PREFIX_DATA) | |
3669 | dflag ^= 1; | |
3670 | } | |
3671 | if (!(prefixes & PREFIX_ADR)) | |
3672 | aflag = 2; | |
5fafdf24 | 3673 | } else |
14ce26e7 FB |
3674 | #endif |
3675 | { | |
3676 | switch (b) { | |
3677 | case 0xf3: | |
3678 | prefixes |= PREFIX_REPZ; | |
3679 | goto next_byte; | |
3680 | case 0xf2: | |
3681 | prefixes |= PREFIX_REPNZ; | |
3682 | goto next_byte; | |
3683 | case 0xf0: | |
3684 | prefixes |= PREFIX_LOCK; | |
3685 | goto next_byte; | |
3686 | case 0x2e: | |
3687 | s->override = R_CS; | |
3688 | goto next_byte; | |
3689 | case 0x36: | |
3690 | s->override = R_SS; | |
3691 | goto next_byte; | |
3692 | case 0x3e: | |
3693 | s->override = R_DS; | |
3694 | goto next_byte; | |
3695 | case 0x26: | |
3696 | s->override = R_ES; | |
3697 | goto next_byte; | |
3698 | case 0x64: | |
3699 | s->override = R_FS; | |
3700 | goto next_byte; | |
3701 | case 0x65: | |
3702 | s->override = R_GS; | |
3703 | goto next_byte; | |
3704 | case 0x66: | |
3705 | prefixes |= PREFIX_DATA; | |
3706 | goto next_byte; | |
3707 | case 0x67: | |
3708 | prefixes |= PREFIX_ADR; | |
3709 | goto next_byte; | |
3710 | } | |
3711 | if (prefixes & PREFIX_DATA) | |
3712 | dflag ^= 1; | |
3713 | if (prefixes & PREFIX_ADR) | |
3714 | aflag ^= 1; | |
2c0262af FB |
3715 | } |
3716 | ||
2c0262af FB |
3717 | s->prefix = prefixes; |
3718 | s->aflag = aflag; | |
3719 | s->dflag = dflag; | |
3720 | ||
3721 | /* lock generation */ | |
3722 | if (prefixes & PREFIX_LOCK) | |
b8b6a50b | 3723 | tcg_gen_helper_0_0(helper_lock); |
2c0262af FB |
3724 | |
3725 | /* now check op code */ | |
3726 | reswitch: | |
3727 | switch(b) { | |
3728 | case 0x0f: | |
3729 | /**************************/ | |
3730 | /* extended op code */ | |
61382a50 | 3731 | b = ldub_code(s->pc++) | 0x100; |
2c0262af | 3732 | goto reswitch; |
3b46e624 | 3733 | |
2c0262af FB |
3734 | /**************************/ |
3735 | /* arith & logic */ | |
3736 | case 0x00 ... 0x05: | |
3737 | case 0x08 ... 0x0d: | |
3738 | case 0x10 ... 0x15: | |
3739 | case 0x18 ... 0x1d: | |
3740 | case 0x20 ... 0x25: | |
3741 | case 0x28 ... 0x2d: | |
3742 | case 0x30 ... 0x35: | |
3743 | case 0x38 ... 0x3d: | |
3744 | { | |
3745 | int op, f, val; | |
3746 | op = (b >> 3) & 7; | |
3747 | f = (b >> 1) & 3; | |
3748 | ||
3749 | if ((b & 1) == 0) | |
3750 | ot = OT_BYTE; | |
3751 | else | |
14ce26e7 | 3752 | ot = dflag + OT_WORD; |
3b46e624 | 3753 | |
2c0262af FB |
3754 | switch(f) { |
3755 | case 0: /* OP Ev, Gv */ | |
61382a50 | 3756 | modrm = ldub_code(s->pc++); |
14ce26e7 | 3757 | reg = ((modrm >> 3) & 7) | rex_r; |
2c0262af | 3758 | mod = (modrm >> 6) & 3; |
14ce26e7 | 3759 | rm = (modrm & 7) | REX_B(s); |
2c0262af FB |
3760 | if (mod != 3) { |
3761 | gen_lea_modrm(s, modrm, ®_addr, &offset_addr); | |
3762 | opreg = OR_TMP0; | |
3763 | } else if (op == OP_XORL && rm == reg) { | |
3764 | xor_zero: | |
3765 | /* xor reg, reg optimisation */ | |
3766 | gen_op_movl_T0_0(); | |
3767 | s->cc_op = CC_OP_LOGICB + ot; | |
57fec1fe | 3768 | gen_op_mov_reg_T0(ot, reg); |
2c0262af FB |
3769 | gen_op_update1_cc(); |
3770 | break; | |
3771 | } else { | |
3772 | opreg = rm; | |
3773 | } | |
57fec1fe | 3774 | gen_op_mov_TN_reg(ot, 1, reg); |
2c0262af FB |
3775 | gen_op(s, op, ot, opreg); |
3776 | break; | |
3777 | case 1: /* OP Gv, Ev */ | |
61382a50 | 3778 | modrm = ldub_code(s->pc++); |
2c0262af | 3779 | mod = (modrm >> 6) & 3; |
14ce26e7 FB |
3780 | reg = ((modrm >> 3) & 7) | rex_r; |
3781 | rm = (modrm & 7) | REX_B(s); | |
2c0262af FB |
3782 | if (mod != 3) { |
3783 | gen_lea_modrm(s, modrm, ®_addr, &offset_addr); | |
57fec1fe | 3784 | gen_op_ld_T1_A0(ot + s->mem_index); |
2c0262af FB |
3785 | } else if (op == OP_XORL && rm == reg) { |
3786 | goto xor_zero; | |
3787 | } else { | |
57fec1fe | 3788 | gen_op_mov_TN_reg(ot, 1, rm); |
2c0262af FB |
3789 | } |
3790 | gen_op(s, op, ot, reg); | |
3791 | break; | |
3792 | case 2: /* OP A, Iv */ | |
3793 | val = insn_get(s, ot); | |
3794 | gen_op_movl_T1_im(val); | |
3795 | gen_op(s, op, ot, OR_EAX); | |
3796 | break; | |
3797 | } | |
3798 | } | |
3799 | break; | |
3800 | ||
ec9d6075 FB |
3801 | case 0x82: |
3802 | if (CODE64(s)) | |
3803 | goto illegal_op; | |
2c0262af FB |
3804 | case 0x80: /* GRP1 */ |
3805 | case 0x81: | |
3806 | case 0x83: | |
3807 | { | |
3808 | int val; | |
3809 | ||
3810 | if ((b & 1) == 0) | |
3811 | ot = OT_BYTE; | |
3812 | else | |
14ce26e7 | 3813 | ot = dflag + OT_WORD; |
3b46e624 | 3814 | |
61382a50 | 3815 | modrm = ldub_code(s->pc++); |
2c0262af | 3816 | mod = (modrm >> 6) & 3; |
14ce26e7 | 3817 | rm = (modrm & 7) | REX_B(s); |
2c0262af | 3818 | op = (modrm >> 3) & 7; |
3b46e624 | 3819 | |
2c0262af | 3820 | if (mod != 3) { |
14ce26e7 FB |
3821 | if (b == 0x83) |
3822 | s->rip_offset = 1; | |
3823 | else | |
3824 | s->rip_offset = insn_const_size(ot); | |
2c0262af FB |
3825 | gen_lea_modrm(s, modrm, ®_addr, &offset_addr); |
3826 | opreg = OR_TMP0; | |
3827 | } else { | |
14ce26e7 | 3828 | opreg = rm; |
2c0262af FB |
3829 | } |
3830 | ||
3831 | switch(b) { | |
3832 | default: | |
3833 | case 0x80: | |
3834 | case 0x81: | |
d64477af | 3835 | case 0x82: |
2c0262af FB |
3836 | val = insn_get(s, ot); |
3837 | break; | |
3838 | case 0x83: | |
3839 | val = (int8_t)insn_get(s, OT_BYTE); | |
3840 | break; | |
3841 | } | |
3842 | gen_op_movl_T1_im(val); | |
3843 | gen_op(s, op, ot, opreg); | |
3844 | } | |
3845 | break; | |
3846 | ||
3847 | /**************************/ | |
3848 | /* inc, dec, and other misc arith */ | |
3849 | case 0x40 ... 0x47: /* inc Gv */ | |
3850 | ot = dflag ? OT_LONG : OT_WORD; | |
3851 | gen_inc(s, ot, OR_EAX + (b & 7), 1); | |
3852 | break; | |
3853 | case 0x48 ... 0x4f: /* dec Gv */ | |
3854 | ot = dflag ? OT_LONG : OT_WORD; | |
3855 | gen_inc(s, ot, OR_EAX + (b & 7), -1); | |
3856 | break; | |
3857 | case 0xf6: /* GRP3 */ | |
3858 | case 0xf7: | |
3859 | if ((b & 1) == 0) | |
3860 | ot = OT_BYTE; | |
3861 | else | |
14ce26e7 | 3862 | ot = dflag + OT_WORD; |
2c0262af | 3863 | |
61382a50 | 3864 | modrm = ldub_code(s->pc++); |
2c0262af | 3865 | mod = (modrm >> 6) & 3; |
14ce26e7 | 3866 | rm = (modrm & 7) | REX_B(s); |
2c0262af FB |
3867 | op = (modrm >> 3) & 7; |
3868 | if (mod != 3) { | |
14ce26e7 FB |
3869 | if (op == 0) |
3870 | s->rip_offset = insn_const_size(ot); | |
2c0262af | 3871 | gen_lea_modrm(s, modrm, ®_addr, &offset_addr); |
57fec1fe | 3872 | gen_op_ld_T0_A0(ot + s->mem_index); |
2c0262af | 3873 | } else { |
57fec1fe | 3874 | gen_op_mov_TN_reg(ot, 0, rm); |
2c0262af FB |
3875 | } |
3876 | ||
3877 | switch(op) { | |
3878 | case 0: /* test */ | |
3879 | val = insn_get(s, ot); | |
3880 | gen_op_movl_T1_im(val); | |
3881 | gen_op_testl_T0_T1_cc(); | |
3882 | s->cc_op = CC_OP_LOGICB + ot; | |
3883 | break; | |
3884 | case 2: /* not */ | |
b6abf97d | 3885 | tcg_gen_not_tl(cpu_T[0], cpu_T[0]); |
2c0262af | 3886 | if (mod != 3) { |
57fec1fe | 3887 | gen_op_st_T0_A0(ot + s->mem_index); |
2c0262af | 3888 | } else { |
57fec1fe | 3889 | gen_op_mov_reg_T0(ot, rm); |
2c0262af FB |
3890 | } |
3891 | break; | |
3892 | case 3: /* neg */ | |
b6abf97d | 3893 | tcg_gen_neg_tl(cpu_T[0], cpu_T[0]); |
2c0262af | 3894 | if (mod != 3) { |
57fec1fe | 3895 | gen_op_st_T0_A0(ot + s->mem_index); |
2c0262af | 3896 | } else { |
57fec1fe | 3897 | gen_op_mov_reg_T0(ot, rm); |
2c0262af FB |
3898 | } |
3899 | gen_op_update_neg_cc(); | |
3900 | s->cc_op = CC_OP_SUBB + ot; | |
3901 | break; | |
3902 | case 4: /* mul */ | |
3903 | switch(ot) { | |
3904 | case OT_BYTE: | |
0211e5af FB |
3905 | gen_op_mov_TN_reg(OT_BYTE, 1, R_EAX); |
3906 | tcg_gen_ext8u_tl(cpu_T[0], cpu_T[0]); | |
3907 | tcg_gen_ext8u_tl(cpu_T[1], cpu_T[1]); | |
3908 | /* XXX: use 32 bit mul which could be faster */ | |
3909 | tcg_gen_mul_tl(cpu_T[0], cpu_T[0], cpu_T[1]); | |
3910 | gen_op_mov_reg_T0(OT_WORD, R_EAX); | |
3911 | tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]); | |
3912 | tcg_gen_andi_tl(cpu_cc_src, cpu_T[0], 0xff00); | |
d36cd60e | 3913 | s->cc_op = CC_OP_MULB; |
2c0262af FB |
3914 | break; |
3915 | case OT_WORD: | |
0211e5af FB |
3916 | gen_op_mov_TN_reg(OT_WORD, 1, R_EAX); |
3917 | tcg_gen_ext16u_tl(cpu_T[0], cpu_T[0]); | |
3918 | tcg_gen_ext16u_tl(cpu_T[1], cpu_T[1]); | |
3919 | /* XXX: use 32 bit mul which could be faster */ | |
3920 | tcg_gen_mul_tl(cpu_T[0], cpu_T[0], cpu_T[1]); | |
3921 | gen_op_mov_reg_T0(OT_WORD, R_EAX); | |
3922 | tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]); | |
3923 | tcg_gen_shri_tl(cpu_T[0], cpu_T[0], 16); | |
3924 | gen_op_mov_reg_T0(OT_WORD, R_EDX); | |
3925 | tcg_gen_mov_tl(cpu_cc_src, cpu_T[0]); | |
d36cd60e | 3926 | s->cc_op = CC_OP_MULW; |
2c0262af FB |
3927 | break; |
3928 | default: | |
3929 | case OT_LONG: | |
0211e5af FB |
3930 | #ifdef TARGET_X86_64 |
3931 | gen_op_mov_TN_reg(OT_LONG, 1, R_EAX); | |
3932 | tcg_gen_ext32u_tl(cpu_T[0], cpu_T[0]); | |
3933 | tcg_gen_ext32u_tl(cpu_T[1], cpu_T[1]); | |
3934 | tcg_gen_mul_tl(cpu_T[0], cpu_T[0], cpu_T[1]); | |
3935 | gen_op_mov_reg_T0(OT_LONG, R_EAX); | |
3936 | tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]); | |
3937 | tcg_gen_shri_tl(cpu_T[0], cpu_T[0], 32); | |
3938 | gen_op_mov_reg_T0(OT_LONG, R_EDX); | |
3939 | tcg_gen_mov_tl(cpu_cc_src, cpu_T[0]); | |
3940 | #else | |
3941 | { | |
3942 | TCGv t0, t1; | |
3943 | t0 = tcg_temp_new(TCG_TYPE_I64); | |
3944 | t1 = tcg_temp_new(TCG_TYPE_I64); | |
3945 | gen_op_mov_TN_reg(OT_LONG, 1, R_EAX); | |
3946 | tcg_gen_extu_i32_i64(t0, cpu_T[0]); | |
3947 | tcg_gen_extu_i32_i64(t1, cpu_T[1]); | |
3948 | tcg_gen_mul_i64(t0, t0, t1); | |
3949 | tcg_gen_trunc_i64_i32(cpu_T[0], t0); | |
3950 | gen_op_mov_reg_T0(OT_LONG, R_EAX); | |
3951 | tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]); | |
3952 | tcg_gen_shri_i64(t0, t0, 32); | |
3953 | tcg_gen_trunc_i64_i32(cpu_T[0], t0); | |
3954 | gen_op_mov_reg_T0(OT_LONG, R_EDX); | |
3955 | tcg_gen_mov_tl(cpu_cc_src, cpu_T[0]); | |
3956 | } | |
3957 | #endif | |
d36cd60e | 3958 | s->cc_op = CC_OP_MULL; |
2c0262af | 3959 | break; |
14ce26e7 FB |
3960 | #ifdef TARGET_X86_64 |
3961 | case OT_QUAD: | |
0211e5af | 3962 | tcg_gen_helper_0_1(helper_mulq_EAX_T0, cpu_T[0]); |
14ce26e7 FB |
3963 | s->cc_op = CC_OP_MULQ; |
3964 | break; | |
3965 | #endif | |
2c0262af | 3966 | } |
2c0262af FB |
3967 | break; |
3968 | case 5: /* imul */ | |
3969 | switch(ot) { | |
3970 | case OT_BYTE: | |
0211e5af FB |
3971 | gen_op_mov_TN_reg(OT_BYTE, 1, R_EAX); |
3972 | tcg_gen_ext8s_tl(cpu_T[0], cpu_T[0]); | |
3973 | tcg_gen_ext8s_tl(cpu_T[1], cpu_T[1]); | |
3974 | /* XXX: use 32 bit mul which could be faster */ | |
3975 | tcg_gen_mul_tl(cpu_T[0], cpu_T[0], cpu_T[1]); | |
3976 | gen_op_mov_reg_T0(OT_WORD, R_EAX); | |
3977 | tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]); | |
3978 | tcg_gen_ext8s_tl(cpu_tmp0, cpu_T[0]); | |
3979 | tcg_gen_sub_tl(cpu_cc_src, cpu_T[0], cpu_tmp0); | |
d36cd60e | 3980 | s->cc_op = CC_OP_MULB; |
2c0262af FB |
3981 | break; |
3982 | case OT_WORD: | |
0211e5af FB |
3983 | gen_op_mov_TN_reg(OT_WORD, 1, R_EAX); |
3984 | tcg_gen_ext16s_tl(cpu_T[0], cpu_T[0]); | |
3985 | tcg_gen_ext16s_tl(cpu_T[1], cpu_T[1]); | |
3986 | /* XXX: use 32 bit mul which could be faster */ | |
3987 | tcg_gen_mul_tl(cpu_T[0], cpu_T[0], cpu_T[1]); | |
3988 | gen_op_mov_reg_T0(OT_WORD, R_EAX); | |
3989 | tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]); | |
3990 | tcg_gen_ext16s_tl(cpu_tmp0, cpu_T[0]); | |
3991 | tcg_gen_sub_tl(cpu_cc_src, cpu_T[0], cpu_tmp0); | |
3992 | tcg_gen_shri_tl(cpu_T[0], cpu_T[0], 16); | |
3993 | gen_op_mov_reg_T0(OT_WORD, R_EDX); | |
d36cd60e | 3994 | s->cc_op = CC_OP_MULW; |
2c0262af FB |
3995 | break; |
3996 | default: | |
3997 | case OT_LONG: | |
0211e5af FB |
3998 | #ifdef TARGET_X86_64 |
3999 | gen_op_mov_TN_reg(OT_LONG, 1, R_EAX); | |
4000 | tcg_gen_ext32s_tl(cpu_T[0], cpu_T[0]); | |
4001 | tcg_gen_ext32s_tl(cpu_T[1], cpu_T[1]); | |
4002 | tcg_gen_mul_tl(cpu_T[0], cpu_T[0], cpu_T[1]); | |
4003 | gen_op_mov_reg_T0(OT_LONG, R_EAX); | |
4004 | tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]); | |
4005 | tcg_gen_ext32s_tl(cpu_tmp0, cpu_T[0]); | |
4006 | tcg_gen_sub_tl(cpu_cc_src, cpu_T[0], cpu_tmp0); | |
4007 | tcg_gen_shri_tl(cpu_T[0], cpu_T[0], 32); | |
4008 | gen_op_mov_reg_T0(OT_LONG, R_EDX); | |
4009 | #else | |
4010 | { | |
4011 | TCGv t0, t1; | |
4012 | t0 = tcg_temp_new(TCG_TYPE_I64); | |
4013 | t1 = tcg_temp_new(TCG_TYPE_I64); | |
4014 | gen_op_mov_TN_reg(OT_LONG, 1, R_EAX); | |
4015 | tcg_gen_ext_i32_i64(t0, cpu_T[0]); | |
4016 | tcg_gen_ext_i32_i64(t1, cpu_T[1]); | |
4017 | tcg_gen_mul_i64(t0, t0, t1); | |
4018 | tcg_gen_trunc_i64_i32(cpu_T[0], t0); | |
4019 | gen_op_mov_reg_T0(OT_LONG, R_EAX); | |
4020 | tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]); | |
4021 | tcg_gen_sari_tl(cpu_tmp0, cpu_T[0], 31); | |
4022 | tcg_gen_shri_i64(t0, t0, 32); | |
4023 | tcg_gen_trunc_i64_i32(cpu_T[0], t0); | |
4024 | gen_op_mov_reg_T0(OT_LONG, R_EDX); | |
4025 | tcg_gen_sub_tl(cpu_cc_src, cpu_T[0], cpu_tmp0); | |
4026 | } | |
4027 | #endif | |
d36cd60e | 4028 | s->cc_op = CC_OP_MULL; |
2c0262af | 4029 | break; |
14ce26e7 FB |
4030 | #ifdef TARGET_X86_64 |
4031 | case OT_QUAD: | |
0211e5af | 4032 | tcg_gen_helper_0_1(helper_imulq_EAX_T0, cpu_T[0]); |
14ce26e7 FB |
4033 | s->cc_op = CC_OP_MULQ; |
4034 | break; | |
4035 | #endif | |
2c0262af | 4036 | } |
2c0262af FB |
4037 | break; |
4038 | case 6: /* div */ | |
4039 | switch(ot) { | |
4040 | case OT_BYTE: | |
14ce26e7 | 4041 | gen_jmp_im(pc_start - s->cs_base); |
b5b38f61 | 4042 | tcg_gen_helper_0_1(helper_divb_AL, cpu_T[0]); |
2c0262af FB |
4043 | break; |
4044 | case OT_WORD: | |
14ce26e7 | 4045 | gen_jmp_im(pc_start - s->cs_base); |
b5b38f61 | 4046 | tcg_gen_helper_0_1(helper_divw_AX, cpu_T[0]); |
2c0262af FB |
4047 | break; |
4048 | default: | |
4049 | case OT_LONG: | |
14ce26e7 | 4050 | gen_jmp_im(pc_start - s->cs_base); |
b5b38f61 | 4051 | tcg_gen_helper_0_1(helper_divl_EAX, cpu_T[0]); |
14ce26e7 FB |
4052 | break; |
4053 | #ifdef TARGET_X86_64 | |
4054 | case OT_QUAD: | |
4055 | gen_jmp_im(pc_start - s->cs_base); | |
b5b38f61 | 4056 | tcg_gen_helper_0_1(helper_divq_EAX, cpu_T[0]); |
2c0262af | 4057 | break; |
14ce26e7 | 4058 | #endif |
2c0262af FB |
4059 | } |
4060 | break; | |
4061 | case 7: /* idiv */ | |
4062 | switch(ot) { | |
4063 | case OT_BYTE: | |
14ce26e7 | 4064 | gen_jmp_im(pc_start - s->cs_base); |
b5b38f61 | 4065 | tcg_gen_helper_0_1(helper_idivb_AL, cpu_T[0]); |
2c0262af FB |
4066 | break; |
4067 | case OT_WORD: | |
14ce26e7 | 4068 | gen_jmp_im(pc_start - s->cs_base); |
b5b38f61 | 4069 | tcg_gen_helper_0_1(helper_idivw_AX, cpu_T[0]); |
2c0262af FB |
4070 | break; |
4071 | default: | |
4072 | case OT_LONG: | |
14ce26e7 | 4073 | gen_jmp_im(pc_start - s->cs_base); |
b5b38f61 | 4074 | tcg_gen_helper_0_1(helper_idivl_EAX, cpu_T[0]); |
14ce26e7 FB |
4075 | break; |
4076 | #ifdef TARGET_X86_64 | |
4077 | case OT_QUAD: | |
4078 | gen_jmp_im(pc_start - s->cs_base); | |
b5b38f61 | 4079 | tcg_gen_helper_0_1(helper_idivq_EAX, cpu_T[0]); |
2c0262af | 4080 | break; |
14ce26e7 | 4081 | #endif |
2c0262af FB |
4082 | } |
4083 | break; | |
4084 | default: | |
4085 | goto illegal_op; | |
4086 | } | |
4087 | break; | |
4088 | ||
4089 | case 0xfe: /* GRP4 */ | |
4090 | case 0xff: /* GRP5 */ | |
4091 | if ((b & 1) == 0) | |
4092 | ot = OT_BYTE; | |
4093 | else | |
14ce26e7 | 4094 | ot = dflag + OT_WORD; |
2c0262af | 4095 | |
61382a50 | 4096 | modrm = ldub_code(s->pc++); |
2c0262af | 4097 | mod = (modrm >> 6) & 3; |
14ce26e7 | 4098 | rm = (modrm & 7) | REX_B(s); |
2c0262af FB |
4099 | op = (modrm >> 3) & 7; |
4100 | if (op >= 2 && b == 0xfe) { | |
4101 | goto illegal_op; | |
4102 | } | |
14ce26e7 | 4103 | if (CODE64(s)) { |
aba9d61e | 4104 | if (op == 2 || op == 4) { |
14ce26e7 FB |
4105 | /* operand size for jumps is 64 bit */ |
4106 | ot = OT_QUAD; | |
aba9d61e FB |
4107 | } else if (op == 3 || op == 5) { |
4108 | /* for call calls, the operand is 16 or 32 bit, even | |
4109 | in long mode */ | |
4110 | ot = dflag ? OT_LONG : OT_WORD; | |
14ce26e7 FB |
4111 | } else if (op == 6) { |
4112 | /* default push size is 64 bit */ | |
4113 | ot = dflag ? OT_QUAD : OT_WORD; | |
4114 | } | |
4115 | } | |
2c0262af FB |
4116 | if (mod != 3) { |
4117 | gen_lea_modrm(s, modrm, ®_addr, &offset_addr); | |
4118 | if (op >= 2 && op != 3 && op != 5) | |
57fec1fe | 4119 | gen_op_ld_T0_A0(ot + s->mem_index); |
2c0262af | 4120 | } else { |
57fec1fe | 4121 | gen_op_mov_TN_reg(ot, 0, rm); |
2c0262af FB |
4122 | } |
4123 | ||
4124 | switch(op) { | |
4125 | case 0: /* inc Ev */ | |
4126 | if (mod != 3) | |
4127 | opreg = OR_TMP0; | |
4128 | else | |
4129 | opreg = rm; | |
4130 | gen_inc(s, ot, opreg, 1); | |
4131 | break; | |
4132 | case 1: /* dec Ev */ | |
4133 | if (mod != 3) | |
4134 | opreg = OR_TMP0; | |
4135 | else | |
4136 | opreg = rm; | |
4137 | gen_inc(s, ot, opreg, -1); | |
4138 | break; | |
4139 | case 2: /* call Ev */ | |
4f31916f | 4140 | /* XXX: optimize if memory (no 'and' is necessary) */ |
2c0262af FB |
4141 | if (s->dflag == 0) |
4142 | gen_op_andl_T0_ffff(); | |
2c0262af | 4143 | next_eip = s->pc - s->cs_base; |
1ef38687 | 4144 | gen_movtl_T1_im(next_eip); |
4f31916f FB |
4145 | gen_push_T1(s); |
4146 | gen_op_jmp_T0(); | |
2c0262af FB |
4147 | gen_eob(s); |
4148 | break; | |
61382a50 | 4149 | case 3: /* lcall Ev */ |
57fec1fe | 4150 | gen_op_ld_T1_A0(ot + s->mem_index); |
aba9d61e | 4151 | gen_add_A0_im(s, 1 << (ot - OT_WORD + 1)); |
57fec1fe | 4152 | gen_op_ldu_T0_A0(OT_WORD + s->mem_index); |
2c0262af FB |
4153 | do_lcall: |
4154 | if (s->pe && !s->vm86) { | |
4155 | if (s->cc_op != CC_OP_DYNAMIC) | |
4156 | gen_op_set_cc_op(s->cc_op); | |
14ce26e7 | 4157 | gen_jmp_im(pc_start - s->cs_base); |
b6abf97d | 4158 | tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]); |
b8b6a50b | 4159 | tcg_gen_helper_0_4(helper_lcall_protected, |
b6abf97d | 4160 | cpu_tmp2_i32, cpu_T[1], |
b8b6a50b FB |
4161 | tcg_const_i32(dflag), |
4162 | tcg_const_i32(s->pc - pc_start)); | |
2c0262af | 4163 | } else { |
b6abf97d | 4164 | tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]); |
b8b6a50b | 4165 | tcg_gen_helper_0_4(helper_lcall_real, |
b6abf97d | 4166 | cpu_tmp2_i32, cpu_T[1], |
b8b6a50b FB |
4167 | tcg_const_i32(dflag), |
4168 | tcg_const_i32(s->pc - s->cs_base)); | |
2c0262af FB |
4169 | } |
4170 | gen_eob(s); | |
4171 | break; | |
4172 | case 4: /* jmp Ev */ | |
4173 | if (s->dflag == 0) | |
4174 | gen_op_andl_T0_ffff(); | |
4175 | gen_op_jmp_T0(); | |
4176 | gen_eob(s); | |
4177 | break; | |
4178 | case 5: /* ljmp Ev */ | |
57fec1fe | 4179 | gen_op_ld_T1_A0(ot + s->mem_index); |
aba9d61e | 4180 | gen_add_A0_im(s, 1 << (ot - OT_WORD + 1)); |
57fec1fe | 4181 | gen_op_ldu_T0_A0(OT_WORD + s->mem_index); |
2c0262af FB |
4182 | do_ljmp: |
4183 | if (s->pe && !s->vm86) { | |
4184 | if (s->cc_op != CC_OP_DYNAMIC) | |
4185 | gen_op_set_cc_op(s->cc_op); | |
14ce26e7 | 4186 | gen_jmp_im(pc_start - s->cs_base); |
b6abf97d | 4187 | tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]); |
b8b6a50b | 4188 | tcg_gen_helper_0_3(helper_ljmp_protected, |
b6abf97d | 4189 | cpu_tmp2_i32, |
b8b6a50b FB |
4190 | cpu_T[1], |
4191 | tcg_const_i32(s->pc - pc_start)); | |
2c0262af | 4192 | } else { |
3bd7da9e | 4193 | gen_op_movl_seg_T0_vm(R_CS); |
2c0262af FB |
4194 | gen_op_movl_T0_T1(); |
4195 | gen_op_jmp_T0(); | |
4196 | } | |
4197 | gen_eob(s); | |
4198 | break; | |
4199 | case 6: /* push Ev */ | |
4200 | gen_push_T0(s); | |
4201 | break; | |
4202 | default: | |
4203 | goto illegal_op; | |
4204 | } | |
4205 | break; | |
4206 | ||
4207 | case 0x84: /* test Ev, Gv */ | |
5fafdf24 | 4208 | case 0x85: |
2c0262af FB |
4209 | if ((b & 1) == 0) |
4210 | ot = OT_BYTE; | |
4211 | else | |
14ce26e7 | 4212 | ot = dflag + OT_WORD; |
2c0262af | 4213 | |
61382a50 | 4214 | modrm = ldub_code(s->pc++); |
2c0262af | 4215 | mod = (modrm >> 6) & 3; |
14ce26e7 FB |
4216 | rm = (modrm & 7) | REX_B(s); |
4217 | reg = ((modrm >> 3) & 7) | rex_r; | |
3b46e624 | 4218 | |
2c0262af | 4219 | gen_ldst_modrm(s, modrm, ot, OR_TMP0, 0); |
57fec1fe | 4220 | gen_op_mov_TN_reg(ot, 1, reg); |
2c0262af FB |
4221 | gen_op_testl_T0_T1_cc(); |
4222 | s->cc_op = CC_OP_LOGICB + ot; | |
4223 | break; | |
3b46e624 | 4224 | |
2c0262af FB |
4225 | case 0xa8: /* test eAX, Iv */ |
4226 | case 0xa9: | |
4227 | if ((b & 1) == 0) | |
4228 | ot = OT_BYTE; | |
4229 | else | |
14ce26e7 | 4230 | ot = dflag + OT_WORD; |
2c0262af FB |
4231 | val = insn_get(s, ot); |
4232 | ||
57fec1fe | 4233 | gen_op_mov_TN_reg(ot, 0, OR_EAX); |
2c0262af FB |
4234 | gen_op_movl_T1_im(val); |
4235 | gen_op_testl_T0_T1_cc(); | |
4236 | s->cc_op = CC_OP_LOGICB + ot; | |
4237 | break; | |
3b46e624 | 4238 | |
2c0262af | 4239 | case 0x98: /* CWDE/CBW */ |
14ce26e7 FB |
4240 | #ifdef TARGET_X86_64 |
4241 | if (dflag == 2) { | |
e108dd01 FB |
4242 | gen_op_mov_TN_reg(OT_LONG, 0, R_EAX); |
4243 | tcg_gen_ext32s_tl(cpu_T[0], cpu_T[0]); | |
4244 | gen_op_mov_reg_T0(OT_QUAD, R_EAX); | |
14ce26e7 FB |
4245 | } else |
4246 | #endif | |
e108dd01 FB |
4247 | if (dflag == 1) { |
4248 | gen_op_mov_TN_reg(OT_WORD, 0, R_EAX); | |
4249 | tcg_gen_ext16s_tl(cpu_T[0], cpu_T[0]); | |
4250 | gen_op_mov_reg_T0(OT_LONG, R_EAX); | |
4251 | } else { | |
4252 | gen_op_mov_TN_reg(OT_BYTE, 0, R_EAX); | |
4253 | tcg_gen_ext8s_tl(cpu_T[0], cpu_T[0]); | |
4254 | gen_op_mov_reg_T0(OT_WORD, R_EAX); | |
4255 | } | |
2c0262af FB |
4256 | break; |
4257 | case 0x99: /* CDQ/CWD */ | |
14ce26e7 FB |
4258 | #ifdef TARGET_X86_64 |
4259 | if (dflag == 2) { | |
e108dd01 FB |
4260 | gen_op_mov_TN_reg(OT_QUAD, 0, R_EAX); |
4261 | tcg_gen_sari_tl(cpu_T[0], cpu_T[0], 63); | |
4262 | gen_op_mov_reg_T0(OT_QUAD, R_EDX); | |
14ce26e7 FB |
4263 | } else |
4264 | #endif | |
e108dd01 FB |
4265 | if (dflag == 1) { |
4266 | gen_op_mov_TN_reg(OT_LONG, 0, R_EAX); | |
4267 | tcg_gen_ext32s_tl(cpu_T[0], cpu_T[0]); | |
4268 | tcg_gen_sari_tl(cpu_T[0], cpu_T[0], 31); | |
4269 | gen_op_mov_reg_T0(OT_LONG, R_EDX); | |
4270 | } else { | |
4271 | gen_op_mov_TN_reg(OT_WORD, 0, R_EAX); | |
4272 | tcg_gen_ext16s_tl(cpu_T[0], cpu_T[0]); | |
4273 | tcg_gen_sari_tl(cpu_T[0], cpu_T[0], 15); | |
4274 | gen_op_mov_reg_T0(OT_WORD, R_EDX); | |
4275 | } | |
2c0262af FB |
4276 | break; |
4277 | case 0x1af: /* imul Gv, Ev */ | |
4278 | case 0x69: /* imul Gv, Ev, I */ | |
4279 | case 0x6b: | |
14ce26e7 | 4280 | ot = dflag + OT_WORD; |
61382a50 | 4281 | modrm = ldub_code(s->pc++); |
14ce26e7 FB |
4282 | reg = ((modrm >> 3) & 7) | rex_r; |
4283 | if (b == 0x69) | |
4284 | s->rip_offset = insn_const_size(ot); | |
4285 | else if (b == 0x6b) | |
4286 | s->rip_offset = 1; | |
2c0262af FB |
4287 | gen_ldst_modrm(s, modrm, ot, OR_TMP0, 0); |
4288 | if (b == 0x69) { | |
4289 | val = insn_get(s, ot); | |
4290 | gen_op_movl_T1_im(val); | |
4291 | } else if (b == 0x6b) { | |
d64477af | 4292 | val = (int8_t)insn_get(s, OT_BYTE); |
2c0262af FB |
4293 | gen_op_movl_T1_im(val); |
4294 | } else { | |
57fec1fe | 4295 | gen_op_mov_TN_reg(ot, 1, reg); |
2c0262af FB |
4296 | } |
4297 | ||
14ce26e7 FB |
4298 | #ifdef TARGET_X86_64 |
4299 | if (ot == OT_QUAD) { | |
0211e5af | 4300 | tcg_gen_helper_1_2(helper_imulq_T0_T1, cpu_T[0], cpu_T[0], cpu_T[1]); |
14ce26e7 FB |
4301 | } else |
4302 | #endif | |
2c0262af | 4303 | if (ot == OT_LONG) { |
0211e5af FB |
4304 | #ifdef TARGET_X86_64 |
4305 | tcg_gen_ext32s_tl(cpu_T[0], cpu_T[0]); | |
4306 | tcg_gen_ext32s_tl(cpu_T[1], cpu_T[1]); | |
4307 | tcg_gen_mul_tl(cpu_T[0], cpu_T[0], cpu_T[1]); | |
4308 | tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]); | |
4309 | tcg_gen_ext32s_tl(cpu_tmp0, cpu_T[0]); | |
4310 | tcg_gen_sub_tl(cpu_cc_src, cpu_T[0], cpu_tmp0); | |
4311 | #else | |
4312 | { | |
4313 | TCGv t0, t1; | |
4314 | t0 = tcg_temp_new(TCG_TYPE_I64); | |
4315 | t1 = tcg_temp_new(TCG_TYPE_I64); | |
4316 | tcg_gen_ext_i32_i64(t0, cpu_T[0]); | |
4317 | tcg_gen_ext_i32_i64(t1, cpu_T[1]); | |
4318 | tcg_gen_mul_i64(t0, t0, t1); | |
4319 | tcg_gen_trunc_i64_i32(cpu_T[0], t0); | |
4320 | tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]); | |
4321 | tcg_gen_sari_tl(cpu_tmp0, cpu_T[0], 31); | |
4322 | tcg_gen_shri_i64(t0, t0, 32); | |
4323 | tcg_gen_trunc_i64_i32(cpu_T[1], t0); | |
4324 | tcg_gen_sub_tl(cpu_cc_src, cpu_T[1], cpu_tmp0); | |
4325 | } | |
4326 | #endif | |
2c0262af | 4327 | } else { |
0211e5af FB |
4328 | tcg_gen_ext16s_tl(cpu_T[0], cpu_T[0]); |
4329 | tcg_gen_ext16s_tl(cpu_T[1], cpu_T[1]); | |
4330 | /* XXX: use 32 bit mul which could be faster */ | |
4331 | tcg_gen_mul_tl(cpu_T[0], cpu_T[0], cpu_T[1]); | |
4332 | tcg_gen_mov_tl(cpu_cc_dst, cpu_T[0]); | |
4333 | tcg_gen_ext16s_tl(cpu_tmp0, cpu_T[0]); | |
4334 | tcg_gen_sub_tl(cpu_cc_src, cpu_T[0], cpu_tmp0); | |
2c0262af | 4335 | } |
57fec1fe | 4336 | gen_op_mov_reg_T0(ot, reg); |
d36cd60e | 4337 | s->cc_op = CC_OP_MULB + ot; |
2c0262af FB |
4338 | break; |
4339 | case 0x1c0: | |
4340 | case 0x1c1: /* xadd Ev, Gv */ | |
4341 | if ((b & 1) == 0) | |
4342 | ot = OT_BYTE; | |
4343 | else | |
14ce26e7 | 4344 | ot = dflag + OT_WORD; |
61382a50 | 4345 | modrm = ldub_code(s->pc++); |
14ce26e7 | 4346 | reg = ((modrm >> 3) & 7) | rex_r; |
2c0262af FB |
4347 | mod = (modrm >> 6) & 3; |
4348 | if (mod == 3) { | |
14ce26e7 | 4349 | rm = (modrm & 7) | REX_B(s); |
57fec1fe FB |
4350 | gen_op_mov_TN_reg(ot, 0, reg); |
4351 | gen_op_mov_TN_reg(ot, 1, rm); | |
2c0262af | 4352 | gen_op_addl_T0_T1(); |
57fec1fe FB |
4353 | gen_op_mov_reg_T1(ot, reg); |
4354 | gen_op_mov_reg_T0(ot, rm); | |
2c0262af FB |
4355 | } else { |
4356 | gen_lea_modrm(s, modrm, ®_addr, &offset_addr); | |
57fec1fe FB |
4357 | gen_op_mov_TN_reg(ot, 0, reg); |
4358 | gen_op_ld_T1_A0(ot + s->mem_index); | |
2c0262af | 4359 | gen_op_addl_T0_T1(); |
57fec1fe FB |
4360 | gen_op_st_T0_A0(ot + s->mem_index); |
4361 | gen_op_mov_reg_T1(ot, reg); | |
2c0262af FB |
4362 | } |
4363 | gen_op_update2_cc(); | |
4364 | s->cc_op = CC_OP_ADDB + ot; | |
4365 | break; | |
4366 | case 0x1b0: | |
4367 | case 0x1b1: /* cmpxchg Ev, Gv */ | |
cad3a37d | 4368 | { |
1130328e | 4369 | int label1, label2; |
1e4840bf | 4370 | TCGv t0, t1, t2, a0; |
cad3a37d FB |
4371 | |
4372 | if ((b & 1) == 0) | |
4373 | ot = OT_BYTE; | |
4374 | else | |
4375 | ot = dflag + OT_WORD; | |
4376 | modrm = ldub_code(s->pc++); | |
4377 | reg = ((modrm >> 3) & 7) | rex_r; | |
4378 | mod = (modrm >> 6) & 3; | |
1e4840bf FB |
4379 | t0 = tcg_temp_local_new(TCG_TYPE_TL); |
4380 | t1 = tcg_temp_local_new(TCG_TYPE_TL); | |
4381 | t2 = tcg_temp_local_new(TCG_TYPE_TL); | |
4382 | a0 = tcg_temp_local_new(TCG_TYPE_TL); | |
4383 | gen_op_mov_v_reg(ot, t1, reg); | |
cad3a37d FB |
4384 | if (mod == 3) { |
4385 | rm = (modrm & 7) | REX_B(s); | |
1e4840bf | 4386 | gen_op_mov_v_reg(ot, t0, rm); |
cad3a37d FB |
4387 | } else { |
4388 | gen_lea_modrm(s, modrm, ®_addr, &offset_addr); | |
1e4840bf FB |
4389 | tcg_gen_mov_tl(a0, cpu_A0); |
4390 | gen_op_ld_v(ot + s->mem_index, t0, a0); | |
cad3a37d FB |
4391 | rm = 0; /* avoid warning */ |
4392 | } | |
4393 | label1 = gen_new_label(); | |
1e4840bf FB |
4394 | tcg_gen_ld_tl(t2, cpu_env, offsetof(CPUState, regs[R_EAX])); |
4395 | tcg_gen_sub_tl(t2, t2, t0); | |
4396 | gen_extu(ot, t2); | |
4397 | tcg_gen_brcondi_tl(TCG_COND_EQ, t2, 0, label1); | |
cad3a37d | 4398 | if (mod == 3) { |
1130328e | 4399 | label2 = gen_new_label(); |
1e4840bf | 4400 | gen_op_mov_reg_v(ot, R_EAX, t0); |
1130328e FB |
4401 | tcg_gen_br(label2); |
4402 | gen_set_label(label1); | |
1e4840bf | 4403 | gen_op_mov_reg_v(ot, rm, t1); |
1130328e | 4404 | gen_set_label(label2); |
cad3a37d | 4405 | } else { |
1e4840bf FB |
4406 | tcg_gen_mov_tl(t1, t0); |
4407 | gen_op_mov_reg_v(ot, R_EAX, t0); | |
1130328e FB |
4408 | gen_set_label(label1); |
4409 | /* always store */ | |
1e4840bf | 4410 | gen_op_st_v(ot + s->mem_index, t1, a0); |
cad3a37d | 4411 | } |
1e4840bf FB |
4412 | tcg_gen_mov_tl(cpu_cc_src, t0); |
4413 | tcg_gen_mov_tl(cpu_cc_dst, t2); | |
cad3a37d | 4414 | s->cc_op = CC_OP_SUBB + ot; |
1e4840bf FB |
4415 | tcg_temp_free(t0); |
4416 | tcg_temp_free(t1); | |
4417 | tcg_temp_free(t2); | |
4418 | tcg_temp_free(a0); | |
2c0262af | 4419 | } |
2c0262af FB |
4420 | break; |
4421 | case 0x1c7: /* cmpxchg8b */ | |
61382a50 | 4422 | modrm = ldub_code(s->pc++); |
2c0262af | 4423 | mod = (modrm >> 6) & 3; |
71c3558e | 4424 | if ((mod == 3) || ((modrm & 0x38) != 0x8)) |
2c0262af | 4425 | goto illegal_op; |
1b9d9ebb FB |
4426 | #ifdef TARGET_X86_64 |
4427 | if (dflag == 2) { | |
4428 | if (!(s->cpuid_ext_features & CPUID_EXT_CX16)) | |
4429 | goto illegal_op; | |
4430 | gen_jmp_im(pc_start - s->cs_base); | |
4431 | if (s->cc_op != CC_OP_DYNAMIC) | |
4432 | gen_op_set_cc_op(s->cc_op); | |
4433 | gen_lea_modrm(s, modrm, ®_addr, &offset_addr); | |
4434 | tcg_gen_helper_0_1(helper_cmpxchg16b, cpu_A0); | |
4435 | } else | |
4436 | #endif | |
4437 | { | |
4438 | if (!(s->cpuid_features & CPUID_CX8)) | |
4439 | goto illegal_op; | |
4440 | gen_jmp_im(pc_start - s->cs_base); | |
4441 | if (s->cc_op != CC_OP_DYNAMIC) | |
4442 | gen_op_set_cc_op(s->cc_op); | |
4443 | gen_lea_modrm(s, modrm, ®_addr, &offset_addr); | |
4444 | tcg_gen_helper_0_1(helper_cmpxchg8b, cpu_A0); | |
4445 | } | |
2c0262af FB |
4446 | s->cc_op = CC_OP_EFLAGS; |
4447 | break; | |
3b46e624 | 4448 | |
2c0262af FB |
4449 | /**************************/ |
4450 | /* push/pop */ | |
4451 | case 0x50 ... 0x57: /* push */ | |
57fec1fe | 4452 | gen_op_mov_TN_reg(OT_LONG, 0, (b & 7) | REX_B(s)); |
2c0262af FB |
4453 | gen_push_T0(s); |
4454 | break; | |
4455 | case 0x58 ... 0x5f: /* pop */ | |
14ce26e7 FB |
4456 | if (CODE64(s)) { |
4457 | ot = dflag ? OT_QUAD : OT_WORD; | |
4458 | } else { | |
4459 | ot = dflag + OT_WORD; | |
4460 | } | |
2c0262af | 4461 | gen_pop_T0(s); |
77729c24 | 4462 | /* NOTE: order is important for pop %sp */ |
2c0262af | 4463 | gen_pop_update(s); |
57fec1fe | 4464 | gen_op_mov_reg_T0(ot, (b & 7) | REX_B(s)); |
2c0262af FB |
4465 | break; |
4466 | case 0x60: /* pusha */ | |
14ce26e7 FB |
4467 | if (CODE64(s)) |
4468 | goto illegal_op; | |
2c0262af FB |
4469 | gen_pusha(s); |
4470 | break; | |
4471 | case 0x61: /* popa */ | |
14ce26e7 FB |
4472 | if (CODE64(s)) |
4473 | goto illegal_op; | |
2c0262af FB |
4474 | gen_popa(s); |
4475 | break; | |
4476 | case 0x68: /* push Iv */ | |
4477 | case 0x6a: | |
14ce26e7 FB |
4478 | if (CODE64(s)) { |
4479 | ot = dflag ? OT_QUAD : OT_WORD; | |
4480 | } else { | |
4481 | ot = dflag + OT_WORD; | |
4482 | } | |
2c0262af FB |
4483 | if (b == 0x68) |
4484 | val = insn_get(s, ot); | |
4485 | else | |
4486 | val = (int8_t)insn_get(s, OT_BYTE); | |
4487 | gen_op_movl_T0_im(val); | |
4488 | gen_push_T0(s); | |
4489 | break; | |
4490 | case 0x8f: /* pop Ev */ | |
14ce26e7 FB |
4491 | if (CODE64(s)) { |
4492 | ot = dflag ? OT_QUAD : OT_WORD; | |
4493 | } else { | |
4494 | ot = dflag + OT_WORD; | |
4495 | } | |
61382a50 | 4496 | modrm = ldub_code(s->pc++); |
77729c24 | 4497 | mod = (modrm >> 6) & 3; |
2c0262af | 4498 | gen_pop_T0(s); |
77729c24 FB |
4499 | if (mod == 3) { |
4500 | /* NOTE: order is important for pop %sp */ | |
4501 | gen_pop_update(s); | |
14ce26e7 | 4502 | rm = (modrm & 7) | REX_B(s); |
57fec1fe | 4503 | gen_op_mov_reg_T0(ot, rm); |
77729c24 FB |
4504 | } else { |
4505 | /* NOTE: order is important too for MMU exceptions */ | |
14ce26e7 | 4506 | s->popl_esp_hack = 1 << ot; |
77729c24 FB |
4507 | gen_ldst_modrm(s, modrm, ot, OR_TMP0, 1); |
4508 | s->popl_esp_hack = 0; | |
4509 | gen_pop_update(s); | |
4510 | } | |
2c0262af FB |
4511 | break; |
4512 | case 0xc8: /* enter */ | |
4513 | { | |
4514 | int level; | |
61382a50 | 4515 | val = lduw_code(s->pc); |
2c0262af | 4516 | s->pc += 2; |
61382a50 | 4517 | level = ldub_code(s->pc++); |
2c0262af FB |
4518 | gen_enter(s, val, level); |
4519 | } | |
4520 | break; | |
4521 | case 0xc9: /* leave */ | |
4522 | /* XXX: exception not precise (ESP is updated before potential exception) */ | |
14ce26e7 | 4523 | if (CODE64(s)) { |
57fec1fe FB |
4524 | gen_op_mov_TN_reg(OT_QUAD, 0, R_EBP); |
4525 | gen_op_mov_reg_T0(OT_QUAD, R_ESP); | |
14ce26e7 | 4526 | } else if (s->ss32) { |
57fec1fe FB |
4527 | gen_op_mov_TN_reg(OT_LONG, 0, R_EBP); |
4528 | gen_op_mov_reg_T0(OT_LONG, R_ESP); | |
2c0262af | 4529 | } else { |
57fec1fe FB |
4530 | gen_op_mov_TN_reg(OT_WORD, 0, R_EBP); |
4531 | gen_op_mov_reg_T0(OT_WORD, R_ESP); | |
2c0262af FB |
4532 | } |
4533 | gen_pop_T0(s); | |
14ce26e7 FB |
4534 | if (CODE64(s)) { |
4535 | ot = dflag ? OT_QUAD : OT_WORD; | |
4536 | } else { | |
4537 | ot = dflag + OT_WORD; | |
4538 | } | |
57fec1fe | 4539 | gen_op_mov_reg_T0(ot, R_EBP); |
2c0262af FB |
4540 | gen_pop_update(s); |
4541 | break; | |
4542 | case 0x06: /* push es */ | |
4543 | case 0x0e: /* push cs */ | |
4544 | case 0x16: /* push ss */ | |
4545 | case 0x1e: /* push ds */ | |
14ce26e7 FB |
4546 | if (CODE64(s)) |
4547 | goto illegal_op; | |
2c0262af FB |
4548 | gen_op_movl_T0_seg(b >> 3); |
4549 | gen_push_T0(s); | |
4550 | break; | |
4551 | case 0x1a0: /* push fs */ | |
4552 | case 0x1a8: /* push gs */ | |
4553 | gen_op_movl_T0_seg((b >> 3) & 7); | |
4554 | gen_push_T0(s); | |
4555 | break; | |
4556 | case 0x07: /* pop es */ | |
4557 | case 0x17: /* pop ss */ | |
4558 | case 0x1f: /* pop ds */ | |
14ce26e7 FB |
4559 | if (CODE64(s)) |
4560 | goto illegal_op; | |
2c0262af FB |
4561 | reg = b >> 3; |
4562 | gen_pop_T0(s); | |
4563 | gen_movl_seg_T0(s, reg, pc_start - s->cs_base); | |
4564 | gen_pop_update(s); | |
4565 | if (reg == R_SS) { | |
a2cc3b24 FB |
4566 | /* if reg == SS, inhibit interrupts/trace. */ |
4567 | /* If several instructions disable interrupts, only the | |
4568 | _first_ does it */ | |
4569 | if (!(s->tb->flags & HF_INHIBIT_IRQ_MASK)) | |
b5b38f61 | 4570 | tcg_gen_helper_0_0(helper_set_inhibit_irq); |
2c0262af FB |
4571 | s->tf = 0; |
4572 | } | |
4573 | if (s->is_jmp) { | |
14ce26e7 | 4574 | gen_jmp_im(s->pc - s->cs_base); |
2c0262af FB |
4575 | gen_eob(s); |
4576 | } | |
4577 | break; | |
4578 | case 0x1a1: /* pop fs */ | |
4579 | case 0x1a9: /* pop gs */ | |
4580 | gen_pop_T0(s); | |
4581 | gen_movl_seg_T0(s, (b >> 3) & 7, pc_start - s->cs_base); | |
4582 | gen_pop_update(s); | |
4583 | if (s->is_jmp) { | |
14ce26e7 | 4584 | gen_jmp_im(s->pc - s->cs_base); |
2c0262af FB |
4585 | gen_eob(s); |
4586 | } | |
4587 | break; | |
4588 | ||
4589 | /**************************/ | |
4590 | /* mov */ | |
4591 | case 0x88: | |
4592 | case 0x89: /* mov Gv, Ev */ | |
4593 | if ((b & 1) == 0) | |
4594 | ot = OT_BYTE; | |
4595 | else | |
14ce26e7 | 4596 | ot = dflag + OT_WORD; |
61382a50 | 4597 | modrm = ldub_code(s->pc++); |
14ce26e7 | 4598 | reg = ((modrm >> 3) & 7) | rex_r; |
3b46e624 | 4599 | |
2c0262af | 4600 | /* generate a generic store */ |
14ce26e7 | 4601 | gen_ldst_modrm(s, modrm, ot, reg, 1); |
2c0262af FB |
4602 | break; |
4603 | case 0xc6: | |
4604 | case 0xc7: /* mov Ev, Iv */ | |
4605 | if ((b & 1) == 0) | |
4606 | ot = OT_BYTE; | |
4607 | else | |
14ce26e7 | 4608 | ot = dflag + OT_WORD; |
61382a50 | 4609 | modrm = ldub_code(s->pc++); |
2c0262af | 4610 | mod = (modrm >> 6) & 3; |
14ce26e7 FB |
4611 | if (mod != 3) { |
4612 | s->rip_offset = insn_const_size(ot); | |
2c0262af | 4613 | gen_lea_modrm(s, modrm, ®_addr, &offset_addr); |
14ce26e7 | 4614 | } |
2c0262af FB |
4615 | val = insn_get(s, ot); |
4616 | gen_op_movl_T0_im(val); | |
4617 | if (mod != 3) | |
57fec1fe | 4618 | gen_op_st_T0_A0(ot + s->mem_index); |
2c0262af | 4619 | else |
57fec1fe | 4620 | gen_op_mov_reg_T0(ot, (modrm & 7) | REX_B(s)); |
2c0262af FB |
4621 | break; |
4622 | case 0x8a: | |
4623 | case 0x8b: /* mov Ev, Gv */ | |
4624 | if ((b & 1) == 0) | |
4625 | ot = OT_BYTE; | |
4626 | else | |
14ce26e7 | 4627 | ot = OT_WORD + dflag; |
61382a50 | 4628 | modrm = ldub_code(s->pc++); |
14ce26e7 | 4629 | reg = ((modrm >> 3) & 7) | rex_r; |
3b46e624 | 4630 | |
2c0262af | 4631 | gen_ldst_modrm(s, modrm, ot, OR_TMP0, 0); |
57fec1fe | 4632 | gen_op_mov_reg_T0(ot, reg); |
2c0262af FB |
4633 | break; |
4634 | case 0x8e: /* mov seg, Gv */ | |
61382a50 | 4635 | modrm = ldub_code(s->pc++); |
2c0262af FB |
4636 | reg = (modrm >> 3) & 7; |
4637 | if (reg >= 6 || reg == R_CS) | |
4638 | goto illegal_op; | |
4639 | gen_ldst_modrm(s, modrm, OT_WORD, OR_TMP0, 0); | |
4640 | gen_movl_seg_T0(s, reg, pc_start - s->cs_base); | |
4641 | if (reg == R_SS) { | |
4642 | /* if reg == SS, inhibit interrupts/trace */ | |
a2cc3b24 FB |
4643 | /* If several instructions disable interrupts, only the |
4644 | _first_ does it */ | |
4645 | if (!(s->tb->flags & HF_INHIBIT_IRQ_MASK)) | |
b5b38f61 | 4646 | tcg_gen_helper_0_0(helper_set_inhibit_irq); |
2c0262af FB |
4647 | s->tf = 0; |
4648 | } | |
4649 | if (s->is_jmp) { | |
14ce26e7 | 4650 | gen_jmp_im(s->pc - s->cs_base); |
2c0262af FB |
4651 | gen_eob(s); |
4652 | } | |
4653 | break; | |
4654 | case 0x8c: /* mov Gv, seg */ | |
61382a50 | 4655 | modrm = ldub_code(s->pc++); |
2c0262af FB |
4656 | reg = (modrm >> 3) & 7; |
4657 | mod = (modrm >> 6) & 3; | |
4658 | if (reg >= 6) | |
4659 | goto illegal_op; | |
4660 | gen_op_movl_T0_seg(reg); | |
14ce26e7 FB |
4661 | if (mod == 3) |
4662 | ot = OT_WORD + dflag; | |
4663 | else | |
4664 | ot = OT_WORD; | |
2c0262af FB |
4665 | gen_ldst_modrm(s, modrm, ot, OR_TMP0, 1); |
4666 | break; | |
4667 | ||
4668 | case 0x1b6: /* movzbS Gv, Eb */ | |
4669 | case 0x1b7: /* movzwS Gv, Eb */ | |
4670 | case 0x1be: /* movsbS Gv, Eb */ | |
4671 | case 0x1bf: /* movswS Gv, Eb */ | |
4672 | { | |
4673 | int d_ot; | |
4674 | /* d_ot is the size of destination */ | |
4675 | d_ot = dflag + OT_WORD; | |
4676 | /* ot is the size of source */ | |
4677 | ot = (b & 1) + OT_BYTE; | |
61382a50 | 4678 | modrm = ldub_code(s->pc++); |
14ce26e7 | 4679 | reg = ((modrm >> 3) & 7) | rex_r; |
2c0262af | 4680 | mod = (modrm >> 6) & 3; |
14ce26e7 | 4681 | rm = (modrm & 7) | REX_B(s); |
3b46e624 | 4682 | |
2c0262af | 4683 | if (mod == 3) { |
57fec1fe | 4684 | gen_op_mov_TN_reg(ot, 0, rm); |
2c0262af FB |
4685 | switch(ot | (b & 8)) { |
4686 | case OT_BYTE: | |
e108dd01 | 4687 | tcg_gen_ext8u_tl(cpu_T[0], cpu_T[0]); |
2c0262af FB |
4688 | break; |
4689 | case OT_BYTE | 8: | |
e108dd01 | 4690 | tcg_gen_ext8s_tl(cpu_T[0], cpu_T[0]); |
2c0262af FB |
4691 | break; |
4692 | case OT_WORD: | |
e108dd01 | 4693 | tcg_gen_ext16u_tl(cpu_T[0], cpu_T[0]); |
2c0262af FB |
4694 | break; |
4695 | default: | |
4696 | case OT_WORD | 8: | |
e108dd01 | 4697 | tcg_gen_ext16s_tl(cpu_T[0], cpu_T[0]); |
2c0262af FB |
4698 | break; |
4699 | } | |
57fec1fe | 4700 | gen_op_mov_reg_T0(d_ot, reg); |
2c0262af FB |
4701 | } else { |
4702 | gen_lea_modrm(s, modrm, ®_addr, &offset_addr); | |
4703 | if (b & 8) { | |
57fec1fe | 4704 | gen_op_lds_T0_A0(ot + s->mem_index); |
2c0262af | 4705 | } else { |
57fec1fe | 4706 | gen_op_ldu_T0_A0(ot + s->mem_index); |
2c0262af | 4707 | } |
57fec1fe | 4708 | gen_op_mov_reg_T0(d_ot, reg); |
2c0262af FB |
4709 | } |
4710 | } | |
4711 | break; | |
4712 | ||
4713 | case 0x8d: /* lea */ | |
14ce26e7 | 4714 | ot = dflag + OT_WORD; |
61382a50 | 4715 | modrm = ldub_code(s->pc++); |
3a1d9b8b FB |
4716 | mod = (modrm >> 6) & 3; |
4717 | if (mod == 3) | |
4718 | goto illegal_op; | |
14ce26e7 | 4719 | reg = ((modrm >> 3) & 7) | rex_r; |
2c0262af FB |
4720 | /* we must ensure that no segment is added */ |
4721 | s->override = -1; | |
4722 | val = s->addseg; | |
4723 | s->addseg = 0; | |
4724 | gen_lea_modrm(s, modrm, ®_addr, &offset_addr); | |
4725 | s->addseg = val; | |
57fec1fe | 4726 | gen_op_mov_reg_A0(ot - OT_WORD, reg); |
2c0262af | 4727 | break; |
3b46e624 | 4728 | |
2c0262af FB |
4729 | case 0xa0: /* mov EAX, Ov */ |
4730 | case 0xa1: | |
4731 | case 0xa2: /* mov Ov, EAX */ | |
4732 | case 0xa3: | |
2c0262af | 4733 | { |
14ce26e7 FB |
4734 | target_ulong offset_addr; |
4735 | ||
4736 | if ((b & 1) == 0) | |
4737 | ot = OT_BYTE; | |
4738 | else | |
4739 | ot = dflag + OT_WORD; | |
4740 | #ifdef TARGET_X86_64 | |
8f091a59 | 4741 | if (s->aflag == 2) { |
14ce26e7 FB |
4742 | offset_addr = ldq_code(s->pc); |
4743 | s->pc += 8; | |
57fec1fe | 4744 | gen_op_movq_A0_im(offset_addr); |
5fafdf24 | 4745 | } else |
14ce26e7 FB |
4746 | #endif |
4747 | { | |
4748 | if (s->aflag) { | |
4749 | offset_addr = insn_get(s, OT_LONG); | |
4750 | } else { | |
4751 | offset_addr = insn_get(s, OT_WORD); | |
4752 | } | |
4753 | gen_op_movl_A0_im(offset_addr); | |
4754 | } | |
664e0f19 | 4755 | gen_add_A0_ds_seg(s); |
14ce26e7 | 4756 | if ((b & 2) == 0) { |
57fec1fe FB |
4757 | gen_op_ld_T0_A0(ot + s->mem_index); |
4758 | gen_op_mov_reg_T0(ot, R_EAX); | |
14ce26e7 | 4759 | } else { |
57fec1fe FB |
4760 | gen_op_mov_TN_reg(ot, 0, R_EAX); |
4761 | gen_op_st_T0_A0(ot + s->mem_index); | |
2c0262af FB |
4762 | } |
4763 | } | |
2c0262af FB |
4764 | break; |
4765 | case 0xd7: /* xlat */ | |
14ce26e7 | 4766 | #ifdef TARGET_X86_64 |
8f091a59 | 4767 | if (s->aflag == 2) { |
57fec1fe | 4768 | gen_op_movq_A0_reg(R_EBX); |
bbf662ee FB |
4769 | gen_op_mov_TN_reg(OT_QUAD, 0, R_EAX); |
4770 | tcg_gen_andi_tl(cpu_T[0], cpu_T[0], 0xff); | |
4771 | tcg_gen_add_tl(cpu_A0, cpu_A0, cpu_T[0]); | |
5fafdf24 | 4772 | } else |
14ce26e7 FB |
4773 | #endif |
4774 | { | |
57fec1fe | 4775 | gen_op_movl_A0_reg(R_EBX); |
bbf662ee FB |
4776 | gen_op_mov_TN_reg(OT_LONG, 0, R_EAX); |
4777 | tcg_gen_andi_tl(cpu_T[0], cpu_T[0], 0xff); | |
4778 | tcg_gen_add_tl(cpu_A0, cpu_A0, cpu_T[0]); | |
14ce26e7 FB |
4779 | if (s->aflag == 0) |
4780 | gen_op_andl_A0_ffff(); | |
bbf662ee FB |
4781 | else |
4782 | tcg_gen_andi_tl(cpu_A0, cpu_A0, 0xffffffff); | |
14ce26e7 | 4783 | } |
664e0f19 | 4784 | gen_add_A0_ds_seg(s); |
57fec1fe FB |
4785 | gen_op_ldu_T0_A0(OT_BYTE + s->mem_index); |
4786 | gen_op_mov_reg_T0(OT_BYTE, R_EAX); | |
2c0262af FB |
4787 | break; |
4788 | case 0xb0 ... 0xb7: /* mov R, Ib */ | |
4789 | val = insn_get(s, OT_BYTE); | |
4790 | gen_op_movl_T0_im(val); | |
57fec1fe | 4791 | gen_op_mov_reg_T0(OT_BYTE, (b & 7) | REX_B(s)); |
2c0262af FB |
4792 | break; |
4793 | case 0xb8 ... 0xbf: /* mov R, Iv */ | |
14ce26e7 FB |
4794 | #ifdef TARGET_X86_64 |
4795 | if (dflag == 2) { | |
4796 | uint64_t tmp; | |
4797 | /* 64 bit case */ | |
4798 | tmp = ldq_code(s->pc); | |
4799 | s->pc += 8; | |
4800 | reg = (b & 7) | REX_B(s); | |
4801 | gen_movtl_T0_im(tmp); | |
57fec1fe | 4802 | gen_op_mov_reg_T0(OT_QUAD, reg); |
5fafdf24 | 4803 | } else |
14ce26e7 FB |
4804 | #endif |
4805 | { | |
4806 | ot = dflag ? OT_LONG : OT_WORD; | |
4807 | val = insn_get(s, ot); | |
4808 | reg = (b & 7) | REX_B(s); | |
4809 | gen_op_movl_T0_im(val); | |
57fec1fe | 4810 | gen_op_mov_reg_T0(ot, reg); |
14ce26e7 | 4811 | } |
2c0262af FB |
4812 | break; |
4813 | ||
4814 | case 0x91 ... 0x97: /* xchg R, EAX */ | |
14ce26e7 FB |
4815 | ot = dflag + OT_WORD; |
4816 | reg = (b & 7) | REX_B(s); | |
2c0262af FB |
4817 | rm = R_EAX; |
4818 | goto do_xchg_reg; | |
4819 | case 0x86: | |
4820 | case 0x87: /* xchg Ev, Gv */ | |
4821 | if ((b & 1) == 0) | |
4822 | ot = OT_BYTE; | |
4823 | else | |
14ce26e7 | 4824 | ot = dflag + OT_WORD; |
61382a50 | 4825 | modrm = ldub_code(s->pc++); |
14ce26e7 | 4826 | reg = ((modrm >> 3) & 7) | rex_r; |
2c0262af FB |
4827 | mod = (modrm >> 6) & 3; |
4828 | if (mod == 3) { | |
14ce26e7 | 4829 | rm = (modrm & 7) | REX_B(s); |
2c0262af | 4830 | do_xchg_reg: |
57fec1fe FB |
4831 | gen_op_mov_TN_reg(ot, 0, reg); |
4832 | gen_op_mov_TN_reg(ot, 1, rm); | |
4833 | gen_op_mov_reg_T0(ot, rm); | |
4834 | gen_op_mov_reg_T1(ot, reg); | |
2c0262af FB |
4835 | } else { |
4836 | gen_lea_modrm(s, modrm, ®_addr, &offset_addr); | |
57fec1fe | 4837 | gen_op_mov_TN_reg(ot, 0, reg); |
2c0262af FB |
4838 | /* for xchg, lock is implicit */ |
4839 | if (!(prefixes & PREFIX_LOCK)) | |
b8b6a50b | 4840 | tcg_gen_helper_0_0(helper_lock); |
57fec1fe FB |
4841 | gen_op_ld_T1_A0(ot + s->mem_index); |
4842 | gen_op_st_T0_A0(ot + s->mem_index); | |
2c0262af | 4843 | if (!(prefixes & PREFIX_LOCK)) |
b8b6a50b | 4844 | tcg_gen_helper_0_0(helper_unlock); |
57fec1fe | 4845 | gen_op_mov_reg_T1(ot, reg); |
2c0262af FB |
4846 | } |
4847 | break; | |
4848 | case 0xc4: /* les Gv */ | |
14ce26e7 FB |
4849 | if (CODE64(s)) |
4850 | goto illegal_op; | |
2c0262af FB |
4851 | op = R_ES; |
4852 | goto do_lxx; | |
4853 | case 0xc5: /* lds Gv */ | |
14ce26e7 FB |
4854 | if (CODE64(s)) |
4855 | goto illegal_op; | |
2c0262af FB |
4856 | op = R_DS; |
4857 | goto do_lxx; | |
4858 | case 0x1b2: /* lss Gv */ | |
4859 | op = R_SS; | |
4860 | goto do_lxx; | |
4861 | case 0x1b4: /* lfs Gv */ | |
4862 | op = R_FS; | |
4863 | goto do_lxx; | |
4864 | case 0x1b5: /* lgs Gv */ | |
4865 | op = R_GS; | |
4866 | do_lxx: | |
4867 | ot = dflag ? OT_LONG : OT_WORD; | |
61382a50 | 4868 | modrm = ldub_code(s->pc++); |
14ce26e7 | 4869 | reg = ((modrm >> 3) & 7) | rex_r; |
2c0262af FB |
4870 | mod = (modrm >> 6) & 3; |
4871 | if (mod == 3) | |
4872 | goto illegal_op; | |
4873 | gen_lea_modrm(s, modrm, ®_addr, &offset_addr); | |
57fec1fe | 4874 | gen_op_ld_T1_A0(ot + s->mem_index); |
aba9d61e | 4875 | gen_add_A0_im(s, 1 << (ot - OT_WORD + 1)); |
2c0262af | 4876 | /* load the segment first to handle exceptions properly */ |
57fec1fe | 4877 | gen_op_ldu_T0_A0(OT_WORD + s->mem_index); |
2c0262af FB |
4878 | gen_movl_seg_T0(s, op, pc_start - s->cs_base); |
4879 | /* then put the data */ | |
57fec1fe | 4880 | gen_op_mov_reg_T1(ot, reg); |
2c0262af | 4881 | if (s->is_jmp) { |
14ce26e7 | 4882 | gen_jmp_im(s->pc - s->cs_base); |
2c0262af FB |
4883 | gen_eob(s); |
4884 | } | |
4885 | break; | |
3b46e624 | 4886 | |
2c0262af FB |
4887 | /************************/ |
4888 | /* shifts */ | |
4889 | case 0xc0: | |
4890 | case 0xc1: | |
4891 | /* shift Ev,Ib */ | |
4892 | shift = 2; | |
4893 | grp2: | |
4894 | { | |
4895 | if ((b & 1) == 0) | |
4896 | ot = OT_BYTE; | |
4897 | else | |
14ce26e7 | 4898 | ot = dflag + OT_WORD; |
3b46e624 | 4899 | |
61382a50 | 4900 | modrm = ldub_code(s->pc++); |
2c0262af | 4901 | mod = (modrm >> 6) & 3; |
2c0262af | 4902 | op = (modrm >> 3) & 7; |
3b46e624 | 4903 | |
2c0262af | 4904 | if (mod != 3) { |
14ce26e7 FB |
4905 | if (shift == 2) { |
4906 | s->rip_offset = 1; | |
4907 | } | |
2c0262af FB |
4908 | gen_lea_modrm(s, modrm, ®_addr, &offset_addr); |
4909 | opreg = OR_TMP0; | |
4910 | } else { | |
14ce26e7 | 4911 | opreg = (modrm & 7) | REX_B(s); |
2c0262af FB |
4912 | } |
4913 | ||
4914 | /* simpler op */ | |
4915 | if (shift == 0) { | |
4916 | gen_shift(s, op, ot, opreg, OR_ECX); | |
4917 | } else { | |
4918 | if (shift == 2) { | |
61382a50 | 4919 | shift = ldub_code(s->pc++); |
2c0262af FB |
4920 | } |
4921 | gen_shifti(s, op, ot, opreg, shift); | |
4922 | } | |
4923 | } | |
4924 | break; | |
4925 | case 0xd0: | |
4926 | case 0xd1: | |
4927 | /* shift Ev,1 */ | |
4928 | shift = 1; | |
4929 | goto grp2; | |
4930 | case 0xd2: | |
4931 | case 0xd3: | |
4932 | /* shift Ev,cl */ | |
4933 | shift = 0; | |
4934 | goto grp2; | |
4935 | ||
4936 | case 0x1a4: /* shld imm */ | |
4937 | op = 0; | |
4938 | shift = 1; | |
4939 | goto do_shiftd; | |
4940 | case 0x1a5: /* shld cl */ | |
4941 | op = 0; | |
4942 | shift = 0; | |
4943 | goto do_shiftd; | |
4944 | case 0x1ac: /* shrd imm */ | |
4945 | op = 1; | |
4946 | shift = 1; | |
4947 | goto do_shiftd; | |
4948 | case 0x1ad: /* shrd cl */ | |
4949 | op = 1; | |
4950 | shift = 0; | |
4951 | do_shiftd: | |
14ce26e7 | 4952 | ot = dflag + OT_WORD; |
61382a50 | 4953 | modrm = ldub_code(s->pc++); |
2c0262af | 4954 | mod = (modrm >> 6) & 3; |
14ce26e7 FB |
4955 | rm = (modrm & 7) | REX_B(s); |
4956 | reg = ((modrm >> 3) & 7) | rex_r; | |
2c0262af FB |
4957 | if (mod != 3) { |
4958 | gen_lea_modrm(s, modrm, ®_addr, &offset_addr); | |
b6abf97d | 4959 | opreg = OR_TMP0; |
2c0262af | 4960 | } else { |
b6abf97d | 4961 | opreg = rm; |
2c0262af | 4962 | } |
57fec1fe | 4963 | gen_op_mov_TN_reg(ot, 1, reg); |
3b46e624 | 4964 | |
2c0262af | 4965 | if (shift) { |
61382a50 | 4966 | val = ldub_code(s->pc++); |
b6abf97d | 4967 | tcg_gen_movi_tl(cpu_T3, val); |
2c0262af | 4968 | } else { |
b6abf97d | 4969 | tcg_gen_ld_tl(cpu_T3, cpu_env, offsetof(CPUState, regs[R_ECX])); |
2c0262af | 4970 | } |
b6abf97d | 4971 | gen_shiftd_rm_T1_T3(s, ot, opreg, op); |
2c0262af FB |
4972 | break; |
4973 | ||
4974 | /************************/ | |
4975 | /* floats */ | |
5fafdf24 | 4976 | case 0xd8 ... 0xdf: |
7eee2a50 FB |
4977 | if (s->flags & (HF_EM_MASK | HF_TS_MASK)) { |
4978 | /* if CR0.EM or CR0.TS are set, generate an FPU exception */ | |
4979 | /* XXX: what to do if illegal op ? */ | |
4980 | gen_exception(s, EXCP07_PREX, pc_start - s->cs_base); | |
4981 | break; | |
4982 | } | |
61382a50 | 4983 | modrm = ldub_code(s->pc++); |
2c0262af FB |
4984 | mod = (modrm >> 6) & 3; |
4985 | rm = modrm & 7; | |
4986 | op = ((b & 7) << 3) | ((modrm >> 3) & 7); | |
2c0262af FB |
4987 | if (mod != 3) { |
4988 | /* memory op */ | |
4989 | gen_lea_modrm(s, modrm, ®_addr, &offset_addr); | |
4990 | switch(op) { | |
4991 | case 0x00 ... 0x07: /* fxxxs */ | |
4992 | case 0x10 ... 0x17: /* fixxxl */ | |
4993 | case 0x20 ... 0x27: /* fxxxl */ | |
4994 | case 0x30 ... 0x37: /* fixxx */ | |
4995 | { | |
4996 | int op1; | |
4997 | op1 = op & 7; | |
4998 | ||
4999 | switch(op >> 4) { | |
5000 | case 0: | |
ba7cd150 | 5001 | gen_op_ld_T0_A0(OT_LONG + s->mem_index); |
b6abf97d FB |
5002 | tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]); |
5003 | tcg_gen_helper_0_1(helper_flds_FT0, cpu_tmp2_i32); | |
2c0262af FB |
5004 | break; |
5005 | case 1: | |
ba7cd150 | 5006 | gen_op_ld_T0_A0(OT_LONG + s->mem_index); |
b6abf97d FB |
5007 | tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]); |
5008 | tcg_gen_helper_0_1(helper_fildl_FT0, cpu_tmp2_i32); | |
2c0262af FB |
5009 | break; |
5010 | case 2: | |
b6abf97d | 5011 | tcg_gen_qemu_ld64(cpu_tmp1_i64, cpu_A0, |
19e6c4b8 | 5012 | (s->mem_index >> 2) - 1); |
b6abf97d | 5013 | tcg_gen_helper_0_1(helper_fldl_FT0, cpu_tmp1_i64); |
2c0262af FB |
5014 | break; |
5015 | case 3: | |
5016 | default: | |
ba7cd150 | 5017 | gen_op_lds_T0_A0(OT_WORD + s->mem_index); |
b6abf97d FB |
5018 | tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]); |
5019 | tcg_gen_helper_0_1(helper_fildl_FT0, cpu_tmp2_i32); | |
2c0262af FB |
5020 | break; |
5021 | } | |
3b46e624 | 5022 | |
19e6c4b8 | 5023 | tcg_gen_helper_0_0(helper_fp_arith_ST0_FT0[op1]); |
2c0262af FB |
5024 | if (op1 == 3) { |
5025 | /* fcomp needs pop */ | |
19e6c4b8 | 5026 | tcg_gen_helper_0_0(helper_fpop); |
2c0262af FB |
5027 | } |
5028 | } | |
5029 | break; | |
5030 | case 0x08: /* flds */ | |
5031 | case 0x0a: /* fsts */ | |
5032 | case 0x0b: /* fstps */ | |
465e9838 FB |
5033 | case 0x18 ... 0x1b: /* fildl, fisttpl, fistl, fistpl */ |
5034 | case 0x28 ... 0x2b: /* fldl, fisttpll, fstl, fstpl */ | |
5035 | case 0x38 ... 0x3b: /* filds, fisttps, fists, fistps */ | |
2c0262af FB |
5036 | switch(op & 7) { |
5037 | case 0: | |
5038 | switch(op >> 4) { | |
5039 | case 0: | |
ba7cd150 | 5040 | gen_op_ld_T0_A0(OT_LONG + s->mem_index); |
b6abf97d FB |
5041 | tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]); |
5042 | tcg_gen_helper_0_1(helper_flds_ST0, cpu_tmp2_i32); | |
2c0262af FB |
5043 | break; |
5044 | case 1: | |
ba7cd150 | 5045 | gen_op_ld_T0_A0(OT_LONG + s->mem_index); |
b6abf97d FB |
5046 | tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]); |
5047 | tcg_gen_helper_0_1(helper_fildl_ST0, cpu_tmp2_i32); | |
2c0262af FB |
5048 | break; |
5049 | case 2: | |
b6abf97d | 5050 | tcg_gen_qemu_ld64(cpu_tmp1_i64, cpu_A0, |
19e6c4b8 | 5051 | (s->mem_index >> 2) - 1); |
b6abf97d | 5052 | tcg_gen_helper_0_1(helper_fldl_ST0, cpu_tmp1_i64); |
2c0262af FB |
5053 | break; |
5054 | case 3: | |
5055 | default: | |
ba7cd150 | 5056 | gen_op_lds_T0_A0(OT_WORD + s->mem_index); |
b6abf97d FB |
5057 | tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]); |
5058 | tcg_gen_helper_0_1(helper_fildl_ST0, cpu_tmp2_i32); | |
2c0262af FB |
5059 | break; |
5060 | } | |
5061 | break; | |
465e9838 | 5062 | case 1: |
19e6c4b8 | 5063 | /* XXX: the corresponding CPUID bit must be tested ! */ |
465e9838 FB |
5064 | switch(op >> 4) { |
5065 | case 1: | |
b6abf97d FB |
5066 | tcg_gen_helper_1_0(helper_fisttl_ST0, cpu_tmp2_i32); |
5067 | tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32); | |
ba7cd150 | 5068 | gen_op_st_T0_A0(OT_LONG + s->mem_index); |
465e9838 FB |
5069 | break; |
5070 | case 2: | |
b6abf97d FB |
5071 | tcg_gen_helper_1_0(helper_fisttll_ST0, cpu_tmp1_i64); |
5072 | tcg_gen_qemu_st64(cpu_tmp1_i64, cpu_A0, | |
19e6c4b8 | 5073 | (s->mem_index >> 2) - 1); |
465e9838 FB |
5074 | break; |
5075 | case 3: | |
5076 | default: | |
b6abf97d FB |
5077 | tcg_gen_helper_1_0(helper_fistt_ST0, cpu_tmp2_i32); |
5078 | tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32); | |
ba7cd150 | 5079 | gen_op_st_T0_A0(OT_WORD + s->mem_index); |
19e6c4b8 | 5080 | break; |
465e9838 | 5081 | } |
19e6c4b8 | 5082 | tcg_gen_helper_0_0(helper_fpop); |
465e9838 | 5083 | break; |
2c0262af FB |
5084 | default: |
5085 | switch(op >> 4) { | |
5086 | case 0: | |
b6abf97d FB |
5087 | tcg_gen_helper_1_0(helper_fsts_ST0, cpu_tmp2_i32); |
5088 | tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32); | |
ba7cd150 | 5089 | gen_op_st_T0_A0(OT_LONG + s->mem_index); |
2c0262af FB |
5090 | break; |
5091 | case 1: | |
b6abf97d FB |
5092 | tcg_gen_helper_1_0(helper_fistl_ST0, cpu_tmp2_i32); |
5093 | tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32); | |
ba7cd150 | 5094 | gen_op_st_T0_A0(OT_LONG + s->mem_index); |
2c0262af FB |
5095 | break; |
5096 | case 2: | |
b6abf97d FB |
5097 | tcg_gen_helper_1_0(helper_fstl_ST0, cpu_tmp1_i64); |
5098 | tcg_gen_qemu_st64(cpu_tmp1_i64, cpu_A0, | |
19e6c4b8 | 5099 | (s->mem_index >> 2) - 1); |
2c0262af FB |
5100 | break; |
5101 | case 3: | |
5102 | default: | |
b6abf97d FB |
5103 | tcg_gen_helper_1_0(helper_fist_ST0, cpu_tmp2_i32); |
5104 | tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32); | |
ba7cd150 | 5105 | gen_op_st_T0_A0(OT_WORD + s->mem_index); |
2c0262af FB |
5106 | break; |
5107 | } | |
5108 | if ((op & 7) == 3) | |
19e6c4b8 | 5109 | tcg_gen_helper_0_0(helper_fpop); |
2c0262af FB |
5110 | break; |
5111 | } | |
5112 | break; | |
5113 | case 0x0c: /* fldenv mem */ | |
19e6c4b8 FB |
5114 | if (s->cc_op != CC_OP_DYNAMIC) |
5115 | gen_op_set_cc_op(s->cc_op); | |
5116 | gen_jmp_im(pc_start - s->cs_base); | |
5117 | tcg_gen_helper_0_2(helper_fldenv, | |
5118 | cpu_A0, tcg_const_i32(s->dflag)); | |
2c0262af FB |
5119 | break; |
5120 | case 0x0d: /* fldcw mem */ | |
19e6c4b8 | 5121 | gen_op_ld_T0_A0(OT_WORD + s->mem_index); |
b6abf97d FB |
5122 | tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]); |
5123 | tcg_gen_helper_0_1(helper_fldcw, cpu_tmp2_i32); | |
2c0262af FB |
5124 | break; |
5125 | case 0x0e: /* fnstenv mem */ | |
19e6c4b8 FB |
5126 | if (s->cc_op != CC_OP_DYNAMIC) |
5127 | gen_op_set_cc_op(s->cc_op); | |
5128 | gen_jmp_im(pc_start - s->cs_base); | |
5129 | tcg_gen_helper_0_2(helper_fstenv, | |
5130 | cpu_A0, tcg_const_i32(s->dflag)); | |
2c0262af FB |
5131 | break; |
5132 | case 0x0f: /* fnstcw mem */ | |
b6abf97d FB |
5133 | tcg_gen_helper_1_0(helper_fnstcw, cpu_tmp2_i32); |
5134 | tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32); | |
19e6c4b8 | 5135 | gen_op_st_T0_A0(OT_WORD + s->mem_index); |
2c0262af FB |
5136 | break; |
5137 | case 0x1d: /* fldt mem */ | |
19e6c4b8 FB |
5138 | if (s->cc_op != CC_OP_DYNAMIC) |
5139 | gen_op_set_cc_op(s->cc_op); | |
5140 | gen_jmp_im(pc_start - s->cs_base); | |
5141 | tcg_gen_helper_0_1(helper_fldt_ST0, cpu_A0); | |
2c0262af FB |
5142 | break; |
5143 | case 0x1f: /* fstpt mem */ | |
19e6c4b8 FB |
5144 | if (s->cc_op != CC_OP_DYNAMIC) |
5145 | gen_op_set_cc_op(s->cc_op); | |
5146 | gen_jmp_im(pc_start - s->cs_base); | |
5147 | tcg_gen_helper_0_1(helper_fstt_ST0, cpu_A0); | |
5148 | tcg_gen_helper_0_0(helper_fpop); | |
2c0262af FB |
5149 | break; |
5150 | case 0x2c: /* frstor mem */ | |
19e6c4b8 FB |
5151 | if (s->cc_op != CC_OP_DYNAMIC) |
5152 | gen_op_set_cc_op(s->cc_op); | |
5153 | gen_jmp_im(pc_start - s->cs_base); | |
5154 | tcg_gen_helper_0_2(helper_frstor, | |
5155 | cpu_A0, tcg_const_i32(s->dflag)); | |
2c0262af FB |
5156 | break; |
5157 | case 0x2e: /* fnsave mem */ | |
19e6c4b8 FB |
5158 | if (s->cc_op != CC_OP_DYNAMIC) |
5159 | gen_op_set_cc_op(s->cc_op); | |
5160 | gen_jmp_im(pc_start - s->cs_base); | |
5161 | tcg_gen_helper_0_2(helper_fsave, | |
5162 | cpu_A0, tcg_const_i32(s->dflag)); | |
2c0262af FB |
5163 | break; |
5164 | case 0x2f: /* fnstsw mem */ | |
b6abf97d FB |
5165 | tcg_gen_helper_1_0(helper_fnstsw, cpu_tmp2_i32); |
5166 | tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32); | |
19e6c4b8 | 5167 | gen_op_st_T0_A0(OT_WORD + s->mem_index); |
2c0262af FB |
5168 | break; |
5169 | case 0x3c: /* fbld */ | |
19e6c4b8 FB |
5170 | if (s->cc_op != CC_OP_DYNAMIC) |
5171 | gen_op_set_cc_op(s->cc_op); | |
5172 | gen_jmp_im(pc_start - s->cs_base); | |
5173 | tcg_gen_helper_0_1(helper_fbld_ST0, cpu_A0); | |
2c0262af FB |
5174 | break; |
5175 | case 0x3e: /* fbstp */ | |
19e6c4b8 FB |
5176 | if (s->cc_op != CC_OP_DYNAMIC) |
5177 | gen_op_set_cc_op(s->cc_op); | |
5178 | gen_jmp_im(pc_start - s->cs_base); | |
5179 | tcg_gen_helper_0_1(helper_fbst_ST0, cpu_A0); | |
5180 | tcg_gen_helper_0_0(helper_fpop); | |
2c0262af FB |
5181 | break; |
5182 | case 0x3d: /* fildll */ | |
b6abf97d | 5183 | tcg_gen_qemu_ld64(cpu_tmp1_i64, cpu_A0, |
19e6c4b8 | 5184 | (s->mem_index >> 2) - 1); |
b6abf97d | 5185 | tcg_gen_helper_0_1(helper_fildll_ST0, cpu_tmp1_i64); |
2c0262af FB |
5186 | break; |
5187 | case 0x3f: /* fistpll */ | |
b6abf97d FB |
5188 | tcg_gen_helper_1_0(helper_fistll_ST0, cpu_tmp1_i64); |
5189 | tcg_gen_qemu_st64(cpu_tmp1_i64, cpu_A0, | |
19e6c4b8 FB |
5190 | (s->mem_index >> 2) - 1); |
5191 | tcg_gen_helper_0_0(helper_fpop); | |
2c0262af FB |
5192 | break; |
5193 | default: | |
5194 | goto illegal_op; | |
5195 | } | |
5196 | } else { | |
5197 | /* register float ops */ | |
5198 | opreg = rm; | |
5199 | ||
5200 | switch(op) { | |
5201 | case 0x08: /* fld sti */ | |
19e6c4b8 FB |
5202 | tcg_gen_helper_0_0(helper_fpush); |
5203 | tcg_gen_helper_0_1(helper_fmov_ST0_STN, tcg_const_i32((opreg + 1) & 7)); | |
2c0262af FB |
5204 | break; |
5205 | case 0x09: /* fxchg sti */ | |
c169c906 FB |
5206 | case 0x29: /* fxchg4 sti, undocumented op */ |
5207 | case 0x39: /* fxchg7 sti, undocumented op */ | |
19e6c4b8 | 5208 | tcg_gen_helper_0_1(helper_fxchg_ST0_STN, tcg_const_i32(opreg)); |
2c0262af FB |
5209 | break; |
5210 | case 0x0a: /* grp d9/2 */ | |
5211 | switch(rm) { | |
5212 | case 0: /* fnop */ | |
023fe10d FB |
5213 | /* check exceptions (FreeBSD FPU probe) */ |
5214 | if (s->cc_op != CC_OP_DYNAMIC) | |
5215 | gen_op_set_cc_op(s->cc_op); | |
14ce26e7 | 5216 | gen_jmp_im(pc_start - s->cs_base); |
19e6c4b8 | 5217 | tcg_gen_helper_0_0(helper_fwait); |
2c0262af FB |
5218 | break; |
5219 | default: | |
5220 | goto illegal_op; | |
5221 | } | |
5222 | break; | |
5223 | case 0x0c: /* grp d9/4 */ | |
5224 | switch(rm) { | |
5225 | case 0: /* fchs */ | |
19e6c4b8 | 5226 | tcg_gen_helper_0_0(helper_fchs_ST0); |
2c0262af FB |
5227 | break; |
5228 | case 1: /* fabs */ | |
19e6c4b8 | 5229 | tcg_gen_helper_0_0(helper_fabs_ST0); |
2c0262af FB |
5230 | break; |
5231 | case 4: /* ftst */ | |
19e6c4b8 FB |
5232 | tcg_gen_helper_0_0(helper_fldz_FT0); |
5233 | tcg_gen_helper_0_0(helper_fcom_ST0_FT0); | |
2c0262af FB |
5234 | break; |
5235 | case 5: /* fxam */ | |
19e6c4b8 | 5236 | tcg_gen_helper_0_0(helper_fxam_ST0); |
2c0262af FB |
5237 | break; |
5238 | default: | |
5239 | goto illegal_op; | |
5240 | } | |
5241 | break; | |
5242 | case 0x0d: /* grp d9/5 */ | |
5243 | { | |
5244 | switch(rm) { | |
5245 | case 0: | |
19e6c4b8 FB |
5246 | tcg_gen_helper_0_0(helper_fpush); |
5247 | tcg_gen_helper_0_0(helper_fld1_ST0); | |
2c0262af FB |
5248 | break; |
5249 | case 1: | |
19e6c4b8 FB |
5250 | tcg_gen_helper_0_0(helper_fpush); |
5251 | tcg_gen_helper_0_0(helper_fldl2t_ST0); | |
2c0262af FB |
5252 | break; |
5253 | case 2: | |
19e6c4b8 FB |
5254 | tcg_gen_helper_0_0(helper_fpush); |
5255 | tcg_gen_helper_0_0(helper_fldl2e_ST0); | |
2c0262af FB |
5256 | break; |
5257 | case 3: | |
19e6c4b8 FB |
5258 | tcg_gen_helper_0_0(helper_fpush); |
5259 | tcg_gen_helper_0_0(helper_fldpi_ST0); | |
2c0262af FB |
5260 | break; |
5261 | case 4: | |
19e6c4b8 FB |
5262 | tcg_gen_helper_0_0(helper_fpush); |
5263 | tcg_gen_helper_0_0(helper_fldlg2_ST0); | |
2c0262af FB |
5264 | break; |
5265 | case 5: | |
19e6c4b8 FB |
5266 | tcg_gen_helper_0_0(helper_fpush); |
5267 | tcg_gen_helper_0_0(helper_fldln2_ST0); | |
2c0262af FB |
5268 | break; |
5269 | case 6: | |
19e6c4b8 FB |
5270 | tcg_gen_helper_0_0(helper_fpush); |
5271 | tcg_gen_helper_0_0(helper_fldz_ST0); | |
2c0262af FB |
5272 | break; |
5273 | default: | |
5274 | goto illegal_op; | |
5275 | } | |
5276 | } | |
5277 | break; | |
5278 | case 0x0e: /* grp d9/6 */ | |
5279 | switch(rm) { | |
5280 | case 0: /* f2xm1 */ | |
19e6c4b8 | 5281 | tcg_gen_helper_0_0(helper_f2xm1); |
2c0262af FB |
5282 | break; |
5283 | case 1: /* fyl2x */ | |
19e6c4b8 | 5284 | tcg_gen_helper_0_0(helper_fyl2x); |
2c0262af FB |
5285 | break; |
5286 | case 2: /* fptan */ | |
19e6c4b8 | 5287 | tcg_gen_helper_0_0(helper_fptan); |
2c0262af FB |
5288 | break; |
5289 | case 3: /* fpatan */ | |
19e6c4b8 | 5290 | tcg_gen_helper_0_0(helper_fpatan); |
2c0262af FB |
5291 | break; |
5292 | case 4: /* fxtract */ | |
19e6c4b8 | 5293 | tcg_gen_helper_0_0(helper_fxtract); |
2c0262af FB |
5294 | break; |
5295 | case 5: /* fprem1 */ | |
19e6c4b8 | 5296 | tcg_gen_helper_0_0(helper_fprem1); |
2c0262af FB |
5297 | break; |
5298 | case 6: /* fdecstp */ | |
19e6c4b8 | 5299 | tcg_gen_helper_0_0(helper_fdecstp); |
2c0262af FB |
5300 | break; |
5301 | default: | |
5302 | case 7: /* fincstp */ | |
19e6c4b8 | 5303 | tcg_gen_helper_0_0(helper_fincstp); |
2c0262af FB |
5304 | break; |
5305 | } | |
5306 | break; | |
5307 | case 0x0f: /* grp d9/7 */ | |
5308 | switch(rm) { | |
5309 | case 0: /* fprem */ | |
19e6c4b8 | 5310 | tcg_gen_helper_0_0(helper_fprem); |
2c0262af FB |
5311 | break; |
5312 | case 1: /* fyl2xp1 */ | |
19e6c4b8 | 5313 | tcg_gen_helper_0_0(helper_fyl2xp1); |
2c0262af FB |
5314 | break; |
5315 | case 2: /* fsqrt */ | |
19e6c4b8 | 5316 | tcg_gen_helper_0_0(helper_fsqrt); |
2c0262af FB |
5317 | break; |
5318 | case 3: /* fsincos */ | |
19e6c4b8 | 5319 | tcg_gen_helper_0_0(helper_fsincos); |
2c0262af FB |
5320 | break; |
5321 | case 5: /* fscale */ | |
19e6c4b8 | 5322 | tcg_gen_helper_0_0(helper_fscale); |
2c0262af FB |
5323 | break; |
5324 | case 4: /* frndint */ | |
19e6c4b8 | 5325 | tcg_gen_helper_0_0(helper_frndint); |
2c0262af FB |
5326 | break; |
5327 | case 6: /* fsin */ | |
19e6c4b8 | 5328 | tcg_gen_helper_0_0(helper_fsin); |
2c0262af FB |
5329 | break; |
5330 | default: | |
5331 | case 7: /* fcos */ | |
19e6c4b8 | 5332 | tcg_gen_helper_0_0(helper_fcos); |
2c0262af FB |
5333 | break; |
5334 | } | |
5335 | break; | |
5336 | case 0x00: case 0x01: case 0x04 ... 0x07: /* fxxx st, sti */ | |
5337 | case 0x20: case 0x21: case 0x24 ... 0x27: /* fxxx sti, st */ | |
5338 | case 0x30: case 0x31: case 0x34 ... 0x37: /* fxxxp sti, st */ | |
5339 | { | |
5340 | int op1; | |
3b46e624 | 5341 | |
2c0262af FB |
5342 | op1 = op & 7; |
5343 | if (op >= 0x20) { | |
19e6c4b8 | 5344 | tcg_gen_helper_0_1(helper_fp_arith_STN_ST0[op1], tcg_const_i32(opreg)); |
2c0262af | 5345 | if (op >= 0x30) |
19e6c4b8 | 5346 | tcg_gen_helper_0_0(helper_fpop); |
2c0262af | 5347 | } else { |
19e6c4b8 FB |
5348 | tcg_gen_helper_0_1(helper_fmov_FT0_STN, tcg_const_i32(opreg)); |
5349 | tcg_gen_helper_0_0(helper_fp_arith_ST0_FT0[op1]); | |
2c0262af FB |
5350 | } |
5351 | } | |
5352 | break; | |
5353 | case 0x02: /* fcom */ | |
c169c906 | 5354 | case 0x22: /* fcom2, undocumented op */ |
19e6c4b8 FB |
5355 | tcg_gen_helper_0_1(helper_fmov_FT0_STN, tcg_const_i32(opreg)); |
5356 | tcg_gen_helper_0_0(helper_fcom_ST0_FT0); | |
2c0262af FB |
5357 | break; |
5358 | case 0x03: /* fcomp */ | |
c169c906 FB |
5359 | case 0x23: /* fcomp3, undocumented op */ |
5360 | case 0x32: /* fcomp5, undocumented op */ | |
19e6c4b8 FB |
5361 | tcg_gen_helper_0_1(helper_fmov_FT0_STN, tcg_const_i32(opreg)); |
5362 | tcg_gen_helper_0_0(helper_fcom_ST0_FT0); | |
5363 | tcg_gen_helper_0_0(helper_fpop); | |
2c0262af FB |
5364 | break; |
5365 | case 0x15: /* da/5 */ | |
5366 | switch(rm) { | |
5367 | case 1: /* fucompp */ | |
19e6c4b8 FB |
5368 | tcg_gen_helper_0_1(helper_fmov_FT0_STN, tcg_const_i32(1)); |
5369 | tcg_gen_helper_0_0(helper_fucom_ST0_FT0); | |
5370 | tcg_gen_helper_0_0(helper_fpop); | |
5371 | tcg_gen_helper_0_0(helper_fpop); | |
2c0262af FB |
5372 | break; |
5373 | default: | |
5374 | goto illegal_op; | |
5375 | } | |
5376 | break; | |
5377 | case 0x1c: | |
5378 | switch(rm) { | |
5379 | case 0: /* feni (287 only, just do nop here) */ | |
5380 | break; | |
5381 | case 1: /* fdisi (287 only, just do nop here) */ | |
5382 | break; | |
5383 | case 2: /* fclex */ | |
19e6c4b8 | 5384 | tcg_gen_helper_0_0(helper_fclex); |
2c0262af FB |
5385 | break; |
5386 | case 3: /* fninit */ | |
19e6c4b8 | 5387 | tcg_gen_helper_0_0(helper_fninit); |
2c0262af FB |
5388 | break; |
5389 | case 4: /* fsetpm (287 only, just do nop here) */ | |
5390 | break; | |
5391 | default: | |
5392 | goto illegal_op; | |
5393 | } | |
5394 | break; | |
5395 | case 0x1d: /* fucomi */ | |
5396 | if (s->cc_op != CC_OP_DYNAMIC) | |
5397 | gen_op_set_cc_op(s->cc_op); | |
19e6c4b8 FB |
5398 | tcg_gen_helper_0_1(helper_fmov_FT0_STN, tcg_const_i32(opreg)); |
5399 | tcg_gen_helper_0_0(helper_fucomi_ST0_FT0); | |
2c0262af FB |
5400 | s->cc_op = CC_OP_EFLAGS; |
5401 | break; | |
5402 | case 0x1e: /* fcomi */ | |
5403 | if (s->cc_op != CC_OP_DYNAMIC) | |
5404 | gen_op_set_cc_op(s->cc_op); | |
19e6c4b8 FB |
5405 | tcg_gen_helper_0_1(helper_fmov_FT0_STN, tcg_const_i32(opreg)); |
5406 | tcg_gen_helper_0_0(helper_fcomi_ST0_FT0); | |
2c0262af FB |
5407 | s->cc_op = CC_OP_EFLAGS; |
5408 | break; | |
658c8bda | 5409 | case 0x28: /* ffree sti */ |
19e6c4b8 | 5410 | tcg_gen_helper_0_1(helper_ffree_STN, tcg_const_i32(opreg)); |
5fafdf24 | 5411 | break; |
2c0262af | 5412 | case 0x2a: /* fst sti */ |
19e6c4b8 | 5413 | tcg_gen_helper_0_1(helper_fmov_STN_ST0, tcg_const_i32(opreg)); |
2c0262af FB |
5414 | break; |
5415 | case 0x2b: /* fstp sti */ | |
c169c906 FB |
5416 | case 0x0b: /* fstp1 sti, undocumented op */ |
5417 | case 0x3a: /* fstp8 sti, undocumented op */ | |
5418 | case 0x3b: /* fstp9 sti, undocumented op */ | |
19e6c4b8 FB |
5419 | tcg_gen_helper_0_1(helper_fmov_STN_ST0, tcg_const_i32(opreg)); |
5420 | tcg_gen_helper_0_0(helper_fpop); | |
2c0262af FB |
5421 | break; |
5422 | case 0x2c: /* fucom st(i) */ | |
19e6c4b8 FB |
5423 | tcg_gen_helper_0_1(helper_fmov_FT0_STN, tcg_const_i32(opreg)); |
5424 | tcg_gen_helper_0_0(helper_fucom_ST0_FT0); | |
2c0262af FB |
5425 | break; |
5426 | case 0x2d: /* fucomp st(i) */ | |
19e6c4b8 FB |
5427 | tcg_gen_helper_0_1(helper_fmov_FT0_STN, tcg_const_i32(opreg)); |
5428 | tcg_gen_helper_0_0(helper_fucom_ST0_FT0); | |
5429 | tcg_gen_helper_0_0(helper_fpop); | |
2c0262af FB |
5430 | break; |
5431 | case 0x33: /* de/3 */ | |
5432 | switch(rm) { | |
5433 | case 1: /* fcompp */ | |
19e6c4b8 FB |
5434 | tcg_gen_helper_0_1(helper_fmov_FT0_STN, tcg_const_i32(1)); |
5435 | tcg_gen_helper_0_0(helper_fcom_ST0_FT0); | |
5436 | tcg_gen_helper_0_0(helper_fpop); | |
5437 | tcg_gen_helper_0_0(helper_fpop); | |
2c0262af FB |
5438 | break; |
5439 | default: | |
5440 | goto illegal_op; | |
5441 | } | |
5442 | break; | |
c169c906 | 5443 | case 0x38: /* ffreep sti, undocumented op */ |
19e6c4b8 FB |
5444 | tcg_gen_helper_0_1(helper_ffree_STN, tcg_const_i32(opreg)); |
5445 | tcg_gen_helper_0_0(helper_fpop); | |
c169c906 | 5446 | break; |
2c0262af FB |
5447 | case 0x3c: /* df/4 */ |
5448 | switch(rm) { | |
5449 | case 0: | |
b6abf97d FB |
5450 | tcg_gen_helper_1_0(helper_fnstsw, cpu_tmp2_i32); |
5451 | tcg_gen_extu_i32_tl(cpu_T[0], cpu_tmp2_i32); | |
19e6c4b8 | 5452 | gen_op_mov_reg_T0(OT_WORD, R_EAX); |
2c0262af FB |
5453 | break; |
5454 | default: | |
5455 | goto illegal_op; | |
5456 | } | |
5457 | break; | |
5458 | case 0x3d: /* fucomip */ | |
5459 | if (s->cc_op != CC_OP_DYNAMIC) | |
5460 | gen_op_set_cc_op(s->cc_op); | |
19e6c4b8 FB |
5461 | tcg_gen_helper_0_1(helper_fmov_FT0_STN, tcg_const_i32(opreg)); |
5462 | tcg_gen_helper_0_0(helper_fucomi_ST0_FT0); | |
5463 | tcg_gen_helper_0_0(helper_fpop); | |
2c0262af FB |
5464 | s->cc_op = CC_OP_EFLAGS; |
5465 | break; | |
5466 | case 0x3e: /* fcomip */ | |
5467 | if (s->cc_op != CC_OP_DYNAMIC) | |
5468 | gen_op_set_cc_op(s->cc_op); | |
19e6c4b8 FB |
5469 | tcg_gen_helper_0_1(helper_fmov_FT0_STN, tcg_const_i32(opreg)); |
5470 | tcg_gen_helper_0_0(helper_fcomi_ST0_FT0); | |
5471 | tcg_gen_helper_0_0(helper_fpop); | |
2c0262af FB |
5472 | s->cc_op = CC_OP_EFLAGS; |
5473 | break; | |
a2cc3b24 FB |
5474 | case 0x10 ... 0x13: /* fcmovxx */ |
5475 | case 0x18 ... 0x1b: | |
5476 | { | |
19e6c4b8 | 5477 | int op1, l1; |
a2cc3b24 FB |
5478 | const static uint8_t fcmov_cc[8] = { |
5479 | (JCC_B << 1), | |
5480 | (JCC_Z << 1), | |
5481 | (JCC_BE << 1), | |
5482 | (JCC_P << 1), | |
5483 | }; | |
1e4840bf | 5484 | op1 = fcmov_cc[op & 3] | (((op >> 3) & 1) ^ 1); |
19e6c4b8 | 5485 | l1 = gen_new_label(); |
1e4840bf | 5486 | gen_jcc1(s, s->cc_op, op1, l1); |
19e6c4b8 FB |
5487 | tcg_gen_helper_0_1(helper_fmov_ST0_STN, tcg_const_i32(opreg)); |
5488 | gen_set_label(l1); | |
a2cc3b24 FB |
5489 | } |
5490 | break; | |
2c0262af FB |
5491 | default: |
5492 | goto illegal_op; | |
5493 | } | |
5494 | } | |
5495 | break; | |
5496 | /************************/ | |
5497 | /* string ops */ | |
5498 | ||
5499 | case 0xa4: /* movsS */ | |
5500 | case 0xa5: | |
5501 | if ((b & 1) == 0) | |
5502 | ot = OT_BYTE; | |
5503 | else | |
14ce26e7 | 5504 | ot = dflag + OT_WORD; |
2c0262af FB |
5505 | |
5506 | if (prefixes & (PREFIX_REPZ | PREFIX_REPNZ)) { | |
5507 | gen_repz_movs(s, ot, pc_start - s->cs_base, s->pc - s->cs_base); | |
5508 | } else { | |
5509 | gen_movs(s, ot); | |
5510 | } | |
5511 | break; | |
3b46e624 | 5512 | |
2c0262af FB |
5513 | case 0xaa: /* stosS */ |
5514 | case 0xab: | |
5515 | if ((b & 1) == 0) | |
5516 | ot = OT_BYTE; | |
5517 | else | |
14ce26e7 | 5518 | ot = dflag + OT_WORD; |
2c0262af FB |
5519 | |
5520 | if (prefixes & (PREFIX_REPZ | PREFIX_REPNZ)) { | |
5521 | gen_repz_stos(s, ot, pc_start - s->cs_base, s->pc - s->cs_base); | |
5522 | } else { | |
5523 | gen_stos(s, ot); | |
5524 | } | |
5525 | break; | |
5526 | case 0xac: /* lodsS */ | |
5527 | case 0xad: | |
5528 | if ((b & 1) == 0) | |
5529 | ot = OT_BYTE; | |
5530 | else | |
14ce26e7 | 5531 | ot = dflag + OT_WORD; |
2c0262af FB |
5532 | if (prefixes & (PREFIX_REPZ | PREFIX_REPNZ)) { |
5533 | gen_repz_lods(s, ot, pc_start - s->cs_base, s->pc - s->cs_base); | |
5534 | } else { | |
5535 | gen_lods(s, ot); | |
5536 | } | |
5537 | break; | |
5538 | case 0xae: /* scasS */ | |
5539 | case 0xaf: | |
5540 | if ((b & 1) == 0) | |
5541 | ot = OT_BYTE; | |
5542 | else | |
14ce26e7 | 5543 | ot = dflag + OT_WORD; |
2c0262af FB |
5544 | if (prefixes & PREFIX_REPNZ) { |
5545 | gen_repz_scas(s, ot, pc_start - s->cs_base, s->pc - s->cs_base, 1); | |
5546 | } else if (prefixes & PREFIX_REPZ) { | |
5547 | gen_repz_scas(s, ot, pc_start - s->cs_base, s->pc - s->cs_base, 0); | |
5548 | } else { | |
5549 | gen_scas(s, ot); | |
5550 | s->cc_op = CC_OP_SUBB + ot; | |
5551 | } | |
5552 | break; | |
5553 | ||
5554 | case 0xa6: /* cmpsS */ | |
5555 | case 0xa7: | |
5556 | if ((b & 1) == 0) | |
5557 | ot = OT_BYTE; | |
5558 | else | |
14ce26e7 | 5559 | ot = dflag + OT_WORD; |
2c0262af FB |
5560 | if (prefixes & PREFIX_REPNZ) { |
5561 | gen_repz_cmps(s, ot, pc_start - s->cs_base, s->pc - s->cs_base, 1); | |
5562 | } else if (prefixes & PREFIX_REPZ) { | |
5563 | gen_repz_cmps(s, ot, pc_start - s->cs_base, s->pc - s->cs_base, 0); | |
5564 | } else { | |
5565 | gen_cmps(s, ot); | |
5566 | s->cc_op = CC_OP_SUBB + ot; | |
5567 | } | |
5568 | break; | |
5569 | case 0x6c: /* insS */ | |
5570 | case 0x6d: | |
f115e911 FB |
5571 | if ((b & 1) == 0) |
5572 | ot = OT_BYTE; | |
5573 | else | |
5574 | ot = dflag ? OT_LONG : OT_WORD; | |
57fec1fe | 5575 | gen_op_mov_TN_reg(OT_WORD, 0, R_EDX); |
0573fbfc | 5576 | gen_op_andl_T0_ffff(); |
b8b6a50b FB |
5577 | gen_check_io(s, ot, pc_start - s->cs_base, |
5578 | SVM_IOIO_TYPE_MASK | svm_is_rep(prefixes) | 4); | |
f115e911 FB |
5579 | if (prefixes & (PREFIX_REPZ | PREFIX_REPNZ)) { |
5580 | gen_repz_ins(s, ot, pc_start - s->cs_base, s->pc - s->cs_base); | |
2c0262af | 5581 | } else { |
f115e911 | 5582 | gen_ins(s, ot); |
2e70f6ef PB |
5583 | if (use_icount) { |
5584 | gen_jmp(s, s->pc - s->cs_base); | |
5585 | } | |
2c0262af FB |
5586 | } |
5587 | break; | |
5588 | case 0x6e: /* outsS */ | |
5589 | case 0x6f: | |
f115e911 FB |
5590 | if ((b & 1) == 0) |
5591 | ot = OT_BYTE; | |
5592 | else | |
5593 | ot = dflag ? OT_LONG : OT_WORD; | |
57fec1fe | 5594 | gen_op_mov_TN_reg(OT_WORD, 0, R_EDX); |
0573fbfc | 5595 | gen_op_andl_T0_ffff(); |
b8b6a50b FB |
5596 | gen_check_io(s, ot, pc_start - s->cs_base, |
5597 | svm_is_rep(prefixes) | 4); | |
f115e911 FB |
5598 | if (prefixes & (PREFIX_REPZ | PREFIX_REPNZ)) { |
5599 | gen_repz_outs(s, ot, pc_start - s->cs_base, s->pc - s->cs_base); | |
2c0262af | 5600 | } else { |
f115e911 | 5601 | gen_outs(s, ot); |
2e70f6ef PB |
5602 | if (use_icount) { |
5603 | gen_jmp(s, s->pc - s->cs_base); | |
5604 | } | |
2c0262af FB |
5605 | } |
5606 | break; | |
5607 | ||
5608 | /************************/ | |
5609 | /* port I/O */ | |
0573fbfc | 5610 | |
2c0262af FB |
5611 | case 0xe4: |
5612 | case 0xe5: | |
f115e911 FB |
5613 | if ((b & 1) == 0) |
5614 | ot = OT_BYTE; | |
5615 | else | |
5616 | ot = dflag ? OT_LONG : OT_WORD; | |
5617 | val = ldub_code(s->pc++); | |
5618 | gen_op_movl_T0_im(val); | |
b8b6a50b FB |
5619 | gen_check_io(s, ot, pc_start - s->cs_base, |
5620 | SVM_IOIO_TYPE_MASK | svm_is_rep(prefixes)); | |
2e70f6ef PB |
5621 | if (use_icount) |
5622 | gen_io_start(); | |
b6abf97d FB |
5623 | tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]); |
5624 | tcg_gen_helper_1_1(helper_in_func[ot], cpu_T[1], cpu_tmp2_i32); | |
57fec1fe | 5625 | gen_op_mov_reg_T1(ot, R_EAX); |
2e70f6ef PB |
5626 | if (use_icount) { |
5627 | gen_io_end(); | |
5628 | gen_jmp(s, s->pc - s->cs_base); | |
5629 | } | |
2c0262af FB |
5630 | break; |
5631 | case 0xe6: | |
5632 | case 0xe7: | |
f115e911 FB |
5633 | if ((b & 1) == 0) |
5634 | ot = OT_BYTE; | |
5635 | else | |
5636 | ot = dflag ? OT_LONG : OT_WORD; | |
5637 | val = ldub_code(s->pc++); | |
5638 | gen_op_movl_T0_im(val); | |
b8b6a50b FB |
5639 | gen_check_io(s, ot, pc_start - s->cs_base, |
5640 | svm_is_rep(prefixes)); | |
57fec1fe | 5641 | gen_op_mov_TN_reg(ot, 1, R_EAX); |
b8b6a50b | 5642 | |
2e70f6ef PB |
5643 | if (use_icount) |
5644 | gen_io_start(); | |
b6abf97d FB |
5645 | tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]); |
5646 | tcg_gen_andi_i32(cpu_tmp2_i32, cpu_tmp2_i32, 0xffff); | |
5647 | tcg_gen_trunc_tl_i32(cpu_tmp3_i32, cpu_T[1]); | |
5648 | tcg_gen_helper_0_2(helper_out_func[ot], cpu_tmp2_i32, cpu_tmp3_i32); | |
2e70f6ef PB |
5649 | if (use_icount) { |
5650 | gen_io_end(); | |
5651 | gen_jmp(s, s->pc - s->cs_base); | |
5652 | } | |
2c0262af FB |
5653 | break; |
5654 | case 0xec: | |
5655 | case 0xed: | |
f115e911 FB |
5656 | if ((b & 1) == 0) |
5657 | ot = OT_BYTE; | |
5658 | else | |
5659 | ot = dflag ? OT_LONG : OT_WORD; | |
57fec1fe | 5660 | gen_op_mov_TN_reg(OT_WORD, 0, R_EDX); |
4f31916f | 5661 | gen_op_andl_T0_ffff(); |
b8b6a50b FB |
5662 | gen_check_io(s, ot, pc_start - s->cs_base, |
5663 | SVM_IOIO_TYPE_MASK | svm_is_rep(prefixes)); | |
2e70f6ef PB |
5664 | if (use_icount) |
5665 | gen_io_start(); | |
b6abf97d FB |
5666 | tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]); |
5667 | tcg_gen_helper_1_1(helper_in_func[ot], cpu_T[1], cpu_tmp2_i32); | |
57fec1fe | 5668 | gen_op_mov_reg_T1(ot, R_EAX); |
2e70f6ef PB |
5669 | if (use_icount) { |
5670 | gen_io_end(); | |
5671 | gen_jmp(s, s->pc - s->cs_base); | |
5672 | } | |
2c0262af FB |
5673 | break; |
5674 | case 0xee: | |
5675 | case 0xef: | |
f115e911 FB |
5676 | if ((b & 1) == 0) |
5677 | ot = OT_BYTE; | |
5678 | else | |
5679 | ot = dflag ? OT_LONG : OT_WORD; | |
57fec1fe | 5680 | gen_op_mov_TN_reg(OT_WORD, 0, R_EDX); |
4f31916f | 5681 | gen_op_andl_T0_ffff(); |
b8b6a50b FB |
5682 | gen_check_io(s, ot, pc_start - s->cs_base, |
5683 | svm_is_rep(prefixes)); | |
57fec1fe | 5684 | gen_op_mov_TN_reg(ot, 1, R_EAX); |
b8b6a50b | 5685 | |
2e70f6ef PB |
5686 | if (use_icount) |
5687 | gen_io_start(); | |
b6abf97d FB |
5688 | tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]); |
5689 | tcg_gen_andi_i32(cpu_tmp2_i32, cpu_tmp2_i32, 0xffff); | |
5690 | tcg_gen_trunc_tl_i32(cpu_tmp3_i32, cpu_T[1]); | |
5691 | tcg_gen_helper_0_2(helper_out_func[ot], cpu_tmp2_i32, cpu_tmp3_i32); | |
2e70f6ef PB |
5692 | if (use_icount) { |
5693 | gen_io_end(); | |
5694 | gen_jmp(s, s->pc - s->cs_base); | |
5695 | } | |
2c0262af FB |
5696 | break; |
5697 | ||
5698 | /************************/ | |
5699 | /* control */ | |
5700 | case 0xc2: /* ret im */ | |
61382a50 | 5701 | val = ldsw_code(s->pc); |
2c0262af FB |
5702 | s->pc += 2; |
5703 | gen_pop_T0(s); | |
8f091a59 FB |
5704 | if (CODE64(s) && s->dflag) |
5705 | s->dflag = 2; | |
2c0262af FB |
5706 | gen_stack_update(s, val + (2 << s->dflag)); |
5707 | if (s->dflag == 0) | |
5708 | gen_op_andl_T0_ffff(); | |
5709 | gen_op_jmp_T0(); | |
5710 | gen_eob(s); | |
5711 | break; | |
5712 | case 0xc3: /* ret */ | |
5713 | gen_pop_T0(s); | |
5714 | gen_pop_update(s); | |
5715 | if (s->dflag == 0) | |
5716 | gen_op_andl_T0_ffff(); | |
5717 | gen_op_jmp_T0(); | |
5718 | gen_eob(s); | |
5719 | break; | |
5720 | case 0xca: /* lret im */ | |
61382a50 | 5721 | val = ldsw_code(s->pc); |
2c0262af FB |
5722 | s->pc += 2; |
5723 | do_lret: | |
5724 | if (s->pe && !s->vm86) { | |
5725 | if (s->cc_op != CC_OP_DYNAMIC) | |
5726 | gen_op_set_cc_op(s->cc_op); | |
14ce26e7 | 5727 | gen_jmp_im(pc_start - s->cs_base); |
b8b6a50b FB |
5728 | tcg_gen_helper_0_2(helper_lret_protected, |
5729 | tcg_const_i32(s->dflag), | |
5730 | tcg_const_i32(val)); | |
2c0262af FB |
5731 | } else { |
5732 | gen_stack_A0(s); | |
5733 | /* pop offset */ | |
57fec1fe | 5734 | gen_op_ld_T0_A0(1 + s->dflag + s->mem_index); |
2c0262af FB |
5735 | if (s->dflag == 0) |
5736 | gen_op_andl_T0_ffff(); | |
5737 | /* NOTE: keeping EIP updated is not a problem in case of | |
5738 | exception */ | |
5739 | gen_op_jmp_T0(); | |
5740 | /* pop selector */ | |
5741 | gen_op_addl_A0_im(2 << s->dflag); | |
57fec1fe | 5742 | gen_op_ld_T0_A0(1 + s->dflag + s->mem_index); |
3bd7da9e | 5743 | gen_op_movl_seg_T0_vm(R_CS); |
2c0262af FB |
5744 | /* add stack offset */ |
5745 | gen_stack_update(s, val + (4 << s->dflag)); | |
5746 | } | |
5747 | gen_eob(s); | |
5748 | break; | |
5749 | case 0xcb: /* lret */ | |
5750 | val = 0; | |
5751 | goto do_lret; | |
5752 | case 0xcf: /* iret */ | |
872929aa | 5753 | gen_svm_check_intercept(s, pc_start, SVM_EXIT_IRET); |
2c0262af FB |
5754 | if (!s->pe) { |
5755 | /* real mode */ | |
b8b6a50b | 5756 | tcg_gen_helper_0_1(helper_iret_real, tcg_const_i32(s->dflag)); |
2c0262af | 5757 | s->cc_op = CC_OP_EFLAGS; |
f115e911 FB |
5758 | } else if (s->vm86) { |
5759 | if (s->iopl != 3) { | |
5760 | gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base); | |
5761 | } else { | |
b8b6a50b | 5762 | tcg_gen_helper_0_1(helper_iret_real, tcg_const_i32(s->dflag)); |
f115e911 FB |
5763 | s->cc_op = CC_OP_EFLAGS; |
5764 | } | |
2c0262af FB |
5765 | } else { |
5766 | if (s->cc_op != CC_OP_DYNAMIC) | |
5767 | gen_op_set_cc_op(s->cc_op); | |
14ce26e7 | 5768 | gen_jmp_im(pc_start - s->cs_base); |
b8b6a50b FB |
5769 | tcg_gen_helper_0_2(helper_iret_protected, |
5770 | tcg_const_i32(s->dflag), | |
5771 | tcg_const_i32(s->pc - s->cs_base)); | |
2c0262af FB |
5772 | s->cc_op = CC_OP_EFLAGS; |
5773 | } | |
5774 | gen_eob(s); | |
5775 | break; | |
5776 | case 0xe8: /* call im */ | |
5777 | { | |
14ce26e7 FB |
5778 | if (dflag) |
5779 | tval = (int32_t)insn_get(s, OT_LONG); | |
5780 | else | |
5781 | tval = (int16_t)insn_get(s, OT_WORD); | |
2c0262af | 5782 | next_eip = s->pc - s->cs_base; |
14ce26e7 | 5783 | tval += next_eip; |
2c0262af | 5784 | if (s->dflag == 0) |
14ce26e7 FB |
5785 | tval &= 0xffff; |
5786 | gen_movtl_T0_im(next_eip); | |
2c0262af | 5787 | gen_push_T0(s); |
14ce26e7 | 5788 | gen_jmp(s, tval); |
2c0262af FB |
5789 | } |
5790 | break; | |
5791 | case 0x9a: /* lcall im */ | |
5792 | { | |
5793 | unsigned int selector, offset; | |
3b46e624 | 5794 | |
14ce26e7 FB |
5795 | if (CODE64(s)) |
5796 | goto illegal_op; | |
2c0262af FB |
5797 | ot = dflag ? OT_LONG : OT_WORD; |
5798 | offset = insn_get(s, ot); | |
5799 | selector = insn_get(s, OT_WORD); | |
3b46e624 | 5800 | |
2c0262af | 5801 | gen_op_movl_T0_im(selector); |
14ce26e7 | 5802 | gen_op_movl_T1_imu(offset); |
2c0262af FB |
5803 | } |
5804 | goto do_lcall; | |
ecada8a2 | 5805 | case 0xe9: /* jmp im */ |
14ce26e7 FB |
5806 | if (dflag) |
5807 | tval = (int32_t)insn_get(s, OT_LONG); | |
5808 | else | |
5809 | tval = (int16_t)insn_get(s, OT_WORD); | |
5810 | tval += s->pc - s->cs_base; | |
2c0262af | 5811 | if (s->dflag == 0) |
14ce26e7 FB |
5812 | tval &= 0xffff; |
5813 | gen_jmp(s, tval); | |
2c0262af FB |
5814 | break; |
5815 | case 0xea: /* ljmp im */ | |
5816 | { | |
5817 | unsigned int selector, offset; | |
5818 | ||
14ce26e7 FB |
5819 | if (CODE64(s)) |
5820 | goto illegal_op; | |
2c0262af FB |
5821 | ot = dflag ? OT_LONG : OT_WORD; |
5822 | offset = insn_get(s, ot); | |
5823 | selector = insn_get(s, OT_WORD); | |
3b46e624 | 5824 | |
2c0262af | 5825 | gen_op_movl_T0_im(selector); |
14ce26e7 | 5826 | gen_op_movl_T1_imu(offset); |
2c0262af FB |
5827 | } |
5828 | goto do_ljmp; | |
5829 | case 0xeb: /* jmp Jb */ | |
14ce26e7 FB |
5830 | tval = (int8_t)insn_get(s, OT_BYTE); |
5831 | tval += s->pc - s->cs_base; | |
2c0262af | 5832 | if (s->dflag == 0) |
14ce26e7 FB |
5833 | tval &= 0xffff; |
5834 | gen_jmp(s, tval); | |
2c0262af FB |
5835 | break; |
5836 | case 0x70 ... 0x7f: /* jcc Jb */ | |
14ce26e7 | 5837 | tval = (int8_t)insn_get(s, OT_BYTE); |
2c0262af FB |
5838 | goto do_jcc; |
5839 | case 0x180 ... 0x18f: /* jcc Jv */ | |
5840 | if (dflag) { | |
14ce26e7 | 5841 | tval = (int32_t)insn_get(s, OT_LONG); |
2c0262af | 5842 | } else { |
5fafdf24 | 5843 | tval = (int16_t)insn_get(s, OT_WORD); |
2c0262af FB |
5844 | } |
5845 | do_jcc: | |
5846 | next_eip = s->pc - s->cs_base; | |
14ce26e7 | 5847 | tval += next_eip; |
2c0262af | 5848 | if (s->dflag == 0) |
14ce26e7 FB |
5849 | tval &= 0xffff; |
5850 | gen_jcc(s, b, tval, next_eip); | |
2c0262af FB |
5851 | break; |
5852 | ||
5853 | case 0x190 ... 0x19f: /* setcc Gv */ | |
61382a50 | 5854 | modrm = ldub_code(s->pc++); |
2c0262af FB |
5855 | gen_setcc(s, b); |
5856 | gen_ldst_modrm(s, modrm, OT_BYTE, OR_TMP0, 1); | |
5857 | break; | |
5858 | case 0x140 ... 0x14f: /* cmov Gv, Ev */ | |
8e1c85e3 FB |
5859 | { |
5860 | int l1; | |
1e4840bf FB |
5861 | TCGv t0; |
5862 | ||
8e1c85e3 FB |
5863 | ot = dflag + OT_WORD; |
5864 | modrm = ldub_code(s->pc++); | |
5865 | reg = ((modrm >> 3) & 7) | rex_r; | |
5866 | mod = (modrm >> 6) & 3; | |
1e4840bf | 5867 | t0 = tcg_temp_local_new(TCG_TYPE_TL); |
8e1c85e3 FB |
5868 | if (mod != 3) { |
5869 | gen_lea_modrm(s, modrm, ®_addr, &offset_addr); | |
1e4840bf | 5870 | gen_op_ld_v(ot + s->mem_index, t0, cpu_A0); |
8e1c85e3 FB |
5871 | } else { |
5872 | rm = (modrm & 7) | REX_B(s); | |
1e4840bf | 5873 | gen_op_mov_v_reg(ot, t0, rm); |
8e1c85e3 | 5874 | } |
8e1c85e3 FB |
5875 | #ifdef TARGET_X86_64 |
5876 | if (ot == OT_LONG) { | |
5877 | /* XXX: specific Intel behaviour ? */ | |
5878 | l1 = gen_new_label(); | |
5879 | gen_jcc1(s, s->cc_op, b ^ 1, l1); | |
1e4840bf | 5880 | tcg_gen_st32_tl(t0, cpu_env, offsetof(CPUState, regs[reg]) + REG_L_OFFSET); |
8e1c85e3 FB |
5881 | gen_set_label(l1); |
5882 | tcg_gen_movi_tl(cpu_tmp0, 0); | |
5883 | tcg_gen_st32_tl(cpu_tmp0, cpu_env, offsetof(CPUState, regs[reg]) + REG_LH_OFFSET); | |
5884 | } else | |
5885 | #endif | |
5886 | { | |
5887 | l1 = gen_new_label(); | |
5888 | gen_jcc1(s, s->cc_op, b ^ 1, l1); | |
1e4840bf | 5889 | gen_op_mov_reg_v(ot, reg, t0); |
8e1c85e3 FB |
5890 | gen_set_label(l1); |
5891 | } | |
1e4840bf | 5892 | tcg_temp_free(t0); |
2c0262af | 5893 | } |
2c0262af | 5894 | break; |
3b46e624 | 5895 | |
2c0262af FB |
5896 | /************************/ |
5897 | /* flags */ | |
5898 | case 0x9c: /* pushf */ | |
872929aa | 5899 | gen_svm_check_intercept(s, pc_start, SVM_EXIT_PUSHF); |
2c0262af FB |
5900 | if (s->vm86 && s->iopl != 3) { |
5901 | gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base); | |
5902 | } else { | |
5903 | if (s->cc_op != CC_OP_DYNAMIC) | |
5904 | gen_op_set_cc_op(s->cc_op); | |
bd7a7b33 | 5905 | tcg_gen_helper_1_0(helper_read_eflags, cpu_T[0]); |
2c0262af FB |
5906 | gen_push_T0(s); |
5907 | } | |
5908 | break; | |
5909 | case 0x9d: /* popf */ | |
872929aa | 5910 | gen_svm_check_intercept(s, pc_start, SVM_EXIT_POPF); |
2c0262af FB |
5911 | if (s->vm86 && s->iopl != 3) { |
5912 | gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base); | |
5913 | } else { | |
5914 | gen_pop_T0(s); | |
5915 | if (s->cpl == 0) { | |
5916 | if (s->dflag) { | |
bd7a7b33 FB |
5917 | tcg_gen_helper_0_2(helper_write_eflags, cpu_T[0], |
5918 | tcg_const_i32((TF_MASK | AC_MASK | ID_MASK | NT_MASK | IF_MASK | IOPL_MASK))); | |
2c0262af | 5919 | } else { |
bd7a7b33 FB |
5920 | tcg_gen_helper_0_2(helper_write_eflags, cpu_T[0], |
5921 | tcg_const_i32((TF_MASK | AC_MASK | ID_MASK | NT_MASK | IF_MASK | IOPL_MASK) & 0xffff)); | |
2c0262af FB |
5922 | } |
5923 | } else { | |
4136f33c FB |
5924 | if (s->cpl <= s->iopl) { |
5925 | if (s->dflag) { | |
bd7a7b33 FB |
5926 | tcg_gen_helper_0_2(helper_write_eflags, cpu_T[0], |
5927 | tcg_const_i32((TF_MASK | AC_MASK | ID_MASK | NT_MASK | IF_MASK))); | |
4136f33c | 5928 | } else { |
bd7a7b33 FB |
5929 | tcg_gen_helper_0_2(helper_write_eflags, cpu_T[0], |
5930 | tcg_const_i32((TF_MASK | AC_MASK | ID_MASK | NT_MASK | IF_MASK) & 0xffff)); | |
4136f33c | 5931 | } |
2c0262af | 5932 | } else { |
4136f33c | 5933 | if (s->dflag) { |
bd7a7b33 FB |
5934 | tcg_gen_helper_0_2(helper_write_eflags, cpu_T[0], |
5935 | tcg_const_i32((TF_MASK | AC_MASK | ID_MASK | NT_MASK))); | |
4136f33c | 5936 | } else { |
bd7a7b33 FB |
5937 | tcg_gen_helper_0_2(helper_write_eflags, cpu_T[0], |
5938 | tcg_const_i32((TF_MASK | AC_MASK | ID_MASK | NT_MASK) & 0xffff)); | |
4136f33c | 5939 | } |
2c0262af FB |
5940 | } |
5941 | } | |
5942 | gen_pop_update(s); | |
5943 | s->cc_op = CC_OP_EFLAGS; | |
5944 | /* abort translation because TF flag may change */ | |
14ce26e7 | 5945 | gen_jmp_im(s->pc - s->cs_base); |
2c0262af FB |
5946 | gen_eob(s); |
5947 | } | |
5948 | break; | |
5949 | case 0x9e: /* sahf */ | |
12e26b75 | 5950 | if (CODE64(s) && !(s->cpuid_ext3_features & CPUID_EXT3_LAHF_LM)) |
14ce26e7 | 5951 | goto illegal_op; |
57fec1fe | 5952 | gen_op_mov_TN_reg(OT_BYTE, 0, R_AH); |
2c0262af FB |
5953 | if (s->cc_op != CC_OP_DYNAMIC) |
5954 | gen_op_set_cc_op(s->cc_op); | |
bd7a7b33 FB |
5955 | gen_compute_eflags(cpu_cc_src); |
5956 | tcg_gen_andi_tl(cpu_cc_src, cpu_cc_src, CC_O); | |
5957 | tcg_gen_andi_tl(cpu_T[0], cpu_T[0], CC_S | CC_Z | CC_A | CC_P | CC_C); | |
5958 | tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, cpu_T[0]); | |
2c0262af FB |
5959 | s->cc_op = CC_OP_EFLAGS; |
5960 | break; | |
5961 | case 0x9f: /* lahf */ | |
12e26b75 | 5962 | if (CODE64(s) && !(s->cpuid_ext3_features & CPUID_EXT3_LAHF_LM)) |
14ce26e7 | 5963 | goto illegal_op; |
2c0262af FB |
5964 | if (s->cc_op != CC_OP_DYNAMIC) |
5965 | gen_op_set_cc_op(s->cc_op); | |
bd7a7b33 FB |
5966 | gen_compute_eflags(cpu_T[0]); |
5967 | /* Note: gen_compute_eflags() only gives the condition codes */ | |
5968 | tcg_gen_ori_tl(cpu_T[0], cpu_T[0], 0x02); | |
57fec1fe | 5969 | gen_op_mov_reg_T0(OT_BYTE, R_AH); |
2c0262af FB |
5970 | break; |
5971 | case 0xf5: /* cmc */ | |
5972 | if (s->cc_op != CC_OP_DYNAMIC) | |
5973 | gen_op_set_cc_op(s->cc_op); | |
bd7a7b33 FB |
5974 | gen_compute_eflags(cpu_cc_src); |
5975 | tcg_gen_xori_tl(cpu_cc_src, cpu_cc_src, CC_C); | |
2c0262af FB |
5976 | s->cc_op = CC_OP_EFLAGS; |
5977 | break; | |
5978 | case 0xf8: /* clc */ | |
5979 | if (s->cc_op != CC_OP_DYNAMIC) | |
5980 | gen_op_set_cc_op(s->cc_op); | |
bd7a7b33 FB |
5981 | gen_compute_eflags(cpu_cc_src); |
5982 | tcg_gen_andi_tl(cpu_cc_src, cpu_cc_src, ~CC_C); | |
2c0262af FB |
5983 | s->cc_op = CC_OP_EFLAGS; |
5984 | break; | |
5985 | case 0xf9: /* stc */ | |
5986 | if (s->cc_op != CC_OP_DYNAMIC) | |
5987 | gen_op_set_cc_op(s->cc_op); | |
bd7a7b33 FB |
5988 | gen_compute_eflags(cpu_cc_src); |
5989 | tcg_gen_ori_tl(cpu_cc_src, cpu_cc_src, CC_C); | |
2c0262af FB |
5990 | s->cc_op = CC_OP_EFLAGS; |
5991 | break; | |
5992 | case 0xfc: /* cld */ | |
b6abf97d FB |
5993 | tcg_gen_movi_i32(cpu_tmp2_i32, 1); |
5994 | tcg_gen_st_i32(cpu_tmp2_i32, cpu_env, offsetof(CPUState, df)); | |
2c0262af FB |
5995 | break; |
5996 | case 0xfd: /* std */ | |
b6abf97d FB |
5997 | tcg_gen_movi_i32(cpu_tmp2_i32, -1); |
5998 | tcg_gen_st_i32(cpu_tmp2_i32, cpu_env, offsetof(CPUState, df)); | |
2c0262af FB |
5999 | break; |
6000 | ||
6001 | /************************/ | |
6002 | /* bit operations */ | |
6003 | case 0x1ba: /* bt/bts/btr/btc Gv, im */ | |
14ce26e7 | 6004 | ot = dflag + OT_WORD; |
61382a50 | 6005 | modrm = ldub_code(s->pc++); |
33698e5f | 6006 | op = (modrm >> 3) & 7; |
2c0262af | 6007 | mod = (modrm >> 6) & 3; |
14ce26e7 | 6008 | rm = (modrm & 7) | REX_B(s); |
2c0262af | 6009 | if (mod != 3) { |
14ce26e7 | 6010 | s->rip_offset = 1; |
2c0262af | 6011 | gen_lea_modrm(s, modrm, ®_addr, &offset_addr); |
57fec1fe | 6012 | gen_op_ld_T0_A0(ot + s->mem_index); |
2c0262af | 6013 | } else { |
57fec1fe | 6014 | gen_op_mov_TN_reg(ot, 0, rm); |
2c0262af FB |
6015 | } |
6016 | /* load shift */ | |
61382a50 | 6017 | val = ldub_code(s->pc++); |
2c0262af FB |
6018 | gen_op_movl_T1_im(val); |
6019 | if (op < 4) | |
6020 | goto illegal_op; | |
6021 | op -= 4; | |
f484d386 | 6022 | goto bt_op; |
2c0262af FB |
6023 | case 0x1a3: /* bt Gv, Ev */ |
6024 | op = 0; | |
6025 | goto do_btx; | |
6026 | case 0x1ab: /* bts */ | |
6027 | op = 1; | |
6028 | goto do_btx; | |
6029 | case 0x1b3: /* btr */ | |
6030 | op = 2; | |
6031 | goto do_btx; | |
6032 | case 0x1bb: /* btc */ | |
6033 | op = 3; | |
6034 | do_btx: | |
14ce26e7 | 6035 | ot = dflag + OT_WORD; |
61382a50 | 6036 | modrm = ldub_code(s->pc++); |
14ce26e7 | 6037 | reg = ((modrm >> 3) & 7) | rex_r; |
2c0262af | 6038 | mod = (modrm >> 6) & 3; |
14ce26e7 | 6039 | rm = (modrm & 7) | REX_B(s); |
57fec1fe | 6040 | gen_op_mov_TN_reg(OT_LONG, 1, reg); |
2c0262af FB |
6041 | if (mod != 3) { |
6042 | gen_lea_modrm(s, modrm, ®_addr, &offset_addr); | |
6043 | /* specific case: we need to add a displacement */ | |
f484d386 FB |
6044 | gen_exts(ot, cpu_T[1]); |
6045 | tcg_gen_sari_tl(cpu_tmp0, cpu_T[1], 3 + ot); | |
6046 | tcg_gen_shli_tl(cpu_tmp0, cpu_tmp0, ot); | |
6047 | tcg_gen_add_tl(cpu_A0, cpu_A0, cpu_tmp0); | |
57fec1fe | 6048 | gen_op_ld_T0_A0(ot + s->mem_index); |
2c0262af | 6049 | } else { |
57fec1fe | 6050 | gen_op_mov_TN_reg(ot, 0, rm); |
2c0262af | 6051 | } |
f484d386 FB |
6052 | bt_op: |
6053 | tcg_gen_andi_tl(cpu_T[1], cpu_T[1], (1 << (3 + ot)) - 1); | |
6054 | switch(op) { | |
6055 | case 0: | |
6056 | tcg_gen_shr_tl(cpu_cc_src, cpu_T[0], cpu_T[1]); | |
6057 | tcg_gen_movi_tl(cpu_cc_dst, 0); | |
6058 | break; | |
6059 | case 1: | |
6060 | tcg_gen_shr_tl(cpu_tmp4, cpu_T[0], cpu_T[1]); | |
6061 | tcg_gen_movi_tl(cpu_tmp0, 1); | |
6062 | tcg_gen_shl_tl(cpu_tmp0, cpu_tmp0, cpu_T[1]); | |
6063 | tcg_gen_or_tl(cpu_T[0], cpu_T[0], cpu_tmp0); | |
6064 | break; | |
6065 | case 2: | |
6066 | tcg_gen_shr_tl(cpu_tmp4, cpu_T[0], cpu_T[1]); | |
6067 | tcg_gen_movi_tl(cpu_tmp0, 1); | |
6068 | tcg_gen_shl_tl(cpu_tmp0, cpu_tmp0, cpu_T[1]); | |
6069 | tcg_gen_not_tl(cpu_tmp0, cpu_tmp0); | |
6070 | tcg_gen_and_tl(cpu_T[0], cpu_T[0], cpu_tmp0); | |
6071 | break; | |
6072 | default: | |
6073 | case 3: | |
6074 | tcg_gen_shr_tl(cpu_tmp4, cpu_T[0], cpu_T[1]); | |
6075 | tcg_gen_movi_tl(cpu_tmp0, 1); | |
6076 | tcg_gen_shl_tl(cpu_tmp0, cpu_tmp0, cpu_T[1]); | |
6077 | tcg_gen_xor_tl(cpu_T[0], cpu_T[0], cpu_tmp0); | |
6078 | break; | |
6079 | } | |
2c0262af FB |
6080 | s->cc_op = CC_OP_SARB + ot; |
6081 | if (op != 0) { | |
6082 | if (mod != 3) | |
57fec1fe | 6083 | gen_op_st_T0_A0(ot + s->mem_index); |
2c0262af | 6084 | else |
57fec1fe | 6085 | gen_op_mov_reg_T0(ot, rm); |
f484d386 FB |
6086 | tcg_gen_mov_tl(cpu_cc_src, cpu_tmp4); |
6087 | tcg_gen_movi_tl(cpu_cc_dst, 0); | |
2c0262af FB |
6088 | } |
6089 | break; | |
6090 | case 0x1bc: /* bsf */ | |
6091 | case 0x1bd: /* bsr */ | |
6191b059 FB |
6092 | { |
6093 | int label1; | |
1e4840bf FB |
6094 | TCGv t0; |
6095 | ||
6191b059 FB |
6096 | ot = dflag + OT_WORD; |
6097 | modrm = ldub_code(s->pc++); | |
6098 | reg = ((modrm >> 3) & 7) | rex_r; | |
6099 | gen_ldst_modrm(s, modrm, ot, OR_TMP0, 0); | |
6100 | gen_extu(ot, cpu_T[0]); | |
6101 | label1 = gen_new_label(); | |
6102 | tcg_gen_movi_tl(cpu_cc_dst, 0); | |
1e4840bf FB |
6103 | t0 = tcg_temp_local_new(TCG_TYPE_TL); |
6104 | tcg_gen_mov_tl(t0, cpu_T[0]); | |
6105 | tcg_gen_brcondi_tl(TCG_COND_EQ, t0, 0, label1); | |
6191b059 | 6106 | if (b & 1) { |
1e4840bf | 6107 | tcg_gen_helper_1_1(helper_bsr, cpu_T[0], t0); |
6191b059 | 6108 | } else { |
1e4840bf | 6109 | tcg_gen_helper_1_1(helper_bsf, cpu_T[0], t0); |
6191b059 FB |
6110 | } |
6111 | gen_op_mov_reg_T0(ot, reg); | |
6112 | tcg_gen_movi_tl(cpu_cc_dst, 1); | |
6113 | gen_set_label(label1); | |
6114 | tcg_gen_discard_tl(cpu_cc_src); | |
6115 | s->cc_op = CC_OP_LOGICB + ot; | |
1e4840bf | 6116 | tcg_temp_free(t0); |
6191b059 | 6117 | } |
2c0262af FB |
6118 | break; |
6119 | /************************/ | |
6120 | /* bcd */ | |
6121 | case 0x27: /* daa */ | |
14ce26e7 FB |
6122 | if (CODE64(s)) |
6123 | goto illegal_op; | |
2c0262af FB |
6124 | if (s->cc_op != CC_OP_DYNAMIC) |
6125 | gen_op_set_cc_op(s->cc_op); | |
9d0763c4 | 6126 | tcg_gen_helper_0_0(helper_daa); |
2c0262af FB |
6127 | s->cc_op = CC_OP_EFLAGS; |
6128 | break; | |
6129 | case 0x2f: /* das */ | |
14ce26e7 FB |
6130 | if (CODE64(s)) |
6131 | goto illegal_op; | |
2c0262af FB |
6132 | if (s->cc_op != CC_OP_DYNAMIC) |
6133 | gen_op_set_cc_op(s->cc_op); | |
9d0763c4 | 6134 | tcg_gen_helper_0_0(helper_das); |
2c0262af FB |
6135 | s->cc_op = CC_OP_EFLAGS; |
6136 | break; | |
6137 | case 0x37: /* aaa */ | |
14ce26e7 FB |
6138 | if (CODE64(s)) |
6139 | goto illegal_op; | |
2c0262af FB |
6140 | if (s->cc_op != CC_OP_DYNAMIC) |
6141 | gen_op_set_cc_op(s->cc_op); | |
9d0763c4 | 6142 | tcg_gen_helper_0_0(helper_aaa); |
2c0262af FB |
6143 | s->cc_op = CC_OP_EFLAGS; |
6144 | break; | |
6145 | case 0x3f: /* aas */ | |
14ce26e7 FB |
6146 | if (CODE64(s)) |
6147 | goto illegal_op; | |
2c0262af FB |
6148 | if (s->cc_op != CC_OP_DYNAMIC) |
6149 | gen_op_set_cc_op(s->cc_op); | |
9d0763c4 | 6150 | tcg_gen_helper_0_0(helper_aas); |
2c0262af FB |
6151 | s->cc_op = CC_OP_EFLAGS; |
6152 | break; | |
6153 | case 0xd4: /* aam */ | |
14ce26e7 FB |
6154 | if (CODE64(s)) |
6155 | goto illegal_op; | |
61382a50 | 6156 | val = ldub_code(s->pc++); |
b6d7c3db TS |
6157 | if (val == 0) { |
6158 | gen_exception(s, EXCP00_DIVZ, pc_start - s->cs_base); | |
6159 | } else { | |
9d0763c4 | 6160 | tcg_gen_helper_0_1(helper_aam, tcg_const_i32(val)); |
b6d7c3db TS |
6161 | s->cc_op = CC_OP_LOGICB; |
6162 | } | |
2c0262af FB |
6163 | break; |
6164 | case 0xd5: /* aad */ | |
14ce26e7 FB |
6165 | if (CODE64(s)) |
6166 | goto illegal_op; | |
61382a50 | 6167 | val = ldub_code(s->pc++); |
9d0763c4 | 6168 | tcg_gen_helper_0_1(helper_aad, tcg_const_i32(val)); |
2c0262af FB |
6169 | s->cc_op = CC_OP_LOGICB; |
6170 | break; | |
6171 | /************************/ | |
6172 | /* misc */ | |
6173 | case 0x90: /* nop */ | |
14ce26e7 | 6174 | /* XXX: xchg + rex handling */ |
ab1f142b FB |
6175 | /* XXX: correct lock test for all insn */ |
6176 | if (prefixes & PREFIX_LOCK) | |
6177 | goto illegal_op; | |
0573fbfc TS |
6178 | if (prefixes & PREFIX_REPZ) { |
6179 | gen_svm_check_intercept(s, pc_start, SVM_EXIT_PAUSE); | |
6180 | } | |
2c0262af FB |
6181 | break; |
6182 | case 0x9b: /* fwait */ | |
5fafdf24 | 6183 | if ((s->flags & (HF_MP_MASK | HF_TS_MASK)) == |
7eee2a50 FB |
6184 | (HF_MP_MASK | HF_TS_MASK)) { |
6185 | gen_exception(s, EXCP07_PREX, pc_start - s->cs_base); | |
2ee73ac3 FB |
6186 | } else { |
6187 | if (s->cc_op != CC_OP_DYNAMIC) | |
6188 | gen_op_set_cc_op(s->cc_op); | |
14ce26e7 | 6189 | gen_jmp_im(pc_start - s->cs_base); |
19e6c4b8 | 6190 | tcg_gen_helper_0_0(helper_fwait); |
7eee2a50 | 6191 | } |
2c0262af FB |
6192 | break; |
6193 | case 0xcc: /* int3 */ | |
6194 | gen_interrupt(s, EXCP03_INT3, pc_start - s->cs_base, s->pc - s->cs_base); | |
6195 | break; | |
6196 | case 0xcd: /* int N */ | |
61382a50 | 6197 | val = ldub_code(s->pc++); |
f115e911 | 6198 | if (s->vm86 && s->iopl != 3) { |
5fafdf24 | 6199 | gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base); |
f115e911 FB |
6200 | } else { |
6201 | gen_interrupt(s, val, pc_start - s->cs_base, s->pc - s->cs_base); | |
6202 | } | |
2c0262af FB |
6203 | break; |
6204 | case 0xce: /* into */ | |
14ce26e7 FB |
6205 | if (CODE64(s)) |
6206 | goto illegal_op; | |
2c0262af FB |
6207 | if (s->cc_op != CC_OP_DYNAMIC) |
6208 | gen_op_set_cc_op(s->cc_op); | |
a8ede8ba | 6209 | gen_jmp_im(pc_start - s->cs_base); |
07be379f | 6210 | tcg_gen_helper_0_1(helper_into, tcg_const_i32(s->pc - pc_start)); |
2c0262af FB |
6211 | break; |
6212 | case 0xf1: /* icebp (undocumented, exits to external debugger) */ | |
872929aa | 6213 | gen_svm_check_intercept(s, pc_start, SVM_EXIT_ICEBP); |
aba9d61e | 6214 | #if 1 |
2c0262af | 6215 | gen_debug(s, pc_start - s->cs_base); |
aba9d61e FB |
6216 | #else |
6217 | /* start debug */ | |
6218 | tb_flush(cpu_single_env); | |
6219 | cpu_set_log(CPU_LOG_INT | CPU_LOG_TB_IN_ASM); | |
6220 | #endif | |
2c0262af FB |
6221 | break; |
6222 | case 0xfa: /* cli */ | |
6223 | if (!s->vm86) { | |
6224 | if (s->cpl <= s->iopl) { | |
b5b38f61 | 6225 | tcg_gen_helper_0_0(helper_cli); |
2c0262af FB |
6226 | } else { |
6227 | gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base); | |
6228 | } | |
6229 | } else { | |
6230 | if (s->iopl == 3) { | |
b5b38f61 | 6231 | tcg_gen_helper_0_0(helper_cli); |
2c0262af FB |
6232 | } else { |
6233 | gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base); | |
6234 | } | |
6235 | } | |
6236 | break; | |
6237 | case 0xfb: /* sti */ | |
6238 | if (!s->vm86) { | |
6239 | if (s->cpl <= s->iopl) { | |
6240 | gen_sti: | |
b5b38f61 | 6241 | tcg_gen_helper_0_0(helper_sti); |
2c0262af | 6242 | /* interruptions are enabled only the first insn after sti */ |
a2cc3b24 FB |
6243 | /* If several instructions disable interrupts, only the |
6244 | _first_ does it */ | |
6245 | if (!(s->tb->flags & HF_INHIBIT_IRQ_MASK)) | |
b5b38f61 | 6246 | tcg_gen_helper_0_0(helper_set_inhibit_irq); |
2c0262af | 6247 | /* give a chance to handle pending irqs */ |
14ce26e7 | 6248 | gen_jmp_im(s->pc - s->cs_base); |
2c0262af FB |
6249 | gen_eob(s); |
6250 | } else { | |
6251 | gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base); | |
6252 | } | |
6253 | } else { | |
6254 | if (s->iopl == 3) { | |
6255 | goto gen_sti; | |
6256 | } else { | |
6257 | gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base); | |
6258 | } | |
6259 | } | |
6260 | break; | |
6261 | case 0x62: /* bound */ | |
14ce26e7 FB |
6262 | if (CODE64(s)) |
6263 | goto illegal_op; | |
2c0262af | 6264 | ot = dflag ? OT_LONG : OT_WORD; |
61382a50 | 6265 | modrm = ldub_code(s->pc++); |
2c0262af FB |
6266 | reg = (modrm >> 3) & 7; |
6267 | mod = (modrm >> 6) & 3; | |
6268 | if (mod == 3) | |
6269 | goto illegal_op; | |
57fec1fe | 6270 | gen_op_mov_TN_reg(ot, 0, reg); |
2c0262af | 6271 | gen_lea_modrm(s, modrm, ®_addr, &offset_addr); |
14ce26e7 | 6272 | gen_jmp_im(pc_start - s->cs_base); |
b6abf97d | 6273 | tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]); |
2c0262af | 6274 | if (ot == OT_WORD) |
b6abf97d | 6275 | tcg_gen_helper_0_2(helper_boundw, cpu_A0, cpu_tmp2_i32); |
2c0262af | 6276 | else |
b6abf97d | 6277 | tcg_gen_helper_0_2(helper_boundl, cpu_A0, cpu_tmp2_i32); |
2c0262af FB |
6278 | break; |
6279 | case 0x1c8 ... 0x1cf: /* bswap reg */ | |
14ce26e7 FB |
6280 | reg = (b & 7) | REX_B(s); |
6281 | #ifdef TARGET_X86_64 | |
6282 | if (dflag == 2) { | |
57fec1fe FB |
6283 | gen_op_mov_TN_reg(OT_QUAD, 0, reg); |
6284 | tcg_gen_bswap_i64(cpu_T[0], cpu_T[0]); | |
6285 | gen_op_mov_reg_T0(OT_QUAD, reg); | |
5fafdf24 | 6286 | } else |
14ce26e7 | 6287 | { |
ac56dd48 | 6288 | TCGv tmp0; |
57fec1fe FB |
6289 | gen_op_mov_TN_reg(OT_LONG, 0, reg); |
6290 | ||
6291 | tmp0 = tcg_temp_new(TCG_TYPE_I32); | |
6292 | tcg_gen_trunc_i64_i32(tmp0, cpu_T[0]); | |
6293 | tcg_gen_bswap_i32(tmp0, tmp0); | |
6294 | tcg_gen_extu_i32_i64(cpu_T[0], tmp0); | |
6295 | gen_op_mov_reg_T0(OT_LONG, reg); | |
6296 | } | |
6297 | #else | |
6298 | { | |
6299 | gen_op_mov_TN_reg(OT_LONG, 0, reg); | |
6300 | tcg_gen_bswap_i32(cpu_T[0], cpu_T[0]); | |
6301 | gen_op_mov_reg_T0(OT_LONG, reg); | |
14ce26e7 | 6302 | } |
57fec1fe | 6303 | #endif |
2c0262af FB |
6304 | break; |
6305 | case 0xd6: /* salc */ | |
14ce26e7 FB |
6306 | if (CODE64(s)) |
6307 | goto illegal_op; | |
2c0262af FB |
6308 | if (s->cc_op != CC_OP_DYNAMIC) |
6309 | gen_op_set_cc_op(s->cc_op); | |
bd7a7b33 FB |
6310 | gen_compute_eflags_c(cpu_T[0]); |
6311 | tcg_gen_neg_tl(cpu_T[0], cpu_T[0]); | |
6312 | gen_op_mov_reg_T0(OT_BYTE, R_EAX); | |
2c0262af FB |
6313 | break; |
6314 | case 0xe0: /* loopnz */ | |
6315 | case 0xe1: /* loopz */ | |
2c0262af FB |
6316 | case 0xe2: /* loop */ |
6317 | case 0xe3: /* jecxz */ | |
14ce26e7 | 6318 | { |
6e0d8677 | 6319 | int l1, l2, l3; |
14ce26e7 FB |
6320 | |
6321 | tval = (int8_t)insn_get(s, OT_BYTE); | |
6322 | next_eip = s->pc - s->cs_base; | |
6323 | tval += next_eip; | |
6324 | if (s->dflag == 0) | |
6325 | tval &= 0xffff; | |
3b46e624 | 6326 | |
14ce26e7 FB |
6327 | l1 = gen_new_label(); |
6328 | l2 = gen_new_label(); | |
6e0d8677 | 6329 | l3 = gen_new_label(); |
14ce26e7 | 6330 | b &= 3; |
6e0d8677 FB |
6331 | switch(b) { |
6332 | case 0: /* loopnz */ | |
6333 | case 1: /* loopz */ | |
6334 | if (s->cc_op != CC_OP_DYNAMIC) | |
6335 | gen_op_set_cc_op(s->cc_op); | |
6336 | gen_op_add_reg_im(s->aflag, R_ECX, -1); | |
6337 | gen_op_jz_ecx(s->aflag, l3); | |
6338 | gen_compute_eflags(cpu_tmp0); | |
6339 | tcg_gen_andi_tl(cpu_tmp0, cpu_tmp0, CC_Z); | |
6340 | if (b == 0) { | |
cb63669a | 6341 | tcg_gen_brcondi_tl(TCG_COND_EQ, cpu_tmp0, 0, l1); |
6e0d8677 | 6342 | } else { |
cb63669a | 6343 | tcg_gen_brcondi_tl(TCG_COND_NE, cpu_tmp0, 0, l1); |
6e0d8677 FB |
6344 | } |
6345 | break; | |
6346 | case 2: /* loop */ | |
6347 | gen_op_add_reg_im(s->aflag, R_ECX, -1); | |
6348 | gen_op_jnz_ecx(s->aflag, l1); | |
6349 | break; | |
6350 | default: | |
6351 | case 3: /* jcxz */ | |
6352 | gen_op_jz_ecx(s->aflag, l1); | |
6353 | break; | |
14ce26e7 FB |
6354 | } |
6355 | ||
6e0d8677 | 6356 | gen_set_label(l3); |
14ce26e7 | 6357 | gen_jmp_im(next_eip); |
8e1c85e3 | 6358 | tcg_gen_br(l2); |
6e0d8677 | 6359 | |
14ce26e7 FB |
6360 | gen_set_label(l1); |
6361 | gen_jmp_im(tval); | |
6362 | gen_set_label(l2); | |
6363 | gen_eob(s); | |
6364 | } | |
2c0262af FB |
6365 | break; |
6366 | case 0x130: /* wrmsr */ | |
6367 | case 0x132: /* rdmsr */ | |
6368 | if (s->cpl != 0) { | |
6369 | gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base); | |
6370 | } else { | |
872929aa FB |
6371 | if (s->cc_op != CC_OP_DYNAMIC) |
6372 | gen_op_set_cc_op(s->cc_op); | |
6373 | gen_jmp_im(pc_start - s->cs_base); | |
0573fbfc | 6374 | if (b & 2) { |
b5b38f61 | 6375 | tcg_gen_helper_0_0(helper_rdmsr); |
0573fbfc | 6376 | } else { |
b5b38f61 | 6377 | tcg_gen_helper_0_0(helper_wrmsr); |
0573fbfc | 6378 | } |
2c0262af FB |
6379 | } |
6380 | break; | |
6381 | case 0x131: /* rdtsc */ | |
872929aa FB |
6382 | if (s->cc_op != CC_OP_DYNAMIC) |
6383 | gen_op_set_cc_op(s->cc_op); | |
ecada8a2 | 6384 | gen_jmp_im(pc_start - s->cs_base); |
efade670 PB |
6385 | if (use_icount) |
6386 | gen_io_start(); | |
b5b38f61 | 6387 | tcg_gen_helper_0_0(helper_rdtsc); |
efade670 PB |
6388 | if (use_icount) { |
6389 | gen_io_end(); | |
6390 | gen_jmp(s, s->pc - s->cs_base); | |
6391 | } | |
2c0262af | 6392 | break; |
df01e0fc | 6393 | case 0x133: /* rdpmc */ |
872929aa FB |
6394 | if (s->cc_op != CC_OP_DYNAMIC) |
6395 | gen_op_set_cc_op(s->cc_op); | |
df01e0fc | 6396 | gen_jmp_im(pc_start - s->cs_base); |
b5b38f61 | 6397 | tcg_gen_helper_0_0(helper_rdpmc); |
df01e0fc | 6398 | break; |
023fe10d | 6399 | case 0x134: /* sysenter */ |
14ce26e7 FB |
6400 | if (CODE64(s)) |
6401 | goto illegal_op; | |
023fe10d FB |
6402 | if (!s->pe) { |
6403 | gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base); | |
6404 | } else { | |
6405 | if (s->cc_op != CC_OP_DYNAMIC) { | |
6406 | gen_op_set_cc_op(s->cc_op); | |
6407 | s->cc_op = CC_OP_DYNAMIC; | |
6408 | } | |
14ce26e7 | 6409 | gen_jmp_im(pc_start - s->cs_base); |
b5b38f61 | 6410 | tcg_gen_helper_0_0(helper_sysenter); |
023fe10d FB |
6411 | gen_eob(s); |
6412 | } | |
6413 | break; | |
6414 | case 0x135: /* sysexit */ | |
14ce26e7 FB |
6415 | if (CODE64(s)) |
6416 | goto illegal_op; | |
023fe10d FB |
6417 | if (!s->pe) { |
6418 | gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base); | |
6419 | } else { | |
6420 | if (s->cc_op != CC_OP_DYNAMIC) { | |
6421 | gen_op_set_cc_op(s->cc_op); | |
6422 | s->cc_op = CC_OP_DYNAMIC; | |
6423 | } | |
14ce26e7 | 6424 | gen_jmp_im(pc_start - s->cs_base); |
b5b38f61 | 6425 | tcg_gen_helper_0_0(helper_sysexit); |
023fe10d FB |
6426 | gen_eob(s); |
6427 | } | |
6428 | break; | |
14ce26e7 FB |
6429 | #ifdef TARGET_X86_64 |
6430 | case 0x105: /* syscall */ | |
6431 | /* XXX: is it usable in real mode ? */ | |
6432 | if (s->cc_op != CC_OP_DYNAMIC) { | |
6433 | gen_op_set_cc_op(s->cc_op); | |
6434 | s->cc_op = CC_OP_DYNAMIC; | |
6435 | } | |
6436 | gen_jmp_im(pc_start - s->cs_base); | |
b5b38f61 | 6437 | tcg_gen_helper_0_1(helper_syscall, tcg_const_i32(s->pc - pc_start)); |
14ce26e7 FB |
6438 | gen_eob(s); |
6439 | break; | |
6440 | case 0x107: /* sysret */ | |
6441 | if (!s->pe) { | |
6442 | gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base); | |
6443 | } else { | |
6444 | if (s->cc_op != CC_OP_DYNAMIC) { | |
6445 | gen_op_set_cc_op(s->cc_op); | |
6446 | s->cc_op = CC_OP_DYNAMIC; | |
6447 | } | |
6448 | gen_jmp_im(pc_start - s->cs_base); | |
b5b38f61 | 6449 | tcg_gen_helper_0_1(helper_sysret, tcg_const_i32(s->dflag)); |
aba9d61e FB |
6450 | /* condition codes are modified only in long mode */ |
6451 | if (s->lma) | |
6452 | s->cc_op = CC_OP_EFLAGS; | |
14ce26e7 FB |
6453 | gen_eob(s); |
6454 | } | |
6455 | break; | |
6456 | #endif | |
2c0262af | 6457 | case 0x1a2: /* cpuid */ |
9575cb94 FB |
6458 | if (s->cc_op != CC_OP_DYNAMIC) |
6459 | gen_op_set_cc_op(s->cc_op); | |
6460 | gen_jmp_im(pc_start - s->cs_base); | |
b5b38f61 | 6461 | tcg_gen_helper_0_0(helper_cpuid); |
2c0262af FB |
6462 | break; |
6463 | case 0xf4: /* hlt */ | |
6464 | if (s->cpl != 0) { | |
6465 | gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base); | |
6466 | } else { | |
6467 | if (s->cc_op != CC_OP_DYNAMIC) | |
6468 | gen_op_set_cc_op(s->cc_op); | |
94451178 FB |
6469 | gen_jmp_im(pc_start - s->cs_base); |
6470 | tcg_gen_helper_0_1(helper_hlt, tcg_const_i32(s->pc - pc_start)); | |
2c0262af FB |
6471 | s->is_jmp = 3; |
6472 | } | |
6473 | break; | |
6474 | case 0x100: | |
61382a50 | 6475 | modrm = ldub_code(s->pc++); |
2c0262af FB |
6476 | mod = (modrm >> 6) & 3; |
6477 | op = (modrm >> 3) & 7; | |
6478 | switch(op) { | |
6479 | case 0: /* sldt */ | |
f115e911 FB |
6480 | if (!s->pe || s->vm86) |
6481 | goto illegal_op; | |
872929aa | 6482 | gen_svm_check_intercept(s, pc_start, SVM_EXIT_LDTR_READ); |
651ba608 | 6483 | tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,ldt.selector)); |
2c0262af FB |
6484 | ot = OT_WORD; |
6485 | if (mod == 3) | |
6486 | ot += s->dflag; | |
6487 | gen_ldst_modrm(s, modrm, ot, OR_TMP0, 1); | |
6488 | break; | |
6489 | case 2: /* lldt */ | |
f115e911 FB |
6490 | if (!s->pe || s->vm86) |
6491 | goto illegal_op; | |
2c0262af FB |
6492 | if (s->cpl != 0) { |
6493 | gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base); | |
6494 | } else { | |
872929aa | 6495 | gen_svm_check_intercept(s, pc_start, SVM_EXIT_LDTR_WRITE); |
2c0262af | 6496 | gen_ldst_modrm(s, modrm, OT_WORD, OR_TMP0, 0); |
14ce26e7 | 6497 | gen_jmp_im(pc_start - s->cs_base); |
b6abf97d FB |
6498 | tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]); |
6499 | tcg_gen_helper_0_1(helper_lldt, cpu_tmp2_i32); | |
2c0262af FB |
6500 | } |
6501 | break; | |
6502 | case 1: /* str */ | |
f115e911 FB |
6503 | if (!s->pe || s->vm86) |
6504 | goto illegal_op; | |
872929aa | 6505 | gen_svm_check_intercept(s, pc_start, SVM_EXIT_TR_READ); |
651ba608 | 6506 | tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,tr.selector)); |
2c0262af FB |
6507 | ot = OT_WORD; |
6508 | if (mod == 3) | |
6509 | ot += s->dflag; | |
6510 | gen_ldst_modrm(s, modrm, ot, OR_TMP0, 1); | |
6511 | break; | |
6512 | case 3: /* ltr */ | |
f115e911 FB |
6513 | if (!s->pe || s->vm86) |
6514 | goto illegal_op; | |
2c0262af FB |
6515 | if (s->cpl != 0) { |
6516 | gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base); | |
6517 | } else { | |
872929aa | 6518 | gen_svm_check_intercept(s, pc_start, SVM_EXIT_TR_WRITE); |
2c0262af | 6519 | gen_ldst_modrm(s, modrm, OT_WORD, OR_TMP0, 0); |
14ce26e7 | 6520 | gen_jmp_im(pc_start - s->cs_base); |
b6abf97d FB |
6521 | tcg_gen_trunc_tl_i32(cpu_tmp2_i32, cpu_T[0]); |
6522 | tcg_gen_helper_0_1(helper_ltr, cpu_tmp2_i32); | |
2c0262af FB |
6523 | } |
6524 | break; | |
6525 | case 4: /* verr */ | |
6526 | case 5: /* verw */ | |
f115e911 FB |
6527 | if (!s->pe || s->vm86) |
6528 | goto illegal_op; | |
6529 | gen_ldst_modrm(s, modrm, OT_WORD, OR_TMP0, 0); | |
6530 | if (s->cc_op != CC_OP_DYNAMIC) | |
6531 | gen_op_set_cc_op(s->cc_op); | |
6532 | if (op == 4) | |
cec6843e | 6533 | tcg_gen_helper_0_1(helper_verr, cpu_T[0]); |
f115e911 | 6534 | else |
cec6843e | 6535 | tcg_gen_helper_0_1(helper_verw, cpu_T[0]); |
f115e911 FB |
6536 | s->cc_op = CC_OP_EFLAGS; |
6537 | break; | |
2c0262af FB |
6538 | default: |
6539 | goto illegal_op; | |
6540 | } | |
6541 | break; | |
6542 | case 0x101: | |
61382a50 | 6543 | modrm = ldub_code(s->pc++); |
2c0262af FB |
6544 | mod = (modrm >> 6) & 3; |
6545 | op = (modrm >> 3) & 7; | |
3d7374c5 | 6546 | rm = modrm & 7; |
2c0262af FB |
6547 | switch(op) { |
6548 | case 0: /* sgdt */ | |
2c0262af FB |
6549 | if (mod == 3) |
6550 | goto illegal_op; | |
872929aa | 6551 | gen_svm_check_intercept(s, pc_start, SVM_EXIT_GDTR_READ); |
2c0262af | 6552 | gen_lea_modrm(s, modrm, ®_addr, &offset_addr); |
651ba608 | 6553 | tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State, gdt.limit)); |
57fec1fe | 6554 | gen_op_st_T0_A0(OT_WORD + s->mem_index); |
aba9d61e | 6555 | gen_add_A0_im(s, 2); |
651ba608 | 6556 | tcg_gen_ld_tl(cpu_T[0], cpu_env, offsetof(CPUX86State, gdt.base)); |
2c0262af FB |
6557 | if (!s->dflag) |
6558 | gen_op_andl_T0_im(0xffffff); | |
57fec1fe | 6559 | gen_op_st_T0_A0(CODE64(s) + OT_LONG + s->mem_index); |
2c0262af | 6560 | break; |
3d7374c5 FB |
6561 | case 1: |
6562 | if (mod == 3) { | |
6563 | switch (rm) { | |
6564 | case 0: /* monitor */ | |
6565 | if (!(s->cpuid_ext_features & CPUID_EXT_MONITOR) || | |
6566 | s->cpl != 0) | |
6567 | goto illegal_op; | |
94451178 FB |
6568 | if (s->cc_op != CC_OP_DYNAMIC) |
6569 | gen_op_set_cc_op(s->cc_op); | |
3d7374c5 FB |
6570 | gen_jmp_im(pc_start - s->cs_base); |
6571 | #ifdef TARGET_X86_64 | |
6572 | if (s->aflag == 2) { | |
bbf662ee | 6573 | gen_op_movq_A0_reg(R_EAX); |
5fafdf24 | 6574 | } else |
3d7374c5 FB |
6575 | #endif |
6576 | { | |
bbf662ee | 6577 | gen_op_movl_A0_reg(R_EAX); |
3d7374c5 FB |
6578 | if (s->aflag == 0) |
6579 | gen_op_andl_A0_ffff(); | |
6580 | } | |
6581 | gen_add_A0_ds_seg(s); | |
b5b38f61 | 6582 | tcg_gen_helper_0_1(helper_monitor, cpu_A0); |
3d7374c5 FB |
6583 | break; |
6584 | case 1: /* mwait */ | |
6585 | if (!(s->cpuid_ext_features & CPUID_EXT_MONITOR) || | |
6586 | s->cpl != 0) | |
6587 | goto illegal_op; | |
6588 | if (s->cc_op != CC_OP_DYNAMIC) { | |
6589 | gen_op_set_cc_op(s->cc_op); | |
6590 | s->cc_op = CC_OP_DYNAMIC; | |
6591 | } | |
94451178 FB |
6592 | gen_jmp_im(pc_start - s->cs_base); |
6593 | tcg_gen_helper_0_1(helper_mwait, tcg_const_i32(s->pc - pc_start)); | |
3d7374c5 FB |
6594 | gen_eob(s); |
6595 | break; | |
6596 | default: | |
6597 | goto illegal_op; | |
6598 | } | |
6599 | } else { /* sidt */ | |
872929aa | 6600 | gen_svm_check_intercept(s, pc_start, SVM_EXIT_IDTR_READ); |
3d7374c5 | 6601 | gen_lea_modrm(s, modrm, ®_addr, &offset_addr); |
651ba608 | 6602 | tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State, idt.limit)); |
57fec1fe | 6603 | gen_op_st_T0_A0(OT_WORD + s->mem_index); |
3d7374c5 | 6604 | gen_add_A0_im(s, 2); |
651ba608 | 6605 | tcg_gen_ld_tl(cpu_T[0], cpu_env, offsetof(CPUX86State, idt.base)); |
3d7374c5 FB |
6606 | if (!s->dflag) |
6607 | gen_op_andl_T0_im(0xffffff); | |
57fec1fe | 6608 | gen_op_st_T0_A0(CODE64(s) + OT_LONG + s->mem_index); |
3d7374c5 FB |
6609 | } |
6610 | break; | |
2c0262af FB |
6611 | case 2: /* lgdt */ |
6612 | case 3: /* lidt */ | |
0573fbfc | 6613 | if (mod == 3) { |
872929aa FB |
6614 | if (s->cc_op != CC_OP_DYNAMIC) |
6615 | gen_op_set_cc_op(s->cc_op); | |
6616 | gen_jmp_im(pc_start - s->cs_base); | |
0573fbfc TS |
6617 | switch(rm) { |
6618 | case 0: /* VMRUN */ | |
872929aa FB |
6619 | if (!(s->flags & HF_SVME_MASK) || !s->pe) |
6620 | goto illegal_op; | |
6621 | if (s->cpl != 0) { | |
6622 | gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base); | |
0573fbfc | 6623 | break; |
872929aa | 6624 | } else { |
db620f46 FB |
6625 | tcg_gen_helper_0_2(helper_vmrun, |
6626 | tcg_const_i32(s->aflag), | |
6627 | tcg_const_i32(s->pc - pc_start)); | |
6628 | tcg_gen_exit_tb(0); | |
6629 | s->is_jmp = 3; | |
872929aa | 6630 | } |
0573fbfc TS |
6631 | break; |
6632 | case 1: /* VMMCALL */ | |
872929aa FB |
6633 | if (!(s->flags & HF_SVME_MASK)) |
6634 | goto illegal_op; | |
b5b38f61 | 6635 | tcg_gen_helper_0_0(helper_vmmcall); |
0573fbfc TS |
6636 | break; |
6637 | case 2: /* VMLOAD */ | |
872929aa FB |
6638 | if (!(s->flags & HF_SVME_MASK) || !s->pe) |
6639 | goto illegal_op; | |
6640 | if (s->cpl != 0) { | |
6641 | gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base); | |
6642 | break; | |
6643 | } else { | |
914178d3 FB |
6644 | tcg_gen_helper_0_1(helper_vmload, |
6645 | tcg_const_i32(s->aflag)); | |
872929aa | 6646 | } |
0573fbfc TS |
6647 | break; |
6648 | case 3: /* VMSAVE */ | |
872929aa FB |
6649 | if (!(s->flags & HF_SVME_MASK) || !s->pe) |
6650 | goto illegal_op; | |
6651 | if (s->cpl != 0) { | |
6652 | gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base); | |
6653 | break; | |
6654 | } else { | |
914178d3 FB |
6655 | tcg_gen_helper_0_1(helper_vmsave, |
6656 | tcg_const_i32(s->aflag)); | |
872929aa | 6657 | } |
0573fbfc TS |
6658 | break; |
6659 | case 4: /* STGI */ | |
872929aa FB |
6660 | if ((!(s->flags & HF_SVME_MASK) && |
6661 | !(s->cpuid_ext3_features & CPUID_EXT3_SKINIT)) || | |
6662 | !s->pe) | |
6663 | goto illegal_op; | |
6664 | if (s->cpl != 0) { | |
6665 | gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base); | |
6666 | break; | |
6667 | } else { | |
6668 | tcg_gen_helper_0_0(helper_stgi); | |
6669 | } | |
0573fbfc TS |
6670 | break; |
6671 | case 5: /* CLGI */ | |
872929aa FB |
6672 | if (!(s->flags & HF_SVME_MASK) || !s->pe) |
6673 | goto illegal_op; | |
6674 | if (s->cpl != 0) { | |
6675 | gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base); | |
6676 | break; | |
6677 | } else { | |
6678 | tcg_gen_helper_0_0(helper_clgi); | |
6679 | } | |
0573fbfc TS |
6680 | break; |
6681 | case 6: /* SKINIT */ | |
872929aa FB |
6682 | if ((!(s->flags & HF_SVME_MASK) && |
6683 | !(s->cpuid_ext3_features & CPUID_EXT3_SKINIT)) || | |
6684 | !s->pe) | |
6685 | goto illegal_op; | |
b5b38f61 | 6686 | tcg_gen_helper_0_0(helper_skinit); |
0573fbfc TS |
6687 | break; |
6688 | case 7: /* INVLPGA */ | |
872929aa FB |
6689 | if (!(s->flags & HF_SVME_MASK) || !s->pe) |
6690 | goto illegal_op; | |
6691 | if (s->cpl != 0) { | |
6692 | gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base); | |
6693 | break; | |
6694 | } else { | |
914178d3 FB |
6695 | tcg_gen_helper_0_1(helper_invlpga, |
6696 | tcg_const_i32(s->aflag)); | |
872929aa | 6697 | } |
0573fbfc TS |
6698 | break; |
6699 | default: | |
6700 | goto illegal_op; | |
6701 | } | |
6702 | } else if (s->cpl != 0) { | |
2c0262af FB |
6703 | gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base); |
6704 | } else { | |
872929aa FB |
6705 | gen_svm_check_intercept(s, pc_start, |
6706 | op==2 ? SVM_EXIT_GDTR_WRITE : SVM_EXIT_IDTR_WRITE); | |
2c0262af | 6707 | gen_lea_modrm(s, modrm, ®_addr, &offset_addr); |
57fec1fe | 6708 | gen_op_ld_T1_A0(OT_WORD + s->mem_index); |
aba9d61e | 6709 | gen_add_A0_im(s, 2); |
57fec1fe | 6710 | gen_op_ld_T0_A0(CODE64(s) + OT_LONG + s->mem_index); |
2c0262af FB |
6711 | if (!s->dflag) |
6712 | gen_op_andl_T0_im(0xffffff); | |
6713 | if (op == 2) { | |
651ba608 FB |
6714 | tcg_gen_st_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,gdt.base)); |
6715 | tcg_gen_st32_tl(cpu_T[1], cpu_env, offsetof(CPUX86State,gdt.limit)); | |
2c0262af | 6716 | } else { |
651ba608 FB |
6717 | tcg_gen_st_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,idt.base)); |
6718 | tcg_gen_st32_tl(cpu_T[1], cpu_env, offsetof(CPUX86State,idt.limit)); | |
2c0262af FB |
6719 | } |
6720 | } | |
6721 | break; | |
6722 | case 4: /* smsw */ | |
872929aa | 6723 | gen_svm_check_intercept(s, pc_start, SVM_EXIT_READ_CR0); |
651ba608 | 6724 | tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,cr[0])); |
2c0262af FB |
6725 | gen_ldst_modrm(s, modrm, OT_WORD, OR_TMP0, 1); |
6726 | break; | |
6727 | case 6: /* lmsw */ | |
6728 | if (s->cpl != 0) { | |
6729 | gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base); | |
6730 | } else { | |
872929aa | 6731 | gen_svm_check_intercept(s, pc_start, SVM_EXIT_WRITE_CR0); |
2c0262af | 6732 | gen_ldst_modrm(s, modrm, OT_WORD, OR_TMP0, 0); |
b8b6a50b | 6733 | tcg_gen_helper_0_1(helper_lmsw, cpu_T[0]); |
14ce26e7 | 6734 | gen_jmp_im(s->pc - s->cs_base); |
d71b9a8b | 6735 | gen_eob(s); |
2c0262af FB |
6736 | } |
6737 | break; | |
6738 | case 7: /* invlpg */ | |
6739 | if (s->cpl != 0) { | |
6740 | gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base); | |
6741 | } else { | |
14ce26e7 FB |
6742 | if (mod == 3) { |
6743 | #ifdef TARGET_X86_64 | |
3d7374c5 | 6744 | if (CODE64(s) && rm == 0) { |
14ce26e7 | 6745 | /* swapgs */ |
651ba608 FB |
6746 | tcg_gen_ld_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,segs[R_GS].base)); |
6747 | tcg_gen_ld_tl(cpu_T[1], cpu_env, offsetof(CPUX86State,kernelgsbase)); | |
6748 | tcg_gen_st_tl(cpu_T[1], cpu_env, offsetof(CPUX86State,segs[R_GS].base)); | |
6749 | tcg_gen_st_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,kernelgsbase)); | |
5fafdf24 | 6750 | } else |
14ce26e7 FB |
6751 | #endif |
6752 | { | |
6753 | goto illegal_op; | |
6754 | } | |
6755 | } else { | |
9575cb94 FB |
6756 | if (s->cc_op != CC_OP_DYNAMIC) |
6757 | gen_op_set_cc_op(s->cc_op); | |
6758 | gen_jmp_im(pc_start - s->cs_base); | |
14ce26e7 | 6759 | gen_lea_modrm(s, modrm, ®_addr, &offset_addr); |
b5b38f61 | 6760 | tcg_gen_helper_0_1(helper_invlpg, cpu_A0); |
14ce26e7 FB |
6761 | gen_jmp_im(s->pc - s->cs_base); |
6762 | gen_eob(s); | |
6763 | } | |
2c0262af FB |
6764 | } |
6765 | break; | |
6766 | default: | |
6767 | goto illegal_op; | |
6768 | } | |
6769 | break; | |
3415a4dd FB |
6770 | case 0x108: /* invd */ |
6771 | case 0x109: /* wbinvd */ | |
6772 | if (s->cpl != 0) { | |
6773 | gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base); | |
6774 | } else { | |
872929aa | 6775 | gen_svm_check_intercept(s, pc_start, (b & 2) ? SVM_EXIT_INVD : SVM_EXIT_WBINVD); |
3415a4dd FB |
6776 | /* nothing to do */ |
6777 | } | |
6778 | break; | |
14ce26e7 FB |
6779 | case 0x63: /* arpl or movslS (x86_64) */ |
6780 | #ifdef TARGET_X86_64 | |
6781 | if (CODE64(s)) { | |
6782 | int d_ot; | |
6783 | /* d_ot is the size of destination */ | |
6784 | d_ot = dflag + OT_WORD; | |
6785 | ||
6786 | modrm = ldub_code(s->pc++); | |
6787 | reg = ((modrm >> 3) & 7) | rex_r; | |
6788 | mod = (modrm >> 6) & 3; | |
6789 | rm = (modrm & 7) | REX_B(s); | |
3b46e624 | 6790 | |
14ce26e7 | 6791 | if (mod == 3) { |
57fec1fe | 6792 | gen_op_mov_TN_reg(OT_LONG, 0, rm); |
14ce26e7 FB |
6793 | /* sign extend */ |
6794 | if (d_ot == OT_QUAD) | |
e108dd01 | 6795 | tcg_gen_ext32s_tl(cpu_T[0], cpu_T[0]); |
57fec1fe | 6796 | gen_op_mov_reg_T0(d_ot, reg); |
14ce26e7 FB |
6797 | } else { |
6798 | gen_lea_modrm(s, modrm, ®_addr, &offset_addr); | |
6799 | if (d_ot == OT_QUAD) { | |
57fec1fe | 6800 | gen_op_lds_T0_A0(OT_LONG + s->mem_index); |
14ce26e7 | 6801 | } else { |
57fec1fe | 6802 | gen_op_ld_T0_A0(OT_LONG + s->mem_index); |
14ce26e7 | 6803 | } |
57fec1fe | 6804 | gen_op_mov_reg_T0(d_ot, reg); |
14ce26e7 | 6805 | } |
5fafdf24 | 6806 | } else |
14ce26e7 FB |
6807 | #endif |
6808 | { | |
3bd7da9e | 6809 | int label1; |
1e4840bf FB |
6810 | TCGv t0, t1, t2; |
6811 | ||
14ce26e7 FB |
6812 | if (!s->pe || s->vm86) |
6813 | goto illegal_op; | |
1e4840bf FB |
6814 | t0 = tcg_temp_local_new(TCG_TYPE_TL); |
6815 | t1 = tcg_temp_local_new(TCG_TYPE_TL); | |
6816 | t2 = tcg_temp_local_new(TCG_TYPE_TL); | |
3bd7da9e | 6817 | ot = OT_WORD; |
14ce26e7 FB |
6818 | modrm = ldub_code(s->pc++); |
6819 | reg = (modrm >> 3) & 7; | |
6820 | mod = (modrm >> 6) & 3; | |
6821 | rm = modrm & 7; | |
6822 | if (mod != 3) { | |
6823 | gen_lea_modrm(s, modrm, ®_addr, &offset_addr); | |
1e4840bf | 6824 | gen_op_ld_v(ot + s->mem_index, t0, cpu_A0); |
14ce26e7 | 6825 | } else { |
1e4840bf | 6826 | gen_op_mov_v_reg(ot, t0, rm); |
14ce26e7 | 6827 | } |
1e4840bf FB |
6828 | gen_op_mov_v_reg(ot, t1, reg); |
6829 | tcg_gen_andi_tl(cpu_tmp0, t0, 3); | |
6830 | tcg_gen_andi_tl(t1, t1, 3); | |
6831 | tcg_gen_movi_tl(t2, 0); | |
3bd7da9e | 6832 | label1 = gen_new_label(); |
1e4840bf FB |
6833 | tcg_gen_brcond_tl(TCG_COND_GE, cpu_tmp0, t1, label1); |
6834 | tcg_gen_andi_tl(t0, t0, ~3); | |
6835 | tcg_gen_or_tl(t0, t0, t1); | |
6836 | tcg_gen_movi_tl(t2, CC_Z); | |
3bd7da9e | 6837 | gen_set_label(label1); |
14ce26e7 | 6838 | if (mod != 3) { |
1e4840bf | 6839 | gen_op_st_v(ot + s->mem_index, t0, cpu_A0); |
14ce26e7 | 6840 | } else { |
1e4840bf | 6841 | gen_op_mov_reg_v(ot, rm, t0); |
14ce26e7 | 6842 | } |
3bd7da9e FB |
6843 | if (s->cc_op != CC_OP_DYNAMIC) |
6844 | gen_op_set_cc_op(s->cc_op); | |
6845 | gen_compute_eflags(cpu_cc_src); | |
6846 | tcg_gen_andi_tl(cpu_cc_src, cpu_cc_src, ~CC_Z); | |
1e4840bf | 6847 | tcg_gen_or_tl(cpu_cc_src, cpu_cc_src, t2); |
3bd7da9e | 6848 | s->cc_op = CC_OP_EFLAGS; |
1e4840bf FB |
6849 | tcg_temp_free(t0); |
6850 | tcg_temp_free(t1); | |
6851 | tcg_temp_free(t2); | |
f115e911 | 6852 | } |
f115e911 | 6853 | break; |
2c0262af FB |
6854 | case 0x102: /* lar */ |
6855 | case 0x103: /* lsl */ | |
cec6843e FB |
6856 | { |
6857 | int label1; | |
1e4840bf | 6858 | TCGv t0; |
cec6843e FB |
6859 | if (!s->pe || s->vm86) |
6860 | goto illegal_op; | |
6861 | ot = dflag ? OT_LONG : OT_WORD; | |
6862 | modrm = ldub_code(s->pc++); | |
6863 | reg = ((modrm >> 3) & 7) | rex_r; | |
6864 | gen_ldst_modrm(s, modrm, OT_WORD, OR_TMP0, 0); | |
1e4840bf | 6865 | t0 = tcg_temp_local_new(TCG_TYPE_TL); |
cec6843e FB |
6866 | if (s->cc_op != CC_OP_DYNAMIC) |
6867 | gen_op_set_cc_op(s->cc_op); | |
6868 | if (b == 0x102) | |
1e4840bf | 6869 | tcg_gen_helper_1_1(helper_lar, t0, cpu_T[0]); |
cec6843e | 6870 | else |
1e4840bf | 6871 | tcg_gen_helper_1_1(helper_lsl, t0, cpu_T[0]); |
cec6843e FB |
6872 | tcg_gen_andi_tl(cpu_tmp0, cpu_cc_src, CC_Z); |
6873 | label1 = gen_new_label(); | |
cb63669a | 6874 | tcg_gen_brcondi_tl(TCG_COND_EQ, cpu_tmp0, 0, label1); |
1e4840bf | 6875 | gen_op_mov_reg_v(ot, reg, t0); |
cec6843e FB |
6876 | gen_set_label(label1); |
6877 | s->cc_op = CC_OP_EFLAGS; | |
1e4840bf | 6878 | tcg_temp_free(t0); |
cec6843e | 6879 | } |
2c0262af FB |
6880 | break; |
6881 | case 0x118: | |
61382a50 | 6882 | modrm = ldub_code(s->pc++); |
2c0262af FB |
6883 | mod = (modrm >> 6) & 3; |
6884 | op = (modrm >> 3) & 7; | |
6885 | switch(op) { | |
6886 | case 0: /* prefetchnta */ | |
6887 | case 1: /* prefetchnt0 */ | |
6888 | case 2: /* prefetchnt0 */ | |
6889 | case 3: /* prefetchnt0 */ | |
6890 | if (mod == 3) | |
6891 | goto illegal_op; | |
6892 | gen_lea_modrm(s, modrm, ®_addr, &offset_addr); | |
6893 | /* nothing more to do */ | |
6894 | break; | |
e17a36ce FB |
6895 | default: /* nop (multi byte) */ |
6896 | gen_nop_modrm(s, modrm); | |
6897 | break; | |
2c0262af FB |
6898 | } |
6899 | break; | |
e17a36ce FB |
6900 | case 0x119 ... 0x11f: /* nop (multi byte) */ |
6901 | modrm = ldub_code(s->pc++); | |
6902 | gen_nop_modrm(s, modrm); | |
6903 | break; | |
2c0262af FB |
6904 | case 0x120: /* mov reg, crN */ |
6905 | case 0x122: /* mov crN, reg */ | |
6906 | if (s->cpl != 0) { | |
6907 | gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base); | |
6908 | } else { | |
61382a50 | 6909 | modrm = ldub_code(s->pc++); |
2c0262af FB |
6910 | if ((modrm & 0xc0) != 0xc0) |
6911 | goto illegal_op; | |
14ce26e7 FB |
6912 | rm = (modrm & 7) | REX_B(s); |
6913 | reg = ((modrm >> 3) & 7) | rex_r; | |
6914 | if (CODE64(s)) | |
6915 | ot = OT_QUAD; | |
6916 | else | |
6917 | ot = OT_LONG; | |
2c0262af FB |
6918 | switch(reg) { |
6919 | case 0: | |
6920 | case 2: | |
6921 | case 3: | |
6922 | case 4: | |
9230e66e | 6923 | case 8: |
872929aa FB |
6924 | if (s->cc_op != CC_OP_DYNAMIC) |
6925 | gen_op_set_cc_op(s->cc_op); | |
6926 | gen_jmp_im(pc_start - s->cs_base); | |
2c0262af | 6927 | if (b & 2) { |
57fec1fe | 6928 | gen_op_mov_TN_reg(ot, 0, rm); |
872929aa | 6929 | tcg_gen_helper_0_2(helper_write_crN, |
b8b6a50b | 6930 | tcg_const_i32(reg), cpu_T[0]); |
14ce26e7 | 6931 | gen_jmp_im(s->pc - s->cs_base); |
2c0262af FB |
6932 | gen_eob(s); |
6933 | } else { | |
872929aa FB |
6934 | tcg_gen_helper_1_1(helper_read_crN, |
6935 | cpu_T[0], tcg_const_i32(reg)); | |
57fec1fe | 6936 | gen_op_mov_reg_T0(ot, rm); |
2c0262af FB |
6937 | } |
6938 | break; | |
6939 | default: | |
6940 | goto illegal_op; | |
6941 | } | |
6942 | } | |
6943 | break; | |
6944 | case 0x121: /* mov reg, drN */ | |
6945 | case 0x123: /* mov drN, reg */ | |
6946 | if (s->cpl != 0) { | |
6947 | gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base); | |
6948 | } else { | |
61382a50 | 6949 | modrm = ldub_code(s->pc++); |
2c0262af FB |
6950 | if ((modrm & 0xc0) != 0xc0) |
6951 | goto illegal_op; | |
14ce26e7 FB |
6952 | rm = (modrm & 7) | REX_B(s); |
6953 | reg = ((modrm >> 3) & 7) | rex_r; | |
6954 | if (CODE64(s)) | |
6955 | ot = OT_QUAD; | |
6956 | else | |
6957 | ot = OT_LONG; | |
2c0262af | 6958 | /* XXX: do it dynamically with CR4.DE bit */ |
14ce26e7 | 6959 | if (reg == 4 || reg == 5 || reg >= 8) |
2c0262af FB |
6960 | goto illegal_op; |
6961 | if (b & 2) { | |
0573fbfc | 6962 | gen_svm_check_intercept(s, pc_start, SVM_EXIT_WRITE_DR0 + reg); |
57fec1fe | 6963 | gen_op_mov_TN_reg(ot, 0, rm); |
b8b6a50b FB |
6964 | tcg_gen_helper_0_2(helper_movl_drN_T0, |
6965 | tcg_const_i32(reg), cpu_T[0]); | |
14ce26e7 | 6966 | gen_jmp_im(s->pc - s->cs_base); |
2c0262af FB |
6967 | gen_eob(s); |
6968 | } else { | |
0573fbfc | 6969 | gen_svm_check_intercept(s, pc_start, SVM_EXIT_READ_DR0 + reg); |
651ba608 | 6970 | tcg_gen_ld_tl(cpu_T[0], cpu_env, offsetof(CPUX86State,dr[reg])); |
57fec1fe | 6971 | gen_op_mov_reg_T0(ot, rm); |
2c0262af FB |
6972 | } |
6973 | } | |
6974 | break; | |
6975 | case 0x106: /* clts */ | |
6976 | if (s->cpl != 0) { | |
6977 | gen_exception(s, EXCP0D_GPF, pc_start - s->cs_base); | |
6978 | } else { | |
0573fbfc | 6979 | gen_svm_check_intercept(s, pc_start, SVM_EXIT_WRITE_CR0); |
b8b6a50b | 6980 | tcg_gen_helper_0_0(helper_clts); |
7eee2a50 | 6981 | /* abort block because static cpu state changed */ |
14ce26e7 | 6982 | gen_jmp_im(s->pc - s->cs_base); |
7eee2a50 | 6983 | gen_eob(s); |
2c0262af FB |
6984 | } |
6985 | break; | |
a35f3ec7 | 6986 | /* MMX/3DNow!/SSE/SSE2/SSE3 support */ |
664e0f19 FB |
6987 | case 0x1c3: /* MOVNTI reg, mem */ |
6988 | if (!(s->cpuid_features & CPUID_SSE2)) | |
14ce26e7 | 6989 | goto illegal_op; |
664e0f19 FB |
6990 | ot = s->dflag == 2 ? OT_QUAD : OT_LONG; |
6991 | modrm = ldub_code(s->pc++); | |
6992 | mod = (modrm >> 6) & 3; | |
6993 | if (mod == 3) | |
6994 | goto illegal_op; | |
6995 | reg = ((modrm >> 3) & 7) | rex_r; | |
6996 | /* generate a generic store */ | |
6997 | gen_ldst_modrm(s, modrm, ot, reg, 1); | |
14ce26e7 | 6998 | break; |
664e0f19 FB |
6999 | case 0x1ae: |
7000 | modrm = ldub_code(s->pc++); | |
7001 | mod = (modrm >> 6) & 3; | |
7002 | op = (modrm >> 3) & 7; | |
7003 | switch(op) { | |
7004 | case 0: /* fxsave */ | |
5fafdf24 | 7005 | if (mod == 3 || !(s->cpuid_features & CPUID_FXSR) || |
0fd14b72 | 7006 | (s->flags & HF_EM_MASK)) |
14ce26e7 | 7007 | goto illegal_op; |
0fd14b72 FB |
7008 | if (s->flags & HF_TS_MASK) { |
7009 | gen_exception(s, EXCP07_PREX, pc_start - s->cs_base); | |
7010 | break; | |
7011 | } | |
664e0f19 | 7012 | gen_lea_modrm(s, modrm, ®_addr, &offset_addr); |
19e6c4b8 FB |
7013 | if (s->cc_op != CC_OP_DYNAMIC) |
7014 | gen_op_set_cc_op(s->cc_op); | |
7015 | gen_jmp_im(pc_start - s->cs_base); | |
7016 | tcg_gen_helper_0_2(helper_fxsave, | |
7017 | cpu_A0, tcg_const_i32((s->dflag == 2))); | |
664e0f19 FB |
7018 | break; |
7019 | case 1: /* fxrstor */ | |
5fafdf24 | 7020 | if (mod == 3 || !(s->cpuid_features & CPUID_FXSR) || |
0fd14b72 | 7021 | (s->flags & HF_EM_MASK)) |
14ce26e7 | 7022 | goto illegal_op; |
0fd14b72 FB |
7023 | if (s->flags & HF_TS_MASK) { |
7024 | gen_exception(s, EXCP07_PREX, pc_start - s->cs_base); | |
7025 | break; | |
7026 | } | |
664e0f19 | 7027 | gen_lea_modrm(s, modrm, ®_addr, &offset_addr); |
19e6c4b8 FB |
7028 | if (s->cc_op != CC_OP_DYNAMIC) |
7029 | gen_op_set_cc_op(s->cc_op); | |
7030 | gen_jmp_im(pc_start - s->cs_base); | |
7031 | tcg_gen_helper_0_2(helper_fxrstor, | |
7032 | cpu_A0, tcg_const_i32((s->dflag == 2))); | |
664e0f19 FB |
7033 | break; |
7034 | case 2: /* ldmxcsr */ | |
7035 | case 3: /* stmxcsr */ | |
7036 | if (s->flags & HF_TS_MASK) { | |
7037 | gen_exception(s, EXCP07_PREX, pc_start - s->cs_base); | |
7038 | break; | |
14ce26e7 | 7039 | } |
664e0f19 FB |
7040 | if ((s->flags & HF_EM_MASK) || !(s->flags & HF_OSFXSR_MASK) || |
7041 | mod == 3) | |
14ce26e7 | 7042 | goto illegal_op; |
664e0f19 FB |
7043 | gen_lea_modrm(s, modrm, ®_addr, &offset_addr); |
7044 | if (op == 2) { | |
57fec1fe | 7045 | gen_op_ld_T0_A0(OT_LONG + s->mem_index); |
651ba608 | 7046 | tcg_gen_st32_tl(cpu_T[0], cpu_env, offsetof(CPUX86State, mxcsr)); |
14ce26e7 | 7047 | } else { |
651ba608 | 7048 | tcg_gen_ld32u_tl(cpu_T[0], cpu_env, offsetof(CPUX86State, mxcsr)); |
57fec1fe | 7049 | gen_op_st_T0_A0(OT_LONG + s->mem_index); |
14ce26e7 | 7050 | } |
664e0f19 FB |
7051 | break; |
7052 | case 5: /* lfence */ | |
7053 | case 6: /* mfence */ | |
664e0f19 FB |
7054 | if ((modrm & 0xc7) != 0xc0 || !(s->cpuid_features & CPUID_SSE)) |
7055 | goto illegal_op; | |
7056 | break; | |
8f091a59 FB |
7057 | case 7: /* sfence / clflush */ |
7058 | if ((modrm & 0xc7) == 0xc0) { | |
7059 | /* sfence */ | |
a35f3ec7 | 7060 | /* XXX: also check for cpuid_ext2_features & CPUID_EXT2_EMMX */ |
8f091a59 FB |
7061 | if (!(s->cpuid_features & CPUID_SSE)) |
7062 | goto illegal_op; | |
7063 | } else { | |
7064 | /* clflush */ | |
7065 | if (!(s->cpuid_features & CPUID_CLFLUSH)) | |
7066 | goto illegal_op; | |
7067 | gen_lea_modrm(s, modrm, ®_addr, &offset_addr); | |
7068 | } | |
7069 | break; | |
664e0f19 | 7070 | default: |
14ce26e7 FB |
7071 | goto illegal_op; |
7072 | } | |
7073 | break; | |
a35f3ec7 | 7074 | case 0x10d: /* 3DNow! prefetch(w) */ |
8f091a59 | 7075 | modrm = ldub_code(s->pc++); |
a35f3ec7 AJ |
7076 | mod = (modrm >> 6) & 3; |
7077 | if (mod == 3) | |
7078 | goto illegal_op; | |
8f091a59 FB |
7079 | gen_lea_modrm(s, modrm, ®_addr, &offset_addr); |
7080 | /* ignore for now */ | |
7081 | break; | |
3b21e03e | 7082 | case 0x1aa: /* rsm */ |
872929aa | 7083 | gen_svm_check_intercept(s, pc_start, SVM_EXIT_RSM); |
3b21e03e FB |
7084 | if (!(s->flags & HF_SMM_MASK)) |
7085 | goto illegal_op; | |
7086 | if (s->cc_op != CC_OP_DYNAMIC) { | |
7087 | gen_op_set_cc_op(s->cc_op); | |
7088 | s->cc_op = CC_OP_DYNAMIC; | |
7089 | } | |
7090 | gen_jmp_im(s->pc - s->cs_base); | |
b5b38f61 | 7091 | tcg_gen_helper_0_0(helper_rsm); |
3b21e03e FB |
7092 | gen_eob(s); |
7093 | break; | |
a35f3ec7 AJ |
7094 | case 0x10e ... 0x10f: |
7095 | /* 3DNow! instructions, ignore prefixes */ | |
7096 | s->prefix &= ~(PREFIX_REPZ | PREFIX_REPNZ | PREFIX_DATA); | |
664e0f19 FB |
7097 | case 0x110 ... 0x117: |
7098 | case 0x128 ... 0x12f: | |
7099 | case 0x150 ... 0x177: | |
7100 | case 0x17c ... 0x17f: | |
7101 | case 0x1c2: | |
7102 | case 0x1c4 ... 0x1c6: | |
7103 | case 0x1d0 ... 0x1fe: | |
7104 | gen_sse(s, b, pc_start, rex_r); | |
7105 | break; | |
2c0262af FB |
7106 | default: |
7107 | goto illegal_op; | |
7108 | } | |
7109 | /* lock generation */ | |
7110 | if (s->prefix & PREFIX_LOCK) | |
b8b6a50b | 7111 | tcg_gen_helper_0_0(helper_unlock); |
2c0262af FB |
7112 | return s->pc; |
7113 | illegal_op: | |
ab1f142b | 7114 | if (s->prefix & PREFIX_LOCK) |
b8b6a50b | 7115 | tcg_gen_helper_0_0(helper_unlock); |
2c0262af FB |
7116 | /* XXX: ensure that no lock was generated */ |
7117 | gen_exception(s, EXCP06_ILLOP, pc_start - s->cs_base); | |
7118 | return s->pc; | |
7119 | } | |
7120 | ||
2c0262af FB |
7121 | void optimize_flags_init(void) |
7122 | { | |
b6abf97d FB |
7123 | #if TCG_TARGET_REG_BITS == 32 |
7124 | assert(sizeof(CCTable) == (1 << 3)); | |
7125 | #else | |
7126 | assert(sizeof(CCTable) == (1 << 4)); | |
7127 | #endif | |
57fec1fe | 7128 | cpu_env = tcg_global_reg_new(TCG_TYPE_PTR, TCG_AREG0, "env"); |
b6abf97d FB |
7129 | cpu_cc_op = tcg_global_mem_new(TCG_TYPE_I32, |
7130 | TCG_AREG0, offsetof(CPUState, cc_op), "cc_op"); | |
7131 | cpu_cc_src = tcg_global_mem_new(TCG_TYPE_TL, | |
7132 | TCG_AREG0, offsetof(CPUState, cc_src), "cc_src"); | |
7133 | cpu_cc_dst = tcg_global_mem_new(TCG_TYPE_TL, | |
7134 | TCG_AREG0, offsetof(CPUState, cc_dst), "cc_dst"); | |
1e4840bf FB |
7135 | cpu_cc_tmp = tcg_global_mem_new(TCG_TYPE_TL, |
7136 | TCG_AREG0, offsetof(CPUState, cc_tmp), "cc_tmp"); | |
437a88a5 FB |
7137 | |
7138 | /* register helpers */ | |
7139 | ||
7140 | #define DEF_HELPER(ret, name, params) tcg_register_helper(name, #name); | |
7141 | #include "helper.h" | |
2c0262af FB |
7142 | } |
7143 | ||
7144 | /* generate intermediate code in gen_opc_buf and gen_opparam_buf for | |
7145 | basic block 'tb'. If search_pc is TRUE, also generate PC | |
7146 | information for each intermediate instruction. */ | |
7147 | static inline int gen_intermediate_code_internal(CPUState *env, | |
5fafdf24 | 7148 | TranslationBlock *tb, |
2c0262af FB |
7149 | int search_pc) |
7150 | { | |
7151 | DisasContext dc1, *dc = &dc1; | |
14ce26e7 | 7152 | target_ulong pc_ptr; |
2c0262af | 7153 | uint16_t *gen_opc_end; |
c068688b JM |
7154 | int j, lj, cflags; |
7155 | uint64_t flags; | |
14ce26e7 FB |
7156 | target_ulong pc_start; |
7157 | target_ulong cs_base; | |
2e70f6ef PB |
7158 | int num_insns; |
7159 | int max_insns; | |
3b46e624 | 7160 | |
2c0262af | 7161 | /* generate intermediate code */ |
14ce26e7 FB |
7162 | pc_start = tb->pc; |
7163 | cs_base = tb->cs_base; | |
2c0262af | 7164 | flags = tb->flags; |
d720b93d | 7165 | cflags = tb->cflags; |
3a1d9b8b | 7166 | |
4f31916f | 7167 | dc->pe = (flags >> HF_PE_SHIFT) & 1; |
2c0262af FB |
7168 | dc->code32 = (flags >> HF_CS32_SHIFT) & 1; |
7169 | dc->ss32 = (flags >> HF_SS32_SHIFT) & 1; | |
7170 | dc->addseg = (flags >> HF_ADDSEG_SHIFT) & 1; | |
7171 | dc->f_st = 0; | |
7172 | dc->vm86 = (flags >> VM_SHIFT) & 1; | |
7173 | dc->cpl = (flags >> HF_CPL_SHIFT) & 3; | |
7174 | dc->iopl = (flags >> IOPL_SHIFT) & 3; | |
7175 | dc->tf = (flags >> TF_SHIFT) & 1; | |
34865134 | 7176 | dc->singlestep_enabled = env->singlestep_enabled; |
2c0262af FB |
7177 | dc->cc_op = CC_OP_DYNAMIC; |
7178 | dc->cs_base = cs_base; | |
7179 | dc->tb = tb; | |
7180 | dc->popl_esp_hack = 0; | |
7181 | /* select memory access functions */ | |
7182 | dc->mem_index = 0; | |
7183 | if (flags & HF_SOFTMMU_MASK) { | |
7184 | if (dc->cpl == 3) | |
14ce26e7 | 7185 | dc->mem_index = 2 * 4; |
2c0262af | 7186 | else |
14ce26e7 | 7187 | dc->mem_index = 1 * 4; |
2c0262af | 7188 | } |
14ce26e7 | 7189 | dc->cpuid_features = env->cpuid_features; |
3d7374c5 | 7190 | dc->cpuid_ext_features = env->cpuid_ext_features; |
e771edab | 7191 | dc->cpuid_ext2_features = env->cpuid_ext2_features; |
12e26b75 | 7192 | dc->cpuid_ext3_features = env->cpuid_ext3_features; |
14ce26e7 FB |
7193 | #ifdef TARGET_X86_64 |
7194 | dc->lma = (flags >> HF_LMA_SHIFT) & 1; | |
7195 | dc->code64 = (flags >> HF_CS64_SHIFT) & 1; | |
7196 | #endif | |
7eee2a50 | 7197 | dc->flags = flags; |
a2cc3b24 FB |
7198 | dc->jmp_opt = !(dc->tf || env->singlestep_enabled || |
7199 | (flags & HF_INHIBIT_IRQ_MASK) | |
415fa2ea | 7200 | #ifndef CONFIG_SOFTMMU |
2c0262af FB |
7201 | || (flags & HF_SOFTMMU_MASK) |
7202 | #endif | |
7203 | ); | |
4f31916f FB |
7204 | #if 0 |
7205 | /* check addseg logic */ | |
dc196a57 | 7206 | if (!dc->addseg && (dc->vm86 || !dc->pe || !dc->code32)) |
4f31916f FB |
7207 | printf("ERROR addseg\n"); |
7208 | #endif | |
7209 | ||
1e4840bf FB |
7210 | cpu_T[0] = tcg_temp_new(TCG_TYPE_TL); |
7211 | cpu_T[1] = tcg_temp_new(TCG_TYPE_TL); | |
7212 | cpu_A0 = tcg_temp_new(TCG_TYPE_TL); | |
7213 | cpu_T3 = tcg_temp_new(TCG_TYPE_TL); | |
7214 | ||
57fec1fe | 7215 | cpu_tmp0 = tcg_temp_new(TCG_TYPE_TL); |
b6abf97d | 7216 | cpu_tmp1_i64 = tcg_temp_new(TCG_TYPE_I64); |
b6abf97d FB |
7217 | cpu_tmp2_i32 = tcg_temp_new(TCG_TYPE_I32); |
7218 | cpu_tmp3_i32 = tcg_temp_new(TCG_TYPE_I32); | |
7219 | cpu_tmp4 = tcg_temp_new(TCG_TYPE_TL); | |
7220 | cpu_tmp5 = tcg_temp_new(TCG_TYPE_TL); | |
7221 | cpu_tmp6 = tcg_temp_new(TCG_TYPE_TL); | |
5af45186 FB |
7222 | cpu_ptr0 = tcg_temp_new(TCG_TYPE_PTR); |
7223 | cpu_ptr1 = tcg_temp_new(TCG_TYPE_PTR); | |
57fec1fe | 7224 | |
2c0262af | 7225 | gen_opc_end = gen_opc_buf + OPC_MAX_SIZE; |
2c0262af FB |
7226 | |
7227 | dc->is_jmp = DISAS_NEXT; | |
7228 | pc_ptr = pc_start; | |
7229 | lj = -1; | |
2e70f6ef PB |
7230 | num_insns = 0; |
7231 | max_insns = tb->cflags & CF_COUNT_MASK; | |
7232 | if (max_insns == 0) | |
7233 | max_insns = CF_COUNT_MASK; | |
2c0262af | 7234 | |
2e70f6ef | 7235 | gen_icount_start(); |
2c0262af FB |
7236 | for(;;) { |
7237 | if (env->nb_breakpoints > 0) { | |
7238 | for(j = 0; j < env->nb_breakpoints; j++) { | |
14ce26e7 | 7239 | if (env->breakpoints[j] == pc_ptr) { |
2c0262af FB |
7240 | gen_debug(dc, pc_ptr - dc->cs_base); |
7241 | break; | |
7242 | } | |
7243 | } | |
7244 | } | |
7245 | if (search_pc) { | |
7246 | j = gen_opc_ptr - gen_opc_buf; | |
7247 | if (lj < j) { | |
7248 | lj++; | |
7249 | while (lj < j) | |
7250 | gen_opc_instr_start[lj++] = 0; | |
7251 | } | |
14ce26e7 | 7252 | gen_opc_pc[lj] = pc_ptr; |
2c0262af FB |
7253 | gen_opc_cc_op[lj] = dc->cc_op; |
7254 | gen_opc_instr_start[lj] = 1; | |
2e70f6ef | 7255 | gen_opc_icount[lj] = num_insns; |
2c0262af | 7256 | } |
2e70f6ef PB |
7257 | if (num_insns + 1 == max_insns && (tb->cflags & CF_LAST_IO)) |
7258 | gen_io_start(); | |
7259 | ||
2c0262af | 7260 | pc_ptr = disas_insn(dc, pc_ptr); |
2e70f6ef | 7261 | num_insns++; |
2c0262af FB |
7262 | /* stop translation if indicated */ |
7263 | if (dc->is_jmp) | |
7264 | break; | |
7265 | /* if single step mode, we generate only one instruction and | |
7266 | generate an exception */ | |
a2cc3b24 FB |
7267 | /* if irq were inhibited with HF_INHIBIT_IRQ_MASK, we clear |
7268 | the flag and abort the translation to give the irqs a | |
7269 | change to be happen */ | |
5fafdf24 | 7270 | if (dc->tf || dc->singlestep_enabled || |
2e70f6ef | 7271 | (flags & HF_INHIBIT_IRQ_MASK)) { |
14ce26e7 | 7272 | gen_jmp_im(pc_ptr - dc->cs_base); |
2c0262af FB |
7273 | gen_eob(dc); |
7274 | break; | |
7275 | } | |
7276 | /* if too long translation, stop generation too */ | |
7277 | if (gen_opc_ptr >= gen_opc_end || | |
2e70f6ef PB |
7278 | (pc_ptr - pc_start) >= (TARGET_PAGE_SIZE - 32) || |
7279 | num_insns >= max_insns) { | |
14ce26e7 | 7280 | gen_jmp_im(pc_ptr - dc->cs_base); |
2c0262af FB |
7281 | gen_eob(dc); |
7282 | break; | |
7283 | } | |
7284 | } | |
2e70f6ef PB |
7285 | if (tb->cflags & CF_LAST_IO) |
7286 | gen_io_end(); | |
7287 | gen_icount_end(tb, num_insns); | |
2c0262af FB |
7288 | *gen_opc_ptr = INDEX_op_end; |
7289 | /* we don't forget to fill the last values */ | |
7290 | if (search_pc) { | |
7291 | j = gen_opc_ptr - gen_opc_buf; | |
7292 | lj++; | |
7293 | while (lj <= j) | |
7294 | gen_opc_instr_start[lj++] = 0; | |
7295 | } | |
3b46e624 | 7296 | |
2c0262af | 7297 | #ifdef DEBUG_DISAS |
658c8bda | 7298 | if (loglevel & CPU_LOG_TB_CPU) { |
7fe48483 | 7299 | cpu_dump_state(env, logfile, fprintf, X86_DUMP_CCOP); |
658c8bda | 7300 | } |
e19e89a5 | 7301 | if (loglevel & CPU_LOG_TB_IN_ASM) { |
14ce26e7 | 7302 | int disas_flags; |
2c0262af FB |
7303 | fprintf(logfile, "----------------\n"); |
7304 | fprintf(logfile, "IN: %s\n", lookup_symbol(pc_start)); | |
14ce26e7 FB |
7305 | #ifdef TARGET_X86_64 |
7306 | if (dc->code64) | |
7307 | disas_flags = 2; | |
7308 | else | |
7309 | #endif | |
7310 | disas_flags = !dc->code32; | |
7311 | target_disas(logfile, pc_start, pc_ptr - pc_start, disas_flags); | |
2c0262af | 7312 | fprintf(logfile, "\n"); |
2c0262af FB |
7313 | } |
7314 | #endif | |
7315 | ||
2e70f6ef | 7316 | if (!search_pc) { |
2c0262af | 7317 | tb->size = pc_ptr - pc_start; |
2e70f6ef PB |
7318 | tb->icount = num_insns; |
7319 | } | |
2c0262af FB |
7320 | return 0; |
7321 | } | |
7322 | ||
7323 | int gen_intermediate_code(CPUState *env, TranslationBlock *tb) | |
7324 | { | |
7325 | return gen_intermediate_code_internal(env, tb, 0); | |
7326 | } | |
7327 | ||
7328 | int gen_intermediate_code_pc(CPUState *env, TranslationBlock *tb) | |
7329 | { | |
7330 | return gen_intermediate_code_internal(env, tb, 1); | |
7331 | } | |
7332 | ||
d2856f1a AJ |
7333 | void gen_pc_load(CPUState *env, TranslationBlock *tb, |
7334 | unsigned long searched_pc, int pc_pos, void *puc) | |
7335 | { | |
7336 | int cc_op; | |
7337 | #ifdef DEBUG_DISAS | |
7338 | if (loglevel & CPU_LOG_TB_OP) { | |
7339 | int i; | |
7340 | fprintf(logfile, "RESTORE:\n"); | |
7341 | for(i = 0;i <= pc_pos; i++) { | |
7342 | if (gen_opc_instr_start[i]) { | |
7343 | fprintf(logfile, "0x%04x: " TARGET_FMT_lx "\n", i, gen_opc_pc[i]); | |
7344 | } | |
7345 | } | |
7346 | fprintf(logfile, "spc=0x%08lx pc_pos=0x%x eip=" TARGET_FMT_lx " cs_base=%x\n", | |
7347 | searched_pc, pc_pos, gen_opc_pc[pc_pos] - tb->cs_base, | |
7348 | (uint32_t)tb->cs_base); | |
7349 | } | |
7350 | #endif | |
7351 | env->eip = gen_opc_pc[pc_pos] - tb->cs_base; | |
7352 | cc_op = gen_opc_cc_op[pc_pos]; | |
7353 | if (cc_op != CC_OP_DYNAMIC) | |
7354 | env->cc_op = cc_op; | |
7355 | } |