]>
Commit | Line | Data |
---|---|---|
24859b68 AZ |
1 | /* |
2 | * Marvell MV88W8618 / Freecom MusicPal emulation. | |
3 | * | |
4 | * Copyright (c) 2008 Jan Kiszka | |
5 | * | |
8e31bf38 | 6 | * This code is licensed under the GNU GPL v2. |
6b620ca3 PB |
7 | * |
8 | * Contributions after 2012-01-13 are licensed under the terms of the | |
9 | * GNU GPL, version 2 or (at your option) any later version. | |
24859b68 AZ |
10 | */ |
11 | ||
12b16722 | 12 | #include "qemu/osdep.h" |
da34e65c | 13 | #include "qapi/error.h" |
4771d756 PB |
14 | #include "qemu-common.h" |
15 | #include "cpu.h" | |
83c9f4ca | 16 | #include "hw/sysbus.h" |
bd2be150 PM |
17 | #include "hw/arm/arm.h" |
18 | #include "hw/devices.h" | |
1422e32d | 19 | #include "net/net.h" |
9c17d615 | 20 | #include "sysemu/sysemu.h" |
83c9f4ca | 21 | #include "hw/boards.h" |
0d09e41a | 22 | #include "hw/char/serial.h" |
1de7afc9 | 23 | #include "qemu/timer.h" |
83c9f4ca | 24 | #include "hw/ptimer.h" |
0d09e41a | 25 | #include "hw/block/flash.h" |
28ecbaee | 26 | #include "ui/console.h" |
0d09e41a | 27 | #include "hw/i2c/i2c.h" |
7ab14c5a | 28 | #include "hw/audio/wm8750.h" |
fa1d36df | 29 | #include "sysemu/block-backend.h" |
022c62cb | 30 | #include "exec/address-spaces.h" |
28ecbaee | 31 | #include "ui/pixel_ops.h" |
24859b68 | 32 | |
718ec0be | 33 | #define MP_MISC_BASE 0x80002000 |
34 | #define MP_MISC_SIZE 0x00001000 | |
35 | ||
24859b68 AZ |
36 | #define MP_ETH_BASE 0x80008000 |
37 | #define MP_ETH_SIZE 0x00001000 | |
38 | ||
718ec0be | 39 | #define MP_WLAN_BASE 0x8000C000 |
40 | #define MP_WLAN_SIZE 0x00000800 | |
41 | ||
24859b68 AZ |
42 | #define MP_UART1_BASE 0x8000C840 |
43 | #define MP_UART2_BASE 0x8000C940 | |
44 | ||
718ec0be | 45 | #define MP_GPIO_BASE 0x8000D000 |
46 | #define MP_GPIO_SIZE 0x00001000 | |
47 | ||
24859b68 AZ |
48 | #define MP_FLASHCFG_BASE 0x90006000 |
49 | #define MP_FLASHCFG_SIZE 0x00001000 | |
50 | ||
51 | #define MP_AUDIO_BASE 0x90007000 | |
24859b68 AZ |
52 | |
53 | #define MP_PIC_BASE 0x90008000 | |
54 | #define MP_PIC_SIZE 0x00001000 | |
55 | ||
56 | #define MP_PIT_BASE 0x90009000 | |
57 | #define MP_PIT_SIZE 0x00001000 | |
58 | ||
59 | #define MP_LCD_BASE 0x9000c000 | |
60 | #define MP_LCD_SIZE 0x00001000 | |
61 | ||
62 | #define MP_SRAM_BASE 0xC0000000 | |
63 | #define MP_SRAM_SIZE 0x00020000 | |
64 | ||
65 | #define MP_RAM_DEFAULT_SIZE 32*1024*1024 | |
66 | #define MP_FLASH_SIZE_MAX 32*1024*1024 | |
67 | ||
68 | #define MP_TIMER1_IRQ 4 | |
b47b50fa PB |
69 | #define MP_TIMER2_IRQ 5 |
70 | #define MP_TIMER3_IRQ 6 | |
24859b68 AZ |
71 | #define MP_TIMER4_IRQ 7 |
72 | #define MP_EHCI_IRQ 8 | |
73 | #define MP_ETH_IRQ 9 | |
74 | #define MP_UART1_IRQ 11 | |
75 | #define MP_UART2_IRQ 11 | |
76 | #define MP_GPIO_IRQ 12 | |
77 | #define MP_RTC_IRQ 28 | |
78 | #define MP_AUDIO_IRQ 30 | |
79 | ||
24859b68 | 80 | /* Wolfson 8750 I2C address */ |
64258229 | 81 | #define MP_WM_ADDR 0x1A |
24859b68 | 82 | |
24859b68 AZ |
83 | /* Ethernet register offsets */ |
84 | #define MP_ETH_SMIR 0x010 | |
85 | #define MP_ETH_PCXR 0x408 | |
86 | #define MP_ETH_SDCMR 0x448 | |
87 | #define MP_ETH_ICR 0x450 | |
88 | #define MP_ETH_IMR 0x458 | |
89 | #define MP_ETH_FRDP0 0x480 | |
90 | #define MP_ETH_FRDP1 0x484 | |
91 | #define MP_ETH_FRDP2 0x488 | |
92 | #define MP_ETH_FRDP3 0x48C | |
93 | #define MP_ETH_CRDP0 0x4A0 | |
94 | #define MP_ETH_CRDP1 0x4A4 | |
95 | #define MP_ETH_CRDP2 0x4A8 | |
96 | #define MP_ETH_CRDP3 0x4AC | |
97 | #define MP_ETH_CTDP0 0x4E0 | |
98 | #define MP_ETH_CTDP1 0x4E4 | |
24859b68 AZ |
99 | |
100 | /* MII PHY access */ | |
101 | #define MP_ETH_SMIR_DATA 0x0000FFFF | |
102 | #define MP_ETH_SMIR_ADDR 0x03FF0000 | |
103 | #define MP_ETH_SMIR_OPCODE (1 << 26) /* Read value */ | |
104 | #define MP_ETH_SMIR_RDVALID (1 << 27) | |
105 | ||
106 | /* PHY registers */ | |
107 | #define MP_ETH_PHY1_BMSR 0x00210000 | |
108 | #define MP_ETH_PHY1_PHYSID1 0x00410000 | |
109 | #define MP_ETH_PHY1_PHYSID2 0x00610000 | |
110 | ||
111 | #define MP_PHY_BMSR_LINK 0x0004 | |
112 | #define MP_PHY_BMSR_AUTONEG 0x0008 | |
113 | ||
114 | #define MP_PHY_88E3015 0x01410E20 | |
115 | ||
116 | /* TX descriptor status */ | |
2b194951 | 117 | #define MP_ETH_TX_OWN (1U << 31) |
24859b68 AZ |
118 | |
119 | /* RX descriptor status */ | |
2b194951 | 120 | #define MP_ETH_RX_OWN (1U << 31) |
24859b68 AZ |
121 | |
122 | /* Interrupt cause/mask bits */ | |
123 | #define MP_ETH_IRQ_RX_BIT 0 | |
124 | #define MP_ETH_IRQ_RX (1 << MP_ETH_IRQ_RX_BIT) | |
125 | #define MP_ETH_IRQ_TXHI_BIT 2 | |
126 | #define MP_ETH_IRQ_TXLO_BIT 3 | |
127 | ||
128 | /* Port config bits */ | |
129 | #define MP_ETH_PCXR_2BSM_BIT 28 /* 2-byte incoming suffix */ | |
130 | ||
131 | /* SDMA command bits */ | |
132 | #define MP_ETH_CMD_TXHI (1 << 23) | |
133 | #define MP_ETH_CMD_TXLO (1 << 22) | |
134 | ||
135 | typedef struct mv88w8618_tx_desc { | |
136 | uint32_t cmdstat; | |
137 | uint16_t res; | |
138 | uint16_t bytes; | |
139 | uint32_t buffer; | |
140 | uint32_t next; | |
141 | } mv88w8618_tx_desc; | |
142 | ||
143 | typedef struct mv88w8618_rx_desc { | |
144 | uint32_t cmdstat; | |
145 | uint16_t bytes; | |
146 | uint16_t buffer_size; | |
147 | uint32_t buffer; | |
148 | uint32_t next; | |
149 | } mv88w8618_rx_desc; | |
150 | ||
a77d90e6 AF |
151 | #define TYPE_MV88W8618_ETH "mv88w8618_eth" |
152 | #define MV88W8618_ETH(obj) \ | |
153 | OBJECT_CHECK(mv88w8618_eth_state, (obj), TYPE_MV88W8618_ETH) | |
154 | ||
24859b68 | 155 | typedef struct mv88w8618_eth_state { |
a77d90e6 AF |
156 | /*< private >*/ |
157 | SysBusDevice parent_obj; | |
158 | /*< public >*/ | |
159 | ||
19b4a424 | 160 | MemoryRegion iomem; |
24859b68 AZ |
161 | qemu_irq irq; |
162 | uint32_t smir; | |
163 | uint32_t icr; | |
164 | uint32_t imr; | |
b946a153 | 165 | int mmio_index; |
d5b61ddd | 166 | uint32_t vlan_header; |
930c8682 PB |
167 | uint32_t tx_queue[2]; |
168 | uint32_t rx_queue[4]; | |
169 | uint32_t frx_queue[4]; | |
170 | uint32_t cur_rx[4]; | |
3a94dd18 | 171 | NICState *nic; |
4c91cd28 | 172 | NICConf conf; |
24859b68 AZ |
173 | } mv88w8618_eth_state; |
174 | ||
930c8682 PB |
175 | static void eth_rx_desc_put(uint32_t addr, mv88w8618_rx_desc *desc) |
176 | { | |
177 | cpu_to_le32s(&desc->cmdstat); | |
178 | cpu_to_le16s(&desc->bytes); | |
179 | cpu_to_le16s(&desc->buffer_size); | |
180 | cpu_to_le32s(&desc->buffer); | |
181 | cpu_to_le32s(&desc->next); | |
e1fe50dc | 182 | cpu_physical_memory_write(addr, desc, sizeof(*desc)); |
930c8682 PB |
183 | } |
184 | ||
185 | static void eth_rx_desc_get(uint32_t addr, mv88w8618_rx_desc *desc) | |
186 | { | |
e1fe50dc | 187 | cpu_physical_memory_read(addr, desc, sizeof(*desc)); |
930c8682 PB |
188 | le32_to_cpus(&desc->cmdstat); |
189 | le16_to_cpus(&desc->bytes); | |
190 | le16_to_cpus(&desc->buffer_size); | |
191 | le32_to_cpus(&desc->buffer); | |
192 | le32_to_cpus(&desc->next); | |
193 | } | |
194 | ||
4e68f7a0 | 195 | static ssize_t eth_receive(NetClientState *nc, const uint8_t *buf, size_t size) |
24859b68 | 196 | { |
cc1f0f45 | 197 | mv88w8618_eth_state *s = qemu_get_nic_opaque(nc); |
930c8682 PB |
198 | uint32_t desc_addr; |
199 | mv88w8618_rx_desc desc; | |
24859b68 AZ |
200 | int i; |
201 | ||
202 | for (i = 0; i < 4; i++) { | |
930c8682 | 203 | desc_addr = s->cur_rx[i]; |
49fedd0d | 204 | if (!desc_addr) { |
24859b68 | 205 | continue; |
49fedd0d | 206 | } |
24859b68 | 207 | do { |
930c8682 PB |
208 | eth_rx_desc_get(desc_addr, &desc); |
209 | if ((desc.cmdstat & MP_ETH_RX_OWN) && desc.buffer_size >= size) { | |
210 | cpu_physical_memory_write(desc.buffer + s->vlan_header, | |
211 | buf, size); | |
212 | desc.bytes = size + s->vlan_header; | |
213 | desc.cmdstat &= ~MP_ETH_RX_OWN; | |
214 | s->cur_rx[i] = desc.next; | |
24859b68 AZ |
215 | |
216 | s->icr |= MP_ETH_IRQ_RX; | |
49fedd0d | 217 | if (s->icr & s->imr) { |
24859b68 | 218 | qemu_irq_raise(s->irq); |
49fedd0d | 219 | } |
930c8682 | 220 | eth_rx_desc_put(desc_addr, &desc); |
4f1c942b | 221 | return size; |
24859b68 | 222 | } |
930c8682 PB |
223 | desc_addr = desc.next; |
224 | } while (desc_addr != s->rx_queue[i]); | |
24859b68 | 225 | } |
4f1c942b | 226 | return size; |
24859b68 AZ |
227 | } |
228 | ||
930c8682 PB |
229 | static void eth_tx_desc_put(uint32_t addr, mv88w8618_tx_desc *desc) |
230 | { | |
231 | cpu_to_le32s(&desc->cmdstat); | |
232 | cpu_to_le16s(&desc->res); | |
233 | cpu_to_le16s(&desc->bytes); | |
234 | cpu_to_le32s(&desc->buffer); | |
235 | cpu_to_le32s(&desc->next); | |
e1fe50dc | 236 | cpu_physical_memory_write(addr, desc, sizeof(*desc)); |
930c8682 PB |
237 | } |
238 | ||
239 | static void eth_tx_desc_get(uint32_t addr, mv88w8618_tx_desc *desc) | |
240 | { | |
e1fe50dc | 241 | cpu_physical_memory_read(addr, desc, sizeof(*desc)); |
930c8682 PB |
242 | le32_to_cpus(&desc->cmdstat); |
243 | le16_to_cpus(&desc->res); | |
244 | le16_to_cpus(&desc->bytes); | |
245 | le32_to_cpus(&desc->buffer); | |
246 | le32_to_cpus(&desc->next); | |
247 | } | |
248 | ||
24859b68 AZ |
249 | static void eth_send(mv88w8618_eth_state *s, int queue_index) |
250 | { | |
930c8682 PB |
251 | uint32_t desc_addr = s->tx_queue[queue_index]; |
252 | mv88w8618_tx_desc desc; | |
07b064e9 | 253 | uint32_t next_desc; |
930c8682 PB |
254 | uint8_t buf[2048]; |
255 | int len; | |
256 | ||
24859b68 | 257 | do { |
930c8682 | 258 | eth_tx_desc_get(desc_addr, &desc); |
07b064e9 | 259 | next_desc = desc.next; |
930c8682 PB |
260 | if (desc.cmdstat & MP_ETH_TX_OWN) { |
261 | len = desc.bytes; | |
262 | if (len < 2048) { | |
263 | cpu_physical_memory_read(desc.buffer, buf, len); | |
b356f76d | 264 | qemu_send_packet(qemu_get_queue(s->nic), buf, len); |
930c8682 PB |
265 | } |
266 | desc.cmdstat &= ~MP_ETH_TX_OWN; | |
24859b68 | 267 | s->icr |= 1 << (MP_ETH_IRQ_TXLO_BIT - queue_index); |
930c8682 | 268 | eth_tx_desc_put(desc_addr, &desc); |
24859b68 | 269 | } |
07b064e9 | 270 | desc_addr = next_desc; |
930c8682 | 271 | } while (desc_addr != s->tx_queue[queue_index]); |
24859b68 AZ |
272 | } |
273 | ||
a8170e5e | 274 | static uint64_t mv88w8618_eth_read(void *opaque, hwaddr offset, |
19b4a424 | 275 | unsigned size) |
24859b68 AZ |
276 | { |
277 | mv88w8618_eth_state *s = opaque; | |
278 | ||
24859b68 AZ |
279 | switch (offset) { |
280 | case MP_ETH_SMIR: | |
281 | if (s->smir & MP_ETH_SMIR_OPCODE) { | |
282 | switch (s->smir & MP_ETH_SMIR_ADDR) { | |
283 | case MP_ETH_PHY1_BMSR: | |
284 | return MP_PHY_BMSR_LINK | MP_PHY_BMSR_AUTONEG | | |
285 | MP_ETH_SMIR_RDVALID; | |
286 | case MP_ETH_PHY1_PHYSID1: | |
287 | return (MP_PHY_88E3015 >> 16) | MP_ETH_SMIR_RDVALID; | |
288 | case MP_ETH_PHY1_PHYSID2: | |
289 | return (MP_PHY_88E3015 & 0xFFFF) | MP_ETH_SMIR_RDVALID; | |
290 | default: | |
291 | return MP_ETH_SMIR_RDVALID; | |
292 | } | |
293 | } | |
294 | return 0; | |
295 | ||
296 | case MP_ETH_ICR: | |
297 | return s->icr; | |
298 | ||
299 | case MP_ETH_IMR: | |
300 | return s->imr; | |
301 | ||
302 | case MP_ETH_FRDP0 ... MP_ETH_FRDP3: | |
930c8682 | 303 | return s->frx_queue[(offset - MP_ETH_FRDP0)/4]; |
24859b68 AZ |
304 | |
305 | case MP_ETH_CRDP0 ... MP_ETH_CRDP3: | |
930c8682 | 306 | return s->rx_queue[(offset - MP_ETH_CRDP0)/4]; |
24859b68 | 307 | |
cf143ad3 | 308 | case MP_ETH_CTDP0 ... MP_ETH_CTDP1: |
930c8682 | 309 | return s->tx_queue[(offset - MP_ETH_CTDP0)/4]; |
24859b68 AZ |
310 | |
311 | default: | |
312 | return 0; | |
313 | } | |
314 | } | |
315 | ||
a8170e5e | 316 | static void mv88w8618_eth_write(void *opaque, hwaddr offset, |
19b4a424 | 317 | uint64_t value, unsigned size) |
24859b68 AZ |
318 | { |
319 | mv88w8618_eth_state *s = opaque; | |
320 | ||
24859b68 AZ |
321 | switch (offset) { |
322 | case MP_ETH_SMIR: | |
323 | s->smir = value; | |
324 | break; | |
325 | ||
326 | case MP_ETH_PCXR: | |
327 | s->vlan_header = ((value >> MP_ETH_PCXR_2BSM_BIT) & 1) * 2; | |
328 | break; | |
329 | ||
330 | case MP_ETH_SDCMR: | |
49fedd0d | 331 | if (value & MP_ETH_CMD_TXHI) { |
24859b68 | 332 | eth_send(s, 1); |
49fedd0d JK |
333 | } |
334 | if (value & MP_ETH_CMD_TXLO) { | |
24859b68 | 335 | eth_send(s, 0); |
49fedd0d JK |
336 | } |
337 | if (value & (MP_ETH_CMD_TXHI | MP_ETH_CMD_TXLO) && s->icr & s->imr) { | |
24859b68 | 338 | qemu_irq_raise(s->irq); |
49fedd0d | 339 | } |
24859b68 AZ |
340 | break; |
341 | ||
342 | case MP_ETH_ICR: | |
343 | s->icr &= value; | |
344 | break; | |
345 | ||
346 | case MP_ETH_IMR: | |
347 | s->imr = value; | |
49fedd0d | 348 | if (s->icr & s->imr) { |
24859b68 | 349 | qemu_irq_raise(s->irq); |
49fedd0d | 350 | } |
24859b68 AZ |
351 | break; |
352 | ||
353 | case MP_ETH_FRDP0 ... MP_ETH_FRDP3: | |
930c8682 | 354 | s->frx_queue[(offset - MP_ETH_FRDP0)/4] = value; |
24859b68 AZ |
355 | break; |
356 | ||
357 | case MP_ETH_CRDP0 ... MP_ETH_CRDP3: | |
358 | s->rx_queue[(offset - MP_ETH_CRDP0)/4] = | |
930c8682 | 359 | s->cur_rx[(offset - MP_ETH_CRDP0)/4] = value; |
24859b68 AZ |
360 | break; |
361 | ||
cf143ad3 | 362 | case MP_ETH_CTDP0 ... MP_ETH_CTDP1: |
930c8682 | 363 | s->tx_queue[(offset - MP_ETH_CTDP0)/4] = value; |
24859b68 AZ |
364 | break; |
365 | } | |
366 | } | |
367 | ||
19b4a424 AK |
368 | static const MemoryRegionOps mv88w8618_eth_ops = { |
369 | .read = mv88w8618_eth_read, | |
370 | .write = mv88w8618_eth_write, | |
371 | .endianness = DEVICE_NATIVE_ENDIAN, | |
24859b68 AZ |
372 | }; |
373 | ||
4e68f7a0 | 374 | static void eth_cleanup(NetClientState *nc) |
b946a153 | 375 | { |
cc1f0f45 | 376 | mv88w8618_eth_state *s = qemu_get_nic_opaque(nc); |
b946a153 | 377 | |
3a94dd18 | 378 | s->nic = NULL; |
b946a153 AL |
379 | } |
380 | ||
3a94dd18 | 381 | static NetClientInfo net_mv88w8618_info = { |
f394b2e2 | 382 | .type = NET_CLIENT_DRIVER_NIC, |
3a94dd18 | 383 | .size = sizeof(NICState), |
3a94dd18 MM |
384 | .receive = eth_receive, |
385 | .cleanup = eth_cleanup, | |
386 | }; | |
387 | ||
ece71994 | 388 | static void mv88w8618_eth_init(Object *obj) |
24859b68 | 389 | { |
ece71994 | 390 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); |
a77d90e6 AF |
391 | DeviceState *dev = DEVICE(sbd); |
392 | mv88w8618_eth_state *s = MV88W8618_ETH(dev); | |
0ae18cee | 393 | |
a77d90e6 | 394 | sysbus_init_irq(sbd, &s->irq); |
ece71994 | 395 | memory_region_init_io(&s->iomem, obj, &mv88w8618_eth_ops, s, |
64bde0f3 | 396 | "mv88w8618-eth", MP_ETH_SIZE); |
a77d90e6 | 397 | sysbus_init_mmio(sbd, &s->iomem); |
ece71994 XZ |
398 | } |
399 | ||
400 | static void mv88w8618_eth_realize(DeviceState *dev, Error **errp) | |
401 | { | |
402 | mv88w8618_eth_state *s = MV88W8618_ETH(dev); | |
403 | ||
404 | s->nic = qemu_new_nic(&net_mv88w8618_info, &s->conf, | |
405 | object_get_typename(OBJECT(dev)), dev->id, s); | |
24859b68 AZ |
406 | } |
407 | ||
d5b61ddd JK |
408 | static const VMStateDescription mv88w8618_eth_vmsd = { |
409 | .name = "mv88w8618_eth", | |
410 | .version_id = 1, | |
411 | .minimum_version_id = 1, | |
d5b61ddd JK |
412 | .fields = (VMStateField[]) { |
413 | VMSTATE_UINT32(smir, mv88w8618_eth_state), | |
414 | VMSTATE_UINT32(icr, mv88w8618_eth_state), | |
415 | VMSTATE_UINT32(imr, mv88w8618_eth_state), | |
416 | VMSTATE_UINT32(vlan_header, mv88w8618_eth_state), | |
417 | VMSTATE_UINT32_ARRAY(tx_queue, mv88w8618_eth_state, 2), | |
418 | VMSTATE_UINT32_ARRAY(rx_queue, mv88w8618_eth_state, 4), | |
419 | VMSTATE_UINT32_ARRAY(frx_queue, mv88w8618_eth_state, 4), | |
420 | VMSTATE_UINT32_ARRAY(cur_rx, mv88w8618_eth_state, 4), | |
421 | VMSTATE_END_OF_LIST() | |
422 | } | |
423 | }; | |
424 | ||
999e12bb AL |
425 | static Property mv88w8618_eth_properties[] = { |
426 | DEFINE_NIC_PROPERTIES(mv88w8618_eth_state, conf), | |
427 | DEFINE_PROP_END_OF_LIST(), | |
428 | }; | |
429 | ||
430 | static void mv88w8618_eth_class_init(ObjectClass *klass, void *data) | |
431 | { | |
39bffca2 | 432 | DeviceClass *dc = DEVICE_CLASS(klass); |
999e12bb | 433 | |
39bffca2 AL |
434 | dc->vmsd = &mv88w8618_eth_vmsd; |
435 | dc->props = mv88w8618_eth_properties; | |
ece71994 | 436 | dc->realize = mv88w8618_eth_realize; |
999e12bb AL |
437 | } |
438 | ||
8c43a6f0 | 439 | static const TypeInfo mv88w8618_eth_info = { |
a77d90e6 | 440 | .name = TYPE_MV88W8618_ETH, |
39bffca2 AL |
441 | .parent = TYPE_SYS_BUS_DEVICE, |
442 | .instance_size = sizeof(mv88w8618_eth_state), | |
ece71994 | 443 | .instance_init = mv88w8618_eth_init, |
39bffca2 | 444 | .class_init = mv88w8618_eth_class_init, |
d5b61ddd JK |
445 | }; |
446 | ||
24859b68 AZ |
447 | /* LCD register offsets */ |
448 | #define MP_LCD_IRQCTRL 0x180 | |
449 | #define MP_LCD_IRQSTAT 0x184 | |
450 | #define MP_LCD_SPICTRL 0x1ac | |
451 | #define MP_LCD_INST 0x1bc | |
452 | #define MP_LCD_DATA 0x1c0 | |
453 | ||
454 | /* Mode magics */ | |
455 | #define MP_LCD_SPI_DATA 0x00100011 | |
456 | #define MP_LCD_SPI_CMD 0x00104011 | |
457 | #define MP_LCD_SPI_INVALID 0x00000000 | |
458 | ||
459 | /* Commmands */ | |
460 | #define MP_LCD_INST_SETPAGE0 0xB0 | |
461 | /* ... */ | |
462 | #define MP_LCD_INST_SETPAGE7 0xB7 | |
463 | ||
464 | #define MP_LCD_TEXTCOLOR 0xe0e0ff /* RRGGBB */ | |
465 | ||
2cca58fd AF |
466 | #define TYPE_MUSICPAL_LCD "musicpal_lcd" |
467 | #define MUSICPAL_LCD(obj) \ | |
468 | OBJECT_CHECK(musicpal_lcd_state, (obj), TYPE_MUSICPAL_LCD) | |
469 | ||
24859b68 | 470 | typedef struct musicpal_lcd_state { |
2cca58fd AF |
471 | /*< private >*/ |
472 | SysBusDevice parent_obj; | |
473 | /*< public >*/ | |
474 | ||
19b4a424 | 475 | MemoryRegion iomem; |
343ec8e4 | 476 | uint32_t brightness; |
24859b68 AZ |
477 | uint32_t mode; |
478 | uint32_t irqctrl; | |
d5b61ddd JK |
479 | uint32_t page; |
480 | uint32_t page_off; | |
c78f7137 | 481 | QemuConsole *con; |
24859b68 AZ |
482 | uint8_t video_ram[128*64/8]; |
483 | } musicpal_lcd_state; | |
484 | ||
343ec8e4 | 485 | static uint8_t scale_lcd_color(musicpal_lcd_state *s, uint8_t col) |
24859b68 | 486 | { |
343ec8e4 BC |
487 | switch (s->brightness) { |
488 | case 7: | |
489 | return col; | |
490 | case 0: | |
24859b68 | 491 | return 0; |
24859b68 | 492 | default: |
343ec8e4 | 493 | return (col * s->brightness) / 7; |
24859b68 AZ |
494 | } |
495 | } | |
496 | ||
0266f2c7 AZ |
497 | #define SET_LCD_PIXEL(depth, type) \ |
498 | static inline void glue(set_lcd_pixel, depth) \ | |
499 | (musicpal_lcd_state *s, int x, int y, type col) \ | |
500 | { \ | |
501 | int dx, dy; \ | |
c78f7137 GH |
502 | DisplaySurface *surface = qemu_console_surface(s->con); \ |
503 | type *pixel = &((type *) surface_data(surface))[(y * 128 * 3 + x) * 3]; \ | |
0266f2c7 AZ |
504 | \ |
505 | for (dy = 0; dy < 3; dy++, pixel += 127 * 3) \ | |
506 | for (dx = 0; dx < 3; dx++, pixel++) \ | |
507 | *pixel = col; \ | |
24859b68 | 508 | } |
0266f2c7 AZ |
509 | SET_LCD_PIXEL(8, uint8_t) |
510 | SET_LCD_PIXEL(16, uint16_t) | |
511 | SET_LCD_PIXEL(32, uint32_t) | |
512 | ||
24859b68 AZ |
513 | static void lcd_refresh(void *opaque) |
514 | { | |
515 | musicpal_lcd_state *s = opaque; | |
c78f7137 | 516 | DisplaySurface *surface = qemu_console_surface(s->con); |
0266f2c7 | 517 | int x, y, col; |
24859b68 | 518 | |
c78f7137 | 519 | switch (surface_bits_per_pixel(surface)) { |
0266f2c7 AZ |
520 | case 0: |
521 | return; | |
522 | #define LCD_REFRESH(depth, func) \ | |
523 | case depth: \ | |
343ec8e4 BC |
524 | col = func(scale_lcd_color(s, (MP_LCD_TEXTCOLOR >> 16) & 0xff), \ |
525 | scale_lcd_color(s, (MP_LCD_TEXTCOLOR >> 8) & 0xff), \ | |
526 | scale_lcd_color(s, MP_LCD_TEXTCOLOR & 0xff)); \ | |
49fedd0d JK |
527 | for (x = 0; x < 128; x++) { \ |
528 | for (y = 0; y < 64; y++) { \ | |
529 | if (s->video_ram[x + (y/8)*128] & (1 << (y % 8))) { \ | |
0266f2c7 | 530 | glue(set_lcd_pixel, depth)(s, x, y, col); \ |
49fedd0d | 531 | } else { \ |
0266f2c7 | 532 | glue(set_lcd_pixel, depth)(s, x, y, 0); \ |
49fedd0d JK |
533 | } \ |
534 | } \ | |
535 | } \ | |
0266f2c7 AZ |
536 | break; |
537 | LCD_REFRESH(8, rgb_to_pixel8) | |
538 | LCD_REFRESH(16, rgb_to_pixel16) | |
c78f7137 | 539 | LCD_REFRESH(32, (is_surface_bgr(surface) ? |
bf9b48af | 540 | rgb_to_pixel32bgr : rgb_to_pixel32)) |
0266f2c7 | 541 | default: |
2ac71179 | 542 | hw_error("unsupported colour depth %i\n", |
c78f7137 | 543 | surface_bits_per_pixel(surface)); |
0266f2c7 | 544 | } |
24859b68 | 545 | |
c78f7137 | 546 | dpy_gfx_update(s->con, 0, 0, 128*3, 64*3); |
24859b68 AZ |
547 | } |
548 | ||
167bc3d2 AZ |
549 | static void lcd_invalidate(void *opaque) |
550 | { | |
167bc3d2 AZ |
551 | } |
552 | ||
2c79fed3 | 553 | static void musicpal_lcd_gpio_brightness_in(void *opaque, int irq, int level) |
343ec8e4 | 554 | { |
243cd13c | 555 | musicpal_lcd_state *s = opaque; |
343ec8e4 BC |
556 | s->brightness &= ~(1 << irq); |
557 | s->brightness |= level << irq; | |
558 | } | |
559 | ||
a8170e5e | 560 | static uint64_t musicpal_lcd_read(void *opaque, hwaddr offset, |
19b4a424 | 561 | unsigned size) |
24859b68 AZ |
562 | { |
563 | musicpal_lcd_state *s = opaque; | |
564 | ||
24859b68 AZ |
565 | switch (offset) { |
566 | case MP_LCD_IRQCTRL: | |
567 | return s->irqctrl; | |
568 | ||
569 | default: | |
570 | return 0; | |
571 | } | |
572 | } | |
573 | ||
a8170e5e | 574 | static void musicpal_lcd_write(void *opaque, hwaddr offset, |
19b4a424 | 575 | uint64_t value, unsigned size) |
24859b68 AZ |
576 | { |
577 | musicpal_lcd_state *s = opaque; | |
578 | ||
24859b68 AZ |
579 | switch (offset) { |
580 | case MP_LCD_IRQCTRL: | |
581 | s->irqctrl = value; | |
582 | break; | |
583 | ||
584 | case MP_LCD_SPICTRL: | |
49fedd0d | 585 | if (value == MP_LCD_SPI_DATA || value == MP_LCD_SPI_CMD) { |
24859b68 | 586 | s->mode = value; |
49fedd0d | 587 | } else { |
24859b68 | 588 | s->mode = MP_LCD_SPI_INVALID; |
49fedd0d | 589 | } |
24859b68 AZ |
590 | break; |
591 | ||
592 | case MP_LCD_INST: | |
593 | if (value >= MP_LCD_INST_SETPAGE0 && value <= MP_LCD_INST_SETPAGE7) { | |
594 | s->page = value - MP_LCD_INST_SETPAGE0; | |
595 | s->page_off = 0; | |
596 | } | |
597 | break; | |
598 | ||
599 | case MP_LCD_DATA: | |
600 | if (s->mode == MP_LCD_SPI_CMD) { | |
601 | if (value >= MP_LCD_INST_SETPAGE0 && | |
602 | value <= MP_LCD_INST_SETPAGE7) { | |
603 | s->page = value - MP_LCD_INST_SETPAGE0; | |
604 | s->page_off = 0; | |
605 | } | |
606 | } else if (s->mode == MP_LCD_SPI_DATA) { | |
607 | s->video_ram[s->page*128 + s->page_off] = value; | |
608 | s->page_off = (s->page_off + 1) & 127; | |
609 | } | |
610 | break; | |
611 | } | |
612 | } | |
613 | ||
19b4a424 AK |
614 | static const MemoryRegionOps musicpal_lcd_ops = { |
615 | .read = musicpal_lcd_read, | |
616 | .write = musicpal_lcd_write, | |
617 | .endianness = DEVICE_NATIVE_ENDIAN, | |
24859b68 AZ |
618 | }; |
619 | ||
380cd056 GH |
620 | static const GraphicHwOps musicpal_gfx_ops = { |
621 | .invalidate = lcd_invalidate, | |
622 | .gfx_update = lcd_refresh, | |
623 | }; | |
624 | ||
ece71994 XZ |
625 | static void musicpal_lcd_realize(DeviceState *dev, Error **errp) |
626 | { | |
627 | musicpal_lcd_state *s = MUSICPAL_LCD(dev); | |
628 | s->con = graphic_console_init(dev, 0, &musicpal_gfx_ops, s); | |
629 | qemu_console_resize(s->con, 128 * 3, 64 * 3); | |
630 | } | |
631 | ||
632 | static void musicpal_lcd_init(Object *obj) | |
24859b68 | 633 | { |
ece71994 | 634 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); |
2cca58fd AF |
635 | DeviceState *dev = DEVICE(sbd); |
636 | musicpal_lcd_state *s = MUSICPAL_LCD(dev); | |
24859b68 | 637 | |
343ec8e4 BC |
638 | s->brightness = 7; |
639 | ||
ece71994 | 640 | memory_region_init_io(&s->iomem, obj, &musicpal_lcd_ops, s, |
19b4a424 | 641 | "musicpal-lcd", MP_LCD_SIZE); |
2cca58fd | 642 | sysbus_init_mmio(sbd, &s->iomem); |
24859b68 | 643 | |
2cca58fd | 644 | qdev_init_gpio_in(dev, musicpal_lcd_gpio_brightness_in, 3); |
24859b68 AZ |
645 | } |
646 | ||
d5b61ddd JK |
647 | static const VMStateDescription musicpal_lcd_vmsd = { |
648 | .name = "musicpal_lcd", | |
649 | .version_id = 1, | |
650 | .minimum_version_id = 1, | |
d5b61ddd JK |
651 | .fields = (VMStateField[]) { |
652 | VMSTATE_UINT32(brightness, musicpal_lcd_state), | |
653 | VMSTATE_UINT32(mode, musicpal_lcd_state), | |
654 | VMSTATE_UINT32(irqctrl, musicpal_lcd_state), | |
655 | VMSTATE_UINT32(page, musicpal_lcd_state), | |
656 | VMSTATE_UINT32(page_off, musicpal_lcd_state), | |
657 | VMSTATE_BUFFER(video_ram, musicpal_lcd_state), | |
658 | VMSTATE_END_OF_LIST() | |
659 | } | |
660 | }; | |
661 | ||
999e12bb AL |
662 | static void musicpal_lcd_class_init(ObjectClass *klass, void *data) |
663 | { | |
39bffca2 | 664 | DeviceClass *dc = DEVICE_CLASS(klass); |
999e12bb | 665 | |
39bffca2 | 666 | dc->vmsd = &musicpal_lcd_vmsd; |
ece71994 | 667 | dc->realize = musicpal_lcd_realize; |
999e12bb AL |
668 | } |
669 | ||
8c43a6f0 | 670 | static const TypeInfo musicpal_lcd_info = { |
2cca58fd | 671 | .name = TYPE_MUSICPAL_LCD, |
39bffca2 AL |
672 | .parent = TYPE_SYS_BUS_DEVICE, |
673 | .instance_size = sizeof(musicpal_lcd_state), | |
ece71994 | 674 | .instance_init = musicpal_lcd_init, |
39bffca2 | 675 | .class_init = musicpal_lcd_class_init, |
d5b61ddd JK |
676 | }; |
677 | ||
24859b68 AZ |
678 | /* PIC register offsets */ |
679 | #define MP_PIC_STATUS 0x00 | |
680 | #define MP_PIC_ENABLE_SET 0x08 | |
681 | #define MP_PIC_ENABLE_CLR 0x0C | |
682 | ||
c7bd0fd9 AF |
683 | #define TYPE_MV88W8618_PIC "mv88w8618_pic" |
684 | #define MV88W8618_PIC(obj) \ | |
685 | OBJECT_CHECK(mv88w8618_pic_state, (obj), TYPE_MV88W8618_PIC) | |
686 | ||
687 | typedef struct mv88w8618_pic_state { | |
688 | /*< private >*/ | |
689 | SysBusDevice parent_obj; | |
690 | /*< public >*/ | |
691 | ||
19b4a424 | 692 | MemoryRegion iomem; |
24859b68 AZ |
693 | uint32_t level; |
694 | uint32_t enabled; | |
695 | qemu_irq parent_irq; | |
696 | } mv88w8618_pic_state; | |
697 | ||
698 | static void mv88w8618_pic_update(mv88w8618_pic_state *s) | |
699 | { | |
700 | qemu_set_irq(s->parent_irq, (s->level & s->enabled)); | |
701 | } | |
702 | ||
703 | static void mv88w8618_pic_set_irq(void *opaque, int irq, int level) | |
704 | { | |
705 | mv88w8618_pic_state *s = opaque; | |
706 | ||
49fedd0d | 707 | if (level) { |
24859b68 | 708 | s->level |= 1 << irq; |
49fedd0d | 709 | } else { |
24859b68 | 710 | s->level &= ~(1 << irq); |
49fedd0d | 711 | } |
24859b68 AZ |
712 | mv88w8618_pic_update(s); |
713 | } | |
714 | ||
a8170e5e | 715 | static uint64_t mv88w8618_pic_read(void *opaque, hwaddr offset, |
19b4a424 | 716 | unsigned size) |
24859b68 AZ |
717 | { |
718 | mv88w8618_pic_state *s = opaque; | |
719 | ||
24859b68 AZ |
720 | switch (offset) { |
721 | case MP_PIC_STATUS: | |
722 | return s->level & s->enabled; | |
723 | ||
724 | default: | |
725 | return 0; | |
726 | } | |
727 | } | |
728 | ||
a8170e5e | 729 | static void mv88w8618_pic_write(void *opaque, hwaddr offset, |
19b4a424 | 730 | uint64_t value, unsigned size) |
24859b68 AZ |
731 | { |
732 | mv88w8618_pic_state *s = opaque; | |
733 | ||
24859b68 AZ |
734 | switch (offset) { |
735 | case MP_PIC_ENABLE_SET: | |
736 | s->enabled |= value; | |
737 | break; | |
738 | ||
739 | case MP_PIC_ENABLE_CLR: | |
740 | s->enabled &= ~value; | |
741 | s->level &= ~value; | |
742 | break; | |
743 | } | |
744 | mv88w8618_pic_update(s); | |
745 | } | |
746 | ||
d5b61ddd | 747 | static void mv88w8618_pic_reset(DeviceState *d) |
24859b68 | 748 | { |
c7bd0fd9 | 749 | mv88w8618_pic_state *s = MV88W8618_PIC(d); |
24859b68 AZ |
750 | |
751 | s->level = 0; | |
752 | s->enabled = 0; | |
753 | } | |
754 | ||
19b4a424 AK |
755 | static const MemoryRegionOps mv88w8618_pic_ops = { |
756 | .read = mv88w8618_pic_read, | |
757 | .write = mv88w8618_pic_write, | |
758 | .endianness = DEVICE_NATIVE_ENDIAN, | |
24859b68 AZ |
759 | }; |
760 | ||
ece71994 | 761 | static void mv88w8618_pic_init(Object *obj) |
24859b68 | 762 | { |
ece71994 | 763 | SysBusDevice *dev = SYS_BUS_DEVICE(obj); |
c7bd0fd9 | 764 | mv88w8618_pic_state *s = MV88W8618_PIC(dev); |
24859b68 | 765 | |
c7bd0fd9 | 766 | qdev_init_gpio_in(DEVICE(dev), mv88w8618_pic_set_irq, 32); |
b47b50fa | 767 | sysbus_init_irq(dev, &s->parent_irq); |
ece71994 | 768 | memory_region_init_io(&s->iomem, obj, &mv88w8618_pic_ops, s, |
19b4a424 | 769 | "musicpal-pic", MP_PIC_SIZE); |
750ecd44 | 770 | sysbus_init_mmio(dev, &s->iomem); |
24859b68 AZ |
771 | } |
772 | ||
d5b61ddd JK |
773 | static const VMStateDescription mv88w8618_pic_vmsd = { |
774 | .name = "mv88w8618_pic", | |
775 | .version_id = 1, | |
776 | .minimum_version_id = 1, | |
d5b61ddd JK |
777 | .fields = (VMStateField[]) { |
778 | VMSTATE_UINT32(level, mv88w8618_pic_state), | |
779 | VMSTATE_UINT32(enabled, mv88w8618_pic_state), | |
780 | VMSTATE_END_OF_LIST() | |
781 | } | |
782 | }; | |
783 | ||
999e12bb AL |
784 | static void mv88w8618_pic_class_init(ObjectClass *klass, void *data) |
785 | { | |
39bffca2 | 786 | DeviceClass *dc = DEVICE_CLASS(klass); |
999e12bb | 787 | |
39bffca2 AL |
788 | dc->reset = mv88w8618_pic_reset; |
789 | dc->vmsd = &mv88w8618_pic_vmsd; | |
999e12bb AL |
790 | } |
791 | ||
8c43a6f0 | 792 | static const TypeInfo mv88w8618_pic_info = { |
c7bd0fd9 | 793 | .name = TYPE_MV88W8618_PIC, |
39bffca2 AL |
794 | .parent = TYPE_SYS_BUS_DEVICE, |
795 | .instance_size = sizeof(mv88w8618_pic_state), | |
ece71994 | 796 | .instance_init = mv88w8618_pic_init, |
39bffca2 | 797 | .class_init = mv88w8618_pic_class_init, |
d5b61ddd JK |
798 | }; |
799 | ||
24859b68 AZ |
800 | /* PIT register offsets */ |
801 | #define MP_PIT_TIMER1_LENGTH 0x00 | |
802 | /* ... */ | |
803 | #define MP_PIT_TIMER4_LENGTH 0x0C | |
804 | #define MP_PIT_CONTROL 0x10 | |
805 | #define MP_PIT_TIMER1_VALUE 0x14 | |
806 | /* ... */ | |
807 | #define MP_PIT_TIMER4_VALUE 0x20 | |
808 | #define MP_BOARD_RESET 0x34 | |
809 | ||
810 | /* Magic board reset value (probably some watchdog behind it) */ | |
811 | #define MP_BOARD_RESET_MAGIC 0x10000 | |
812 | ||
813 | typedef struct mv88w8618_timer_state { | |
b47b50fa | 814 | ptimer_state *ptimer; |
24859b68 AZ |
815 | uint32_t limit; |
816 | int freq; | |
817 | qemu_irq irq; | |
818 | } mv88w8618_timer_state; | |
819 | ||
4adc8541 AF |
820 | #define TYPE_MV88W8618_PIT "mv88w8618_pit" |
821 | #define MV88W8618_PIT(obj) \ | |
822 | OBJECT_CHECK(mv88w8618_pit_state, (obj), TYPE_MV88W8618_PIT) | |
823 | ||
24859b68 | 824 | typedef struct mv88w8618_pit_state { |
4adc8541 AF |
825 | /*< private >*/ |
826 | SysBusDevice parent_obj; | |
827 | /*< public >*/ | |
828 | ||
19b4a424 | 829 | MemoryRegion iomem; |
b47b50fa | 830 | mv88w8618_timer_state timer[4]; |
24859b68 AZ |
831 | } mv88w8618_pit_state; |
832 | ||
833 | static void mv88w8618_timer_tick(void *opaque) | |
834 | { | |
835 | mv88w8618_timer_state *s = opaque; | |
836 | ||
837 | qemu_irq_raise(s->irq); | |
838 | } | |
839 | ||
b47b50fa PB |
840 | static void mv88w8618_timer_init(SysBusDevice *dev, mv88w8618_timer_state *s, |
841 | uint32_t freq) | |
24859b68 | 842 | { |
24859b68 AZ |
843 | QEMUBH *bh; |
844 | ||
b47b50fa | 845 | sysbus_init_irq(dev, &s->irq); |
24859b68 AZ |
846 | s->freq = freq; |
847 | ||
848 | bh = qemu_bh_new(mv88w8618_timer_tick, s); | |
e7ea81c3 | 849 | s->ptimer = ptimer_init(bh, PTIMER_POLICY_DEFAULT); |
24859b68 AZ |
850 | } |
851 | ||
a8170e5e | 852 | static uint64_t mv88w8618_pit_read(void *opaque, hwaddr offset, |
19b4a424 | 853 | unsigned size) |
24859b68 AZ |
854 | { |
855 | mv88w8618_pit_state *s = opaque; | |
856 | mv88w8618_timer_state *t; | |
857 | ||
24859b68 AZ |
858 | switch (offset) { |
859 | case MP_PIT_TIMER1_VALUE ... MP_PIT_TIMER4_VALUE: | |
b47b50fa PB |
860 | t = &s->timer[(offset-MP_PIT_TIMER1_VALUE) >> 2]; |
861 | return ptimer_get_count(t->ptimer); | |
24859b68 AZ |
862 | |
863 | default: | |
864 | return 0; | |
865 | } | |
866 | } | |
867 | ||
a8170e5e | 868 | static void mv88w8618_pit_write(void *opaque, hwaddr offset, |
19b4a424 | 869 | uint64_t value, unsigned size) |
24859b68 AZ |
870 | { |
871 | mv88w8618_pit_state *s = opaque; | |
872 | mv88w8618_timer_state *t; | |
873 | int i; | |
874 | ||
24859b68 AZ |
875 | switch (offset) { |
876 | case MP_PIT_TIMER1_LENGTH ... MP_PIT_TIMER4_LENGTH: | |
b47b50fa | 877 | t = &s->timer[offset >> 2]; |
24859b68 | 878 | t->limit = value; |
c88d6bde JK |
879 | if (t->limit > 0) { |
880 | ptimer_set_limit(t->ptimer, t->limit, 1); | |
881 | } else { | |
882 | ptimer_stop(t->ptimer); | |
883 | } | |
24859b68 AZ |
884 | break; |
885 | ||
886 | case MP_PIT_CONTROL: | |
887 | for (i = 0; i < 4; i++) { | |
c88d6bde JK |
888 | t = &s->timer[i]; |
889 | if (value & 0xf && t->limit > 0) { | |
b47b50fa PB |
890 | ptimer_set_limit(t->ptimer, t->limit, 0); |
891 | ptimer_set_freq(t->ptimer, t->freq); | |
892 | ptimer_run(t->ptimer, 0); | |
c88d6bde JK |
893 | } else { |
894 | ptimer_stop(t->ptimer); | |
24859b68 AZ |
895 | } |
896 | value >>= 4; | |
897 | } | |
898 | break; | |
899 | ||
900 | case MP_BOARD_RESET: | |
49fedd0d | 901 | if (value == MP_BOARD_RESET_MAGIC) { |
cf83f140 | 902 | qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET); |
49fedd0d | 903 | } |
24859b68 AZ |
904 | break; |
905 | } | |
906 | } | |
907 | ||
d5b61ddd | 908 | static void mv88w8618_pit_reset(DeviceState *d) |
c88d6bde | 909 | { |
4adc8541 | 910 | mv88w8618_pit_state *s = MV88W8618_PIT(d); |
c88d6bde JK |
911 | int i; |
912 | ||
913 | for (i = 0; i < 4; i++) { | |
914 | ptimer_stop(s->timer[i].ptimer); | |
915 | s->timer[i].limit = 0; | |
916 | } | |
917 | } | |
918 | ||
19b4a424 AK |
919 | static const MemoryRegionOps mv88w8618_pit_ops = { |
920 | .read = mv88w8618_pit_read, | |
921 | .write = mv88w8618_pit_write, | |
922 | .endianness = DEVICE_NATIVE_ENDIAN, | |
24859b68 AZ |
923 | }; |
924 | ||
ece71994 | 925 | static void mv88w8618_pit_init(Object *obj) |
24859b68 | 926 | { |
ece71994 | 927 | SysBusDevice *dev = SYS_BUS_DEVICE(obj); |
4adc8541 | 928 | mv88w8618_pit_state *s = MV88W8618_PIT(dev); |
b47b50fa | 929 | int i; |
24859b68 | 930 | |
24859b68 AZ |
931 | /* Letting them all run at 1 MHz is likely just a pragmatic |
932 | * simplification. */ | |
b47b50fa PB |
933 | for (i = 0; i < 4; i++) { |
934 | mv88w8618_timer_init(dev, &s->timer[i], 1000000); | |
935 | } | |
24859b68 | 936 | |
ece71994 | 937 | memory_region_init_io(&s->iomem, obj, &mv88w8618_pit_ops, s, |
19b4a424 | 938 | "musicpal-pit", MP_PIT_SIZE); |
750ecd44 | 939 | sysbus_init_mmio(dev, &s->iomem); |
24859b68 AZ |
940 | } |
941 | ||
d5b61ddd JK |
942 | static const VMStateDescription mv88w8618_timer_vmsd = { |
943 | .name = "timer", | |
944 | .version_id = 1, | |
945 | .minimum_version_id = 1, | |
d5b61ddd JK |
946 | .fields = (VMStateField[]) { |
947 | VMSTATE_PTIMER(ptimer, mv88w8618_timer_state), | |
948 | VMSTATE_UINT32(limit, mv88w8618_timer_state), | |
949 | VMSTATE_END_OF_LIST() | |
950 | } | |
951 | }; | |
952 | ||
953 | static const VMStateDescription mv88w8618_pit_vmsd = { | |
954 | .name = "mv88w8618_pit", | |
955 | .version_id = 1, | |
956 | .minimum_version_id = 1, | |
d5b61ddd JK |
957 | .fields = (VMStateField[]) { |
958 | VMSTATE_STRUCT_ARRAY(timer, mv88w8618_pit_state, 4, 1, | |
959 | mv88w8618_timer_vmsd, mv88w8618_timer_state), | |
960 | VMSTATE_END_OF_LIST() | |
961 | } | |
962 | }; | |
963 | ||
999e12bb AL |
964 | static void mv88w8618_pit_class_init(ObjectClass *klass, void *data) |
965 | { | |
39bffca2 | 966 | DeviceClass *dc = DEVICE_CLASS(klass); |
999e12bb | 967 | |
39bffca2 AL |
968 | dc->reset = mv88w8618_pit_reset; |
969 | dc->vmsd = &mv88w8618_pit_vmsd; | |
999e12bb AL |
970 | } |
971 | ||
8c43a6f0 | 972 | static const TypeInfo mv88w8618_pit_info = { |
4adc8541 | 973 | .name = TYPE_MV88W8618_PIT, |
39bffca2 AL |
974 | .parent = TYPE_SYS_BUS_DEVICE, |
975 | .instance_size = sizeof(mv88w8618_pit_state), | |
ece71994 | 976 | .instance_init = mv88w8618_pit_init, |
39bffca2 | 977 | .class_init = mv88w8618_pit_class_init, |
c88d6bde JK |
978 | }; |
979 | ||
24859b68 AZ |
980 | /* Flash config register offsets */ |
981 | #define MP_FLASHCFG_CFGR0 0x04 | |
982 | ||
5952b01c AF |
983 | #define TYPE_MV88W8618_FLASHCFG "mv88w8618_flashcfg" |
984 | #define MV88W8618_FLASHCFG(obj) \ | |
985 | OBJECT_CHECK(mv88w8618_flashcfg_state, (obj), TYPE_MV88W8618_FLASHCFG) | |
986 | ||
24859b68 | 987 | typedef struct mv88w8618_flashcfg_state { |
5952b01c AF |
988 | /*< private >*/ |
989 | SysBusDevice parent_obj; | |
990 | /*< public >*/ | |
991 | ||
19b4a424 | 992 | MemoryRegion iomem; |
24859b68 AZ |
993 | uint32_t cfgr0; |
994 | } mv88w8618_flashcfg_state; | |
995 | ||
19b4a424 | 996 | static uint64_t mv88w8618_flashcfg_read(void *opaque, |
a8170e5e | 997 | hwaddr offset, |
19b4a424 | 998 | unsigned size) |
24859b68 AZ |
999 | { |
1000 | mv88w8618_flashcfg_state *s = opaque; | |
1001 | ||
24859b68 AZ |
1002 | switch (offset) { |
1003 | case MP_FLASHCFG_CFGR0: | |
1004 | return s->cfgr0; | |
1005 | ||
1006 | default: | |
1007 | return 0; | |
1008 | } | |
1009 | } | |
1010 | ||
a8170e5e | 1011 | static void mv88w8618_flashcfg_write(void *opaque, hwaddr offset, |
19b4a424 | 1012 | uint64_t value, unsigned size) |
24859b68 AZ |
1013 | { |
1014 | mv88w8618_flashcfg_state *s = opaque; | |
1015 | ||
24859b68 AZ |
1016 | switch (offset) { |
1017 | case MP_FLASHCFG_CFGR0: | |
1018 | s->cfgr0 = value; | |
1019 | break; | |
1020 | } | |
1021 | } | |
1022 | ||
19b4a424 AK |
1023 | static const MemoryRegionOps mv88w8618_flashcfg_ops = { |
1024 | .read = mv88w8618_flashcfg_read, | |
1025 | .write = mv88w8618_flashcfg_write, | |
1026 | .endianness = DEVICE_NATIVE_ENDIAN, | |
24859b68 AZ |
1027 | }; |
1028 | ||
ece71994 | 1029 | static void mv88w8618_flashcfg_init(Object *obj) |
24859b68 | 1030 | { |
ece71994 | 1031 | SysBusDevice *dev = SYS_BUS_DEVICE(obj); |
5952b01c | 1032 | mv88w8618_flashcfg_state *s = MV88W8618_FLASHCFG(dev); |
24859b68 | 1033 | |
24859b68 | 1034 | s->cfgr0 = 0xfffe4285; /* Default as set by U-Boot for 8 MB flash */ |
ece71994 | 1035 | memory_region_init_io(&s->iomem, obj, &mv88w8618_flashcfg_ops, s, |
19b4a424 | 1036 | "musicpal-flashcfg", MP_FLASHCFG_SIZE); |
750ecd44 | 1037 | sysbus_init_mmio(dev, &s->iomem); |
24859b68 AZ |
1038 | } |
1039 | ||
d5b61ddd JK |
1040 | static const VMStateDescription mv88w8618_flashcfg_vmsd = { |
1041 | .name = "mv88w8618_flashcfg", | |
1042 | .version_id = 1, | |
1043 | .minimum_version_id = 1, | |
d5b61ddd JK |
1044 | .fields = (VMStateField[]) { |
1045 | VMSTATE_UINT32(cfgr0, mv88w8618_flashcfg_state), | |
1046 | VMSTATE_END_OF_LIST() | |
1047 | } | |
1048 | }; | |
1049 | ||
999e12bb AL |
1050 | static void mv88w8618_flashcfg_class_init(ObjectClass *klass, void *data) |
1051 | { | |
39bffca2 | 1052 | DeviceClass *dc = DEVICE_CLASS(klass); |
999e12bb | 1053 | |
39bffca2 | 1054 | dc->vmsd = &mv88w8618_flashcfg_vmsd; |
999e12bb AL |
1055 | } |
1056 | ||
8c43a6f0 | 1057 | static const TypeInfo mv88w8618_flashcfg_info = { |
5952b01c | 1058 | .name = TYPE_MV88W8618_FLASHCFG, |
39bffca2 AL |
1059 | .parent = TYPE_SYS_BUS_DEVICE, |
1060 | .instance_size = sizeof(mv88w8618_flashcfg_state), | |
ece71994 | 1061 | .instance_init = mv88w8618_flashcfg_init, |
39bffca2 | 1062 | .class_init = mv88w8618_flashcfg_class_init, |
d5b61ddd JK |
1063 | }; |
1064 | ||
718ec0be | 1065 | /* Misc register offsets */ |
1066 | #define MP_MISC_BOARD_REVISION 0x18 | |
1067 | ||
1068 | #define MP_BOARD_REVISION 0x31 | |
1069 | ||
a86f200a PM |
1070 | typedef struct { |
1071 | SysBusDevice parent_obj; | |
1072 | MemoryRegion iomem; | |
1073 | } MusicPalMiscState; | |
1074 | ||
1075 | #define TYPE_MUSICPAL_MISC "musicpal-misc" | |
1076 | #define MUSICPAL_MISC(obj) \ | |
1077 | OBJECT_CHECK(MusicPalMiscState, (obj), TYPE_MUSICPAL_MISC) | |
1078 | ||
a8170e5e | 1079 | static uint64_t musicpal_misc_read(void *opaque, hwaddr offset, |
19b4a424 | 1080 | unsigned size) |
718ec0be | 1081 | { |
1082 | switch (offset) { | |
1083 | case MP_MISC_BOARD_REVISION: | |
1084 | return MP_BOARD_REVISION; | |
1085 | ||
1086 | default: | |
1087 | return 0; | |
1088 | } | |
1089 | } | |
1090 | ||
a8170e5e | 1091 | static void musicpal_misc_write(void *opaque, hwaddr offset, |
19b4a424 | 1092 | uint64_t value, unsigned size) |
718ec0be | 1093 | { |
1094 | } | |
1095 | ||
19b4a424 AK |
1096 | static const MemoryRegionOps musicpal_misc_ops = { |
1097 | .read = musicpal_misc_read, | |
1098 | .write = musicpal_misc_write, | |
1099 | .endianness = DEVICE_NATIVE_ENDIAN, | |
718ec0be | 1100 | }; |
1101 | ||
a86f200a | 1102 | static void musicpal_misc_init(Object *obj) |
718ec0be | 1103 | { |
a86f200a PM |
1104 | SysBusDevice *sd = SYS_BUS_DEVICE(obj); |
1105 | MusicPalMiscState *s = MUSICPAL_MISC(obj); | |
718ec0be | 1106 | |
64bde0f3 | 1107 | memory_region_init_io(&s->iomem, OBJECT(s), &musicpal_misc_ops, NULL, |
19b4a424 | 1108 | "musicpal-misc", MP_MISC_SIZE); |
a86f200a | 1109 | sysbus_init_mmio(sd, &s->iomem); |
718ec0be | 1110 | } |
1111 | ||
a86f200a PM |
1112 | static const TypeInfo musicpal_misc_info = { |
1113 | .name = TYPE_MUSICPAL_MISC, | |
1114 | .parent = TYPE_SYS_BUS_DEVICE, | |
1115 | .instance_init = musicpal_misc_init, | |
1116 | .instance_size = sizeof(MusicPalMiscState), | |
1117 | }; | |
1118 | ||
718ec0be | 1119 | /* WLAN register offsets */ |
1120 | #define MP_WLAN_MAGIC1 0x11c | |
1121 | #define MP_WLAN_MAGIC2 0x124 | |
1122 | ||
a8170e5e | 1123 | static uint64_t mv88w8618_wlan_read(void *opaque, hwaddr offset, |
19b4a424 | 1124 | unsigned size) |
718ec0be | 1125 | { |
1126 | switch (offset) { | |
1127 | /* Workaround to allow loading the binary-only wlandrv.ko crap | |
1128 | * from the original Freecom firmware. */ | |
1129 | case MP_WLAN_MAGIC1: | |
1130 | return ~3; | |
1131 | case MP_WLAN_MAGIC2: | |
1132 | return -1; | |
1133 | ||
1134 | default: | |
1135 | return 0; | |
1136 | } | |
1137 | } | |
1138 | ||
a8170e5e | 1139 | static void mv88w8618_wlan_write(void *opaque, hwaddr offset, |
19b4a424 | 1140 | uint64_t value, unsigned size) |
718ec0be | 1141 | { |
1142 | } | |
1143 | ||
19b4a424 AK |
1144 | static const MemoryRegionOps mv88w8618_wlan_ops = { |
1145 | .read = mv88w8618_wlan_read, | |
1146 | .write =mv88w8618_wlan_write, | |
1147 | .endianness = DEVICE_NATIVE_ENDIAN, | |
718ec0be | 1148 | }; |
1149 | ||
81a322d4 | 1150 | static int mv88w8618_wlan_init(SysBusDevice *dev) |
718ec0be | 1151 | { |
19b4a424 | 1152 | MemoryRegion *iomem = g_new(MemoryRegion, 1); |
24859b68 | 1153 | |
64bde0f3 | 1154 | memory_region_init_io(iomem, OBJECT(dev), &mv88w8618_wlan_ops, NULL, |
19b4a424 | 1155 | "musicpal-wlan", MP_WLAN_SIZE); |
750ecd44 | 1156 | sysbus_init_mmio(dev, iomem); |
81a322d4 | 1157 | return 0; |
718ec0be | 1158 | } |
24859b68 | 1159 | |
718ec0be | 1160 | /* GPIO register offsets */ |
1161 | #define MP_GPIO_OE_LO 0x008 | |
1162 | #define MP_GPIO_OUT_LO 0x00c | |
1163 | #define MP_GPIO_IN_LO 0x010 | |
708afdf3 JK |
1164 | #define MP_GPIO_IER_LO 0x014 |
1165 | #define MP_GPIO_IMR_LO 0x018 | |
718ec0be | 1166 | #define MP_GPIO_ISR_LO 0x020 |
1167 | #define MP_GPIO_OE_HI 0x508 | |
1168 | #define MP_GPIO_OUT_HI 0x50c | |
1169 | #define MP_GPIO_IN_HI 0x510 | |
708afdf3 JK |
1170 | #define MP_GPIO_IER_HI 0x514 |
1171 | #define MP_GPIO_IMR_HI 0x518 | |
718ec0be | 1172 | #define MP_GPIO_ISR_HI 0x520 |
24859b68 AZ |
1173 | |
1174 | /* GPIO bits & masks */ | |
24859b68 | 1175 | #define MP_GPIO_LCD_BRIGHTNESS 0x00070000 |
24859b68 | 1176 | #define MP_GPIO_I2C_DATA_BIT 29 |
24859b68 AZ |
1177 | #define MP_GPIO_I2C_CLOCK_BIT 30 |
1178 | ||
1179 | /* LCD brightness bits in GPIO_OE_HI */ | |
1180 | #define MP_OE_LCD_BRIGHTNESS 0x0007 | |
1181 | ||
7012d4b4 AF |
1182 | #define TYPE_MUSICPAL_GPIO "musicpal_gpio" |
1183 | #define MUSICPAL_GPIO(obj) \ | |
1184 | OBJECT_CHECK(musicpal_gpio_state, (obj), TYPE_MUSICPAL_GPIO) | |
1185 | ||
343ec8e4 | 1186 | typedef struct musicpal_gpio_state { |
7012d4b4 AF |
1187 | /*< private >*/ |
1188 | SysBusDevice parent_obj; | |
1189 | /*< public >*/ | |
1190 | ||
19b4a424 | 1191 | MemoryRegion iomem; |
343ec8e4 BC |
1192 | uint32_t lcd_brightness; |
1193 | uint32_t out_state; | |
1194 | uint32_t in_state; | |
708afdf3 JK |
1195 | uint32_t ier; |
1196 | uint32_t imr; | |
343ec8e4 | 1197 | uint32_t isr; |
343ec8e4 | 1198 | qemu_irq irq; |
708afdf3 | 1199 | qemu_irq out[5]; /* 3 brightness out + 2 lcd (data and clock ) */ |
343ec8e4 BC |
1200 | } musicpal_gpio_state; |
1201 | ||
1202 | static void musicpal_gpio_brightness_update(musicpal_gpio_state *s) { | |
1203 | int i; | |
1204 | uint32_t brightness; | |
1205 | ||
1206 | /* compute brightness ratio */ | |
1207 | switch (s->lcd_brightness) { | |
1208 | case 0x00000007: | |
1209 | brightness = 0; | |
1210 | break; | |
1211 | ||
1212 | case 0x00020000: | |
1213 | brightness = 1; | |
1214 | break; | |
1215 | ||
1216 | case 0x00020001: | |
1217 | brightness = 2; | |
1218 | break; | |
1219 | ||
1220 | case 0x00040000: | |
1221 | brightness = 3; | |
1222 | break; | |
1223 | ||
1224 | case 0x00010006: | |
1225 | brightness = 4; | |
1226 | break; | |
1227 | ||
1228 | case 0x00020005: | |
1229 | brightness = 5; | |
1230 | break; | |
1231 | ||
1232 | case 0x00040003: | |
1233 | brightness = 6; | |
1234 | break; | |
1235 | ||
1236 | case 0x00030004: | |
1237 | default: | |
1238 | brightness = 7; | |
1239 | } | |
1240 | ||
1241 | /* set lcd brightness GPIOs */ | |
49fedd0d | 1242 | for (i = 0; i <= 2; i++) { |
343ec8e4 | 1243 | qemu_set_irq(s->out[i], (brightness >> i) & 1); |
49fedd0d | 1244 | } |
343ec8e4 BC |
1245 | } |
1246 | ||
708afdf3 | 1247 | static void musicpal_gpio_pin_event(void *opaque, int pin, int level) |
343ec8e4 | 1248 | { |
243cd13c | 1249 | musicpal_gpio_state *s = opaque; |
708afdf3 JK |
1250 | uint32_t mask = 1 << pin; |
1251 | uint32_t delta = level << pin; | |
1252 | uint32_t old = s->in_state & mask; | |
343ec8e4 | 1253 | |
708afdf3 JK |
1254 | s->in_state &= ~mask; |
1255 | s->in_state |= delta; | |
343ec8e4 | 1256 | |
708afdf3 JK |
1257 | if ((old ^ delta) && |
1258 | ((level && (s->imr & mask)) || (!level && (s->ier & mask)))) { | |
1259 | s->isr = mask; | |
1260 | qemu_irq_raise(s->irq); | |
343ec8e4 | 1261 | } |
343ec8e4 BC |
1262 | } |
1263 | ||
a8170e5e | 1264 | static uint64_t musicpal_gpio_read(void *opaque, hwaddr offset, |
19b4a424 | 1265 | unsigned size) |
24859b68 | 1266 | { |
243cd13c | 1267 | musicpal_gpio_state *s = opaque; |
343ec8e4 | 1268 | |
24859b68 | 1269 | switch (offset) { |
24859b68 | 1270 | case MP_GPIO_OE_HI: /* used for LCD brightness control */ |
343ec8e4 | 1271 | return s->lcd_brightness & MP_OE_LCD_BRIGHTNESS; |
24859b68 AZ |
1272 | |
1273 | case MP_GPIO_OUT_LO: | |
343ec8e4 | 1274 | return s->out_state & 0xFFFF; |
24859b68 | 1275 | case MP_GPIO_OUT_HI: |
343ec8e4 | 1276 | return s->out_state >> 16; |
24859b68 AZ |
1277 | |
1278 | case MP_GPIO_IN_LO: | |
343ec8e4 | 1279 | return s->in_state & 0xFFFF; |
24859b68 | 1280 | case MP_GPIO_IN_HI: |
343ec8e4 | 1281 | return s->in_state >> 16; |
24859b68 | 1282 | |
708afdf3 JK |
1283 | case MP_GPIO_IER_LO: |
1284 | return s->ier & 0xFFFF; | |
1285 | case MP_GPIO_IER_HI: | |
1286 | return s->ier >> 16; | |
1287 | ||
1288 | case MP_GPIO_IMR_LO: | |
1289 | return s->imr & 0xFFFF; | |
1290 | case MP_GPIO_IMR_HI: | |
1291 | return s->imr >> 16; | |
1292 | ||
24859b68 | 1293 | case MP_GPIO_ISR_LO: |
343ec8e4 | 1294 | return s->isr & 0xFFFF; |
24859b68 | 1295 | case MP_GPIO_ISR_HI: |
343ec8e4 | 1296 | return s->isr >> 16; |
24859b68 | 1297 | |
24859b68 AZ |
1298 | default: |
1299 | return 0; | |
1300 | } | |
1301 | } | |
1302 | ||
a8170e5e | 1303 | static void musicpal_gpio_write(void *opaque, hwaddr offset, |
19b4a424 | 1304 | uint64_t value, unsigned size) |
24859b68 | 1305 | { |
243cd13c | 1306 | musicpal_gpio_state *s = opaque; |
24859b68 AZ |
1307 | switch (offset) { |
1308 | case MP_GPIO_OE_HI: /* used for LCD brightness control */ | |
343ec8e4 | 1309 | s->lcd_brightness = (s->lcd_brightness & MP_GPIO_LCD_BRIGHTNESS) | |
24859b68 | 1310 | (value & MP_OE_LCD_BRIGHTNESS); |
343ec8e4 | 1311 | musicpal_gpio_brightness_update(s); |
24859b68 AZ |
1312 | break; |
1313 | ||
1314 | case MP_GPIO_OUT_LO: | |
343ec8e4 | 1315 | s->out_state = (s->out_state & 0xFFFF0000) | (value & 0xFFFF); |
24859b68 AZ |
1316 | break; |
1317 | case MP_GPIO_OUT_HI: | |
343ec8e4 BC |
1318 | s->out_state = (s->out_state & 0xFFFF) | (value << 16); |
1319 | s->lcd_brightness = (s->lcd_brightness & 0xFFFF) | | |
1320 | (s->out_state & MP_GPIO_LCD_BRIGHTNESS); | |
1321 | musicpal_gpio_brightness_update(s); | |
d074769c AZ |
1322 | qemu_set_irq(s->out[3], (s->out_state >> MP_GPIO_I2C_DATA_BIT) & 1); |
1323 | qemu_set_irq(s->out[4], (s->out_state >> MP_GPIO_I2C_CLOCK_BIT) & 1); | |
24859b68 AZ |
1324 | break; |
1325 | ||
708afdf3 JK |
1326 | case MP_GPIO_IER_LO: |
1327 | s->ier = (s->ier & 0xFFFF0000) | (value & 0xFFFF); | |
1328 | break; | |
1329 | case MP_GPIO_IER_HI: | |
1330 | s->ier = (s->ier & 0xFFFF) | (value << 16); | |
1331 | break; | |
1332 | ||
1333 | case MP_GPIO_IMR_LO: | |
1334 | s->imr = (s->imr & 0xFFFF0000) | (value & 0xFFFF); | |
1335 | break; | |
1336 | case MP_GPIO_IMR_HI: | |
1337 | s->imr = (s->imr & 0xFFFF) | (value << 16); | |
1338 | break; | |
24859b68 AZ |
1339 | } |
1340 | } | |
1341 | ||
19b4a424 AK |
1342 | static const MemoryRegionOps musicpal_gpio_ops = { |
1343 | .read = musicpal_gpio_read, | |
1344 | .write = musicpal_gpio_write, | |
1345 | .endianness = DEVICE_NATIVE_ENDIAN, | |
718ec0be | 1346 | }; |
1347 | ||
d5b61ddd | 1348 | static void musicpal_gpio_reset(DeviceState *d) |
718ec0be | 1349 | { |
7012d4b4 | 1350 | musicpal_gpio_state *s = MUSICPAL_GPIO(d); |
30624c92 JK |
1351 | |
1352 | s->lcd_brightness = 0; | |
1353 | s->out_state = 0; | |
343ec8e4 | 1354 | s->in_state = 0xffffffff; |
708afdf3 JK |
1355 | s->ier = 0; |
1356 | s->imr = 0; | |
343ec8e4 BC |
1357 | s->isr = 0; |
1358 | } | |
1359 | ||
ece71994 | 1360 | static void musicpal_gpio_init(Object *obj) |
343ec8e4 | 1361 | { |
ece71994 | 1362 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); |
7012d4b4 AF |
1363 | DeviceState *dev = DEVICE(sbd); |
1364 | musicpal_gpio_state *s = MUSICPAL_GPIO(dev); | |
718ec0be | 1365 | |
7012d4b4 | 1366 | sysbus_init_irq(sbd, &s->irq); |
343ec8e4 | 1367 | |
ece71994 | 1368 | memory_region_init_io(&s->iomem, obj, &musicpal_gpio_ops, s, |
19b4a424 | 1369 | "musicpal-gpio", MP_GPIO_SIZE); |
7012d4b4 | 1370 | sysbus_init_mmio(sbd, &s->iomem); |
343ec8e4 | 1371 | |
7012d4b4 | 1372 | qdev_init_gpio_out(dev, s->out, ARRAY_SIZE(s->out)); |
708afdf3 | 1373 | |
7012d4b4 | 1374 | qdev_init_gpio_in(dev, musicpal_gpio_pin_event, 32); |
718ec0be | 1375 | } |
1376 | ||
d5b61ddd JK |
1377 | static const VMStateDescription musicpal_gpio_vmsd = { |
1378 | .name = "musicpal_gpio", | |
1379 | .version_id = 1, | |
1380 | .minimum_version_id = 1, | |
d5b61ddd JK |
1381 | .fields = (VMStateField[]) { |
1382 | VMSTATE_UINT32(lcd_brightness, musicpal_gpio_state), | |
1383 | VMSTATE_UINT32(out_state, musicpal_gpio_state), | |
1384 | VMSTATE_UINT32(in_state, musicpal_gpio_state), | |
1385 | VMSTATE_UINT32(ier, musicpal_gpio_state), | |
1386 | VMSTATE_UINT32(imr, musicpal_gpio_state), | |
1387 | VMSTATE_UINT32(isr, musicpal_gpio_state), | |
1388 | VMSTATE_END_OF_LIST() | |
1389 | } | |
1390 | }; | |
1391 | ||
999e12bb AL |
1392 | static void musicpal_gpio_class_init(ObjectClass *klass, void *data) |
1393 | { | |
39bffca2 | 1394 | DeviceClass *dc = DEVICE_CLASS(klass); |
999e12bb | 1395 | |
39bffca2 AL |
1396 | dc->reset = musicpal_gpio_reset; |
1397 | dc->vmsd = &musicpal_gpio_vmsd; | |
999e12bb AL |
1398 | } |
1399 | ||
8c43a6f0 | 1400 | static const TypeInfo musicpal_gpio_info = { |
7012d4b4 | 1401 | .name = TYPE_MUSICPAL_GPIO, |
39bffca2 AL |
1402 | .parent = TYPE_SYS_BUS_DEVICE, |
1403 | .instance_size = sizeof(musicpal_gpio_state), | |
ece71994 | 1404 | .instance_init = musicpal_gpio_init, |
39bffca2 | 1405 | .class_init = musicpal_gpio_class_init, |
30624c92 JK |
1406 | }; |
1407 | ||
24859b68 | 1408 | /* Keyboard codes & masks */ |
7c6ce4ba | 1409 | #define KEY_RELEASED 0x80 |
24859b68 AZ |
1410 | #define KEY_CODE 0x7f |
1411 | ||
1412 | #define KEYCODE_TAB 0x0f | |
1413 | #define KEYCODE_ENTER 0x1c | |
1414 | #define KEYCODE_F 0x21 | |
1415 | #define KEYCODE_M 0x32 | |
1416 | ||
1417 | #define KEYCODE_EXTENDED 0xe0 | |
1418 | #define KEYCODE_UP 0x48 | |
1419 | #define KEYCODE_DOWN 0x50 | |
1420 | #define KEYCODE_LEFT 0x4b | |
1421 | #define KEYCODE_RIGHT 0x4d | |
1422 | ||
708afdf3 | 1423 | #define MP_KEY_WHEEL_VOL (1 << 0) |
343ec8e4 BC |
1424 | #define MP_KEY_WHEEL_VOL_INV (1 << 1) |
1425 | #define MP_KEY_WHEEL_NAV (1 << 2) | |
1426 | #define MP_KEY_WHEEL_NAV_INV (1 << 3) | |
1427 | #define MP_KEY_BTN_FAVORITS (1 << 4) | |
1428 | #define MP_KEY_BTN_MENU (1 << 5) | |
1429 | #define MP_KEY_BTN_VOLUME (1 << 6) | |
1430 | #define MP_KEY_BTN_NAVIGATION (1 << 7) | |
1431 | ||
3bdf5327 AF |
1432 | #define TYPE_MUSICPAL_KEY "musicpal_key" |
1433 | #define MUSICPAL_KEY(obj) \ | |
1434 | OBJECT_CHECK(musicpal_key_state, (obj), TYPE_MUSICPAL_KEY) | |
1435 | ||
343ec8e4 | 1436 | typedef struct musicpal_key_state { |
3bdf5327 AF |
1437 | /*< private >*/ |
1438 | SysBusDevice parent_obj; | |
1439 | /*< public >*/ | |
1440 | ||
4f5c9479 | 1441 | MemoryRegion iomem; |
343ec8e4 | 1442 | uint32_t kbd_extended; |
708afdf3 JK |
1443 | uint32_t pressed_keys; |
1444 | qemu_irq out[8]; | |
343ec8e4 BC |
1445 | } musicpal_key_state; |
1446 | ||
24859b68 AZ |
1447 | static void musicpal_key_event(void *opaque, int keycode) |
1448 | { | |
243cd13c | 1449 | musicpal_key_state *s = opaque; |
24859b68 | 1450 | uint32_t event = 0; |
343ec8e4 | 1451 | int i; |
24859b68 AZ |
1452 | |
1453 | if (keycode == KEYCODE_EXTENDED) { | |
343ec8e4 | 1454 | s->kbd_extended = 1; |
24859b68 AZ |
1455 | return; |
1456 | } | |
1457 | ||
49fedd0d | 1458 | if (s->kbd_extended) { |
24859b68 AZ |
1459 | switch (keycode & KEY_CODE) { |
1460 | case KEYCODE_UP: | |
343ec8e4 | 1461 | event = MP_KEY_WHEEL_NAV | MP_KEY_WHEEL_NAV_INV; |
24859b68 AZ |
1462 | break; |
1463 | ||
1464 | case KEYCODE_DOWN: | |
343ec8e4 | 1465 | event = MP_KEY_WHEEL_NAV; |
24859b68 AZ |
1466 | break; |
1467 | ||
1468 | case KEYCODE_LEFT: | |
343ec8e4 | 1469 | event = MP_KEY_WHEEL_VOL | MP_KEY_WHEEL_VOL_INV; |
24859b68 AZ |
1470 | break; |
1471 | ||
1472 | case KEYCODE_RIGHT: | |
343ec8e4 | 1473 | event = MP_KEY_WHEEL_VOL; |
24859b68 AZ |
1474 | break; |
1475 | } | |
49fedd0d | 1476 | } else { |
24859b68 AZ |
1477 | switch (keycode & KEY_CODE) { |
1478 | case KEYCODE_F: | |
343ec8e4 | 1479 | event = MP_KEY_BTN_FAVORITS; |
24859b68 AZ |
1480 | break; |
1481 | ||
1482 | case KEYCODE_TAB: | |
343ec8e4 | 1483 | event = MP_KEY_BTN_VOLUME; |
24859b68 AZ |
1484 | break; |
1485 | ||
1486 | case KEYCODE_ENTER: | |
343ec8e4 | 1487 | event = MP_KEY_BTN_NAVIGATION; |
24859b68 AZ |
1488 | break; |
1489 | ||
1490 | case KEYCODE_M: | |
343ec8e4 | 1491 | event = MP_KEY_BTN_MENU; |
24859b68 AZ |
1492 | break; |
1493 | } | |
7c6ce4ba | 1494 | /* Do not repeat already pressed buttons */ |
708afdf3 | 1495 | if (!(keycode & KEY_RELEASED) && (s->pressed_keys & event)) { |
7c6ce4ba | 1496 | event = 0; |
708afdf3 | 1497 | } |
7c6ce4ba | 1498 | } |
24859b68 | 1499 | |
7c6ce4ba | 1500 | if (event) { |
708afdf3 JK |
1501 | /* Raise GPIO pin first if repeating a key */ |
1502 | if (!(keycode & KEY_RELEASED) && (s->pressed_keys & event)) { | |
1503 | for (i = 0; i <= 7; i++) { | |
1504 | if (event & (1 << i)) { | |
1505 | qemu_set_irq(s->out[i], 1); | |
1506 | } | |
1507 | } | |
1508 | } | |
1509 | for (i = 0; i <= 7; i++) { | |
1510 | if (event & (1 << i)) { | |
1511 | qemu_set_irq(s->out[i], !!(keycode & KEY_RELEASED)); | |
1512 | } | |
1513 | } | |
7c6ce4ba | 1514 | if (keycode & KEY_RELEASED) { |
708afdf3 | 1515 | s->pressed_keys &= ~event; |
7c6ce4ba | 1516 | } else { |
708afdf3 | 1517 | s->pressed_keys |= event; |
7c6ce4ba | 1518 | } |
24859b68 AZ |
1519 | } |
1520 | ||
343ec8e4 BC |
1521 | s->kbd_extended = 0; |
1522 | } | |
1523 | ||
ece71994 | 1524 | static void musicpal_key_init(Object *obj) |
343ec8e4 | 1525 | { |
ece71994 | 1526 | SysBusDevice *sbd = SYS_BUS_DEVICE(obj); |
3bdf5327 AF |
1527 | DeviceState *dev = DEVICE(sbd); |
1528 | musicpal_key_state *s = MUSICPAL_KEY(dev); | |
343ec8e4 | 1529 | |
ece71994 | 1530 | memory_region_init(&s->iomem, obj, "dummy", 0); |
3bdf5327 | 1531 | sysbus_init_mmio(sbd, &s->iomem); |
343ec8e4 BC |
1532 | |
1533 | s->kbd_extended = 0; | |
708afdf3 | 1534 | s->pressed_keys = 0; |
343ec8e4 | 1535 | |
3bdf5327 | 1536 | qdev_init_gpio_out(dev, s->out, ARRAY_SIZE(s->out)); |
343ec8e4 BC |
1537 | |
1538 | qemu_add_kbd_event_handler(musicpal_key_event, s); | |
24859b68 AZ |
1539 | } |
1540 | ||
d5b61ddd JK |
1541 | static const VMStateDescription musicpal_key_vmsd = { |
1542 | .name = "musicpal_key", | |
1543 | .version_id = 1, | |
1544 | .minimum_version_id = 1, | |
d5b61ddd JK |
1545 | .fields = (VMStateField[]) { |
1546 | VMSTATE_UINT32(kbd_extended, musicpal_key_state), | |
1547 | VMSTATE_UINT32(pressed_keys, musicpal_key_state), | |
1548 | VMSTATE_END_OF_LIST() | |
1549 | } | |
1550 | }; | |
1551 | ||
999e12bb AL |
1552 | static void musicpal_key_class_init(ObjectClass *klass, void *data) |
1553 | { | |
39bffca2 | 1554 | DeviceClass *dc = DEVICE_CLASS(klass); |
999e12bb | 1555 | |
39bffca2 | 1556 | dc->vmsd = &musicpal_key_vmsd; |
999e12bb AL |
1557 | } |
1558 | ||
8c43a6f0 | 1559 | static const TypeInfo musicpal_key_info = { |
3bdf5327 | 1560 | .name = TYPE_MUSICPAL_KEY, |
39bffca2 AL |
1561 | .parent = TYPE_SYS_BUS_DEVICE, |
1562 | .instance_size = sizeof(musicpal_key_state), | |
ece71994 | 1563 | .instance_init = musicpal_key_init, |
39bffca2 | 1564 | .class_init = musicpal_key_class_init, |
d5b61ddd JK |
1565 | }; |
1566 | ||
24859b68 AZ |
1567 | static struct arm_boot_info musicpal_binfo = { |
1568 | .loader_start = 0x0, | |
1569 | .board_id = 0x20e, | |
1570 | }; | |
1571 | ||
3ef96221 | 1572 | static void musicpal_init(MachineState *machine) |
24859b68 | 1573 | { |
3ef96221 MA |
1574 | const char *kernel_filename = machine->kernel_filename; |
1575 | const char *kernel_cmdline = machine->kernel_cmdline; | |
1576 | const char *initrd_filename = machine->initrd_filename; | |
f25608e9 | 1577 | ARMCPU *cpu; |
b47b50fa PB |
1578 | qemu_irq pic[32]; |
1579 | DeviceState *dev; | |
d074769c | 1580 | DeviceState *i2c_dev; |
343ec8e4 BC |
1581 | DeviceState *lcd_dev; |
1582 | DeviceState *key_dev; | |
d074769c AZ |
1583 | DeviceState *wm8750_dev; |
1584 | SysBusDevice *s; | |
a5c82852 | 1585 | I2CBus *i2c; |
b47b50fa | 1586 | int i; |
24859b68 | 1587 | unsigned long flash_size; |
751c6a17 | 1588 | DriveInfo *dinfo; |
19b4a424 AK |
1589 | MemoryRegion *address_space_mem = get_system_memory(); |
1590 | MemoryRegion *ram = g_new(MemoryRegion, 1); | |
1591 | MemoryRegion *sram = g_new(MemoryRegion, 1); | |
24859b68 | 1592 | |
ba1ba5cc | 1593 | cpu = ARM_CPU(cpu_create(machine->cpu_type)); |
24859b68 AZ |
1594 | |
1595 | /* For now we use a fixed - the original - RAM size */ | |
c8623c02 DM |
1596 | memory_region_allocate_system_memory(ram, NULL, "musicpal.ram", |
1597 | MP_RAM_DEFAULT_SIZE); | |
19b4a424 | 1598 | memory_region_add_subregion(address_space_mem, 0, ram); |
24859b68 | 1599 | |
98a99ce0 | 1600 | memory_region_init_ram(sram, NULL, "musicpal.sram", MP_SRAM_SIZE, |
f8ed85ac | 1601 | &error_fatal); |
19b4a424 | 1602 | memory_region_add_subregion(address_space_mem, MP_SRAM_BASE, sram); |
24859b68 | 1603 | |
c7bd0fd9 | 1604 | dev = sysbus_create_simple(TYPE_MV88W8618_PIC, MP_PIC_BASE, |
fcef61ec | 1605 | qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_IRQ)); |
b47b50fa | 1606 | for (i = 0; i < 32; i++) { |
067a3ddc | 1607 | pic[i] = qdev_get_gpio_in(dev, i); |
b47b50fa | 1608 | } |
4adc8541 | 1609 | sysbus_create_varargs(TYPE_MV88W8618_PIT, MP_PIT_BASE, pic[MP_TIMER1_IRQ], |
b47b50fa PB |
1610 | pic[MP_TIMER2_IRQ], pic[MP_TIMER3_IRQ], |
1611 | pic[MP_TIMER4_IRQ], NULL); | |
24859b68 | 1612 | |
9bca0edb | 1613 | if (serial_hd(0)) { |
39186d8a | 1614 | serial_mm_init(address_space_mem, MP_UART1_BASE, 2, pic[MP_UART1_IRQ], |
9bca0edb | 1615 | 1825000, serial_hd(0), DEVICE_NATIVE_ENDIAN); |
49fedd0d | 1616 | } |
9bca0edb | 1617 | if (serial_hd(1)) { |
39186d8a | 1618 | serial_mm_init(address_space_mem, MP_UART2_BASE, 2, pic[MP_UART2_IRQ], |
9bca0edb | 1619 | 1825000, serial_hd(1), DEVICE_NATIVE_ENDIAN); |
49fedd0d | 1620 | } |
24859b68 AZ |
1621 | |
1622 | /* Register flash */ | |
751c6a17 GH |
1623 | dinfo = drive_get(IF_PFLASH, 0, 0); |
1624 | if (dinfo) { | |
4be74634 | 1625 | BlockBackend *blk = blk_by_legacy_dinfo(dinfo); |
fa1d36df | 1626 | |
4be74634 | 1627 | flash_size = blk_getlength(blk); |
24859b68 AZ |
1628 | if (flash_size != 8*1024*1024 && flash_size != 16*1024*1024 && |
1629 | flash_size != 32*1024*1024) { | |
c0dbca36 | 1630 | error_report("Invalid flash image size"); |
24859b68 AZ |
1631 | exit(1); |
1632 | } | |
1633 | ||
1634 | /* | |
1635 | * The original U-Boot accesses the flash at 0xFE000000 instead of | |
1636 | * 0xFF800000 (if there is 8 MB flash). So remap flash access if the | |
1637 | * image is smaller than 32 MB. | |
1638 | */ | |
5f9fc5ad | 1639 | #ifdef TARGET_WORDS_BIGENDIAN |
0c267217 | 1640 | pflash_cfi02_register(0x100000000ULL-MP_FLASH_SIZE_MAX, NULL, |
cfe5f011 | 1641 | "musicpal.flash", flash_size, |
4be74634 | 1642 | blk, 0x10000, (flash_size + 0xffff) >> 16, |
24859b68 AZ |
1643 | MP_FLASH_SIZE_MAX / flash_size, |
1644 | 2, 0x00BF, 0x236D, 0x0000, 0x0000, | |
01e0451a | 1645 | 0x5555, 0x2AAA, 1); |
5f9fc5ad | 1646 | #else |
0c267217 | 1647 | pflash_cfi02_register(0x100000000ULL-MP_FLASH_SIZE_MAX, NULL, |
cfe5f011 | 1648 | "musicpal.flash", flash_size, |
4be74634 | 1649 | blk, 0x10000, (flash_size + 0xffff) >> 16, |
5f9fc5ad BS |
1650 | MP_FLASH_SIZE_MAX / flash_size, |
1651 | 2, 0x00BF, 0x236D, 0x0000, 0x0000, | |
01e0451a | 1652 | 0x5555, 0x2AAA, 0); |
5f9fc5ad BS |
1653 | #endif |
1654 | ||
24859b68 | 1655 | } |
5952b01c | 1656 | sysbus_create_simple(TYPE_MV88W8618_FLASHCFG, MP_FLASHCFG_BASE, NULL); |
24859b68 | 1657 | |
b47b50fa | 1658 | qemu_check_nic_model(&nd_table[0], "mv88w8618"); |
a77d90e6 | 1659 | dev = qdev_create(NULL, TYPE_MV88W8618_ETH); |
4c91cd28 | 1660 | qdev_set_nic_properties(dev, &nd_table[0]); |
e23a1b33 | 1661 | qdev_init_nofail(dev); |
1356b98d AF |
1662 | sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, MP_ETH_BASE); |
1663 | sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[MP_ETH_IRQ]); | |
24859b68 | 1664 | |
b47b50fa | 1665 | sysbus_create_simple("mv88w8618_wlan", MP_WLAN_BASE, NULL); |
718ec0be | 1666 | |
a86f200a | 1667 | sysbus_create_simple(TYPE_MUSICPAL_MISC, MP_MISC_BASE, NULL); |
343ec8e4 | 1668 | |
7012d4b4 AF |
1669 | dev = sysbus_create_simple(TYPE_MUSICPAL_GPIO, MP_GPIO_BASE, |
1670 | pic[MP_GPIO_IRQ]); | |
d04fba94 | 1671 | i2c_dev = sysbus_create_simple("gpio_i2c", -1, NULL); |
a5c82852 | 1672 | i2c = (I2CBus *)qdev_get_child_bus(i2c_dev, "i2c"); |
d074769c | 1673 | |
2cca58fd | 1674 | lcd_dev = sysbus_create_simple(TYPE_MUSICPAL_LCD, MP_LCD_BASE, NULL); |
3bdf5327 | 1675 | key_dev = sysbus_create_simple(TYPE_MUSICPAL_KEY, -1, NULL); |
343ec8e4 | 1676 | |
d074769c | 1677 | /* I2C read data */ |
708afdf3 JK |
1678 | qdev_connect_gpio_out(i2c_dev, 0, |
1679 | qdev_get_gpio_in(dev, MP_GPIO_I2C_DATA_BIT)); | |
d074769c AZ |
1680 | /* I2C data */ |
1681 | qdev_connect_gpio_out(dev, 3, qdev_get_gpio_in(i2c_dev, 0)); | |
1682 | /* I2C clock */ | |
1683 | qdev_connect_gpio_out(dev, 4, qdev_get_gpio_in(i2c_dev, 1)); | |
1684 | ||
49fedd0d | 1685 | for (i = 0; i < 3; i++) { |
343ec8e4 | 1686 | qdev_connect_gpio_out(dev, i, qdev_get_gpio_in(lcd_dev, i)); |
49fedd0d | 1687 | } |
708afdf3 JK |
1688 | for (i = 0; i < 4; i++) { |
1689 | qdev_connect_gpio_out(key_dev, i, qdev_get_gpio_in(dev, i + 8)); | |
1690 | } | |
1691 | for (i = 4; i < 8; i++) { | |
1692 | qdev_connect_gpio_out(key_dev, i, qdev_get_gpio_in(dev, i + 15)); | |
1693 | } | |
24859b68 | 1694 | |
7ab14c5a | 1695 | wm8750_dev = i2c_create_slave(i2c, TYPE_WM8750, MP_WM_ADDR); |
d074769c | 1696 | dev = qdev_create(NULL, "mv88w8618_audio"); |
1356b98d | 1697 | s = SYS_BUS_DEVICE(dev); |
d074769c | 1698 | qdev_prop_set_ptr(dev, "wm8750", wm8750_dev); |
e23a1b33 | 1699 | qdev_init_nofail(dev); |
d074769c AZ |
1700 | sysbus_mmio_map(s, 0, MP_AUDIO_BASE); |
1701 | sysbus_connect_irq(s, 0, pic[MP_AUDIO_IRQ]); | |
d074769c | 1702 | |
24859b68 AZ |
1703 | musicpal_binfo.ram_size = MP_RAM_DEFAULT_SIZE; |
1704 | musicpal_binfo.kernel_filename = kernel_filename; | |
1705 | musicpal_binfo.kernel_cmdline = kernel_cmdline; | |
1706 | musicpal_binfo.initrd_filename = initrd_filename; | |
3aaa8dfa | 1707 | arm_load_kernel(cpu, &musicpal_binfo); |
24859b68 AZ |
1708 | } |
1709 | ||
e264d29d | 1710 | static void musicpal_machine_init(MachineClass *mc) |
f80f9ec9 | 1711 | { |
e264d29d EH |
1712 | mc->desc = "Marvell 88w8618 / MusicPal (ARM926EJ-S)"; |
1713 | mc->init = musicpal_init; | |
4672cbd7 | 1714 | mc->ignore_memory_transaction_failures = true; |
ba1ba5cc | 1715 | mc->default_cpu_type = ARM_CPU_TYPE_NAME("arm926"); |
f80f9ec9 AL |
1716 | } |
1717 | ||
e264d29d | 1718 | DEFINE_MACHINE("musicpal", musicpal_machine_init) |
f80f9ec9 | 1719 | |
999e12bb AL |
1720 | static void mv88w8618_wlan_class_init(ObjectClass *klass, void *data) |
1721 | { | |
1722 | SysBusDeviceClass *sdc = SYS_BUS_DEVICE_CLASS(klass); | |
1723 | ||
1724 | sdc->init = mv88w8618_wlan_init; | |
1725 | } | |
1726 | ||
8c43a6f0 | 1727 | static const TypeInfo mv88w8618_wlan_info = { |
39bffca2 AL |
1728 | .name = "mv88w8618_wlan", |
1729 | .parent = TYPE_SYS_BUS_DEVICE, | |
1730 | .instance_size = sizeof(SysBusDevice), | |
1731 | .class_init = mv88w8618_wlan_class_init, | |
999e12bb AL |
1732 | }; |
1733 | ||
83f7d43a | 1734 | static void musicpal_register_types(void) |
b47b50fa | 1735 | { |
39bffca2 AL |
1736 | type_register_static(&mv88w8618_pic_info); |
1737 | type_register_static(&mv88w8618_pit_info); | |
1738 | type_register_static(&mv88w8618_flashcfg_info); | |
1739 | type_register_static(&mv88w8618_eth_info); | |
1740 | type_register_static(&mv88w8618_wlan_info); | |
1741 | type_register_static(&musicpal_lcd_info); | |
1742 | type_register_static(&musicpal_gpio_info); | |
1743 | type_register_static(&musicpal_key_info); | |
a86f200a | 1744 | type_register_static(&musicpal_misc_info); |
b47b50fa PB |
1745 | } |
1746 | ||
83f7d43a | 1747 | type_init(musicpal_register_types) |