]>
Commit | Line | Data |
---|---|---|
6af0bf9c FB |
1 | /* |
2 | * MIPS emulation helpers for qemu. | |
5fafdf24 | 3 | * |
6af0bf9c FB |
4 | * Copyright (c) 2004-2005 Jocelyn Mayer |
5 | * | |
6 | * This library is free software; you can redistribute it and/or | |
7 | * modify it under the terms of the GNU Lesser General Public | |
8 | * License as published by the Free Software Foundation; either | |
9 | * version 2 of the License, or (at your option) any later version. | |
10 | * | |
11 | * This library is distributed in the hope that it will be useful, | |
12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU | |
14 | * Lesser General Public License for more details. | |
15 | * | |
16 | * You should have received a copy of the GNU Lesser General Public | |
8167ee88 | 17 | * License along with this library; if not, see <http://www.gnu.org/licenses/>. |
6af0bf9c | 18 | */ |
e37e863f FB |
19 | #include <stdarg.h> |
20 | #include <stdlib.h> | |
21 | #include <stdio.h> | |
22 | #include <string.h> | |
23 | #include <inttypes.h> | |
24 | #include <signal.h> | |
e37e863f FB |
25 | |
26 | #include "cpu.h" | |
27 | #include "exec-all.h" | |
6af0bf9c | 28 | |
43057ab1 FB |
29 | enum { |
30 | TLBRET_DIRTY = -4, | |
31 | TLBRET_INVALID = -3, | |
32 | TLBRET_NOMATCH = -2, | |
33 | TLBRET_BADADDR = -1, | |
34 | TLBRET_MATCH = 0 | |
35 | }; | |
36 | ||
29929e34 TS |
37 | /* no MMU emulation */ |
38 | int no_mmu_map_address (CPUState *env, target_ulong *physical, int *prot, | |
6af0bf9c | 39 | target_ulong address, int rw, int access_type) |
29929e34 TS |
40 | { |
41 | *physical = address; | |
42 | *prot = PAGE_READ | PAGE_WRITE; | |
43 | return TLBRET_MATCH; | |
44 | } | |
45 | ||
46 | /* fixed mapping MMU emulation */ | |
47 | int fixed_mmu_map_address (CPUState *env, target_ulong *physical, int *prot, | |
48 | target_ulong address, int rw, int access_type) | |
49 | { | |
50 | if (address <= (int32_t)0x7FFFFFFFUL) { | |
51 | if (!(env->CP0_Status & (1 << CP0St_ERL))) | |
52 | *physical = address + 0x40000000UL; | |
53 | else | |
54 | *physical = address; | |
55 | } else if (address <= (int32_t)0xBFFFFFFFUL) | |
56 | *physical = address & 0x1FFFFFFF; | |
57 | else | |
58 | *physical = address; | |
59 | ||
60 | *prot = PAGE_READ | PAGE_WRITE; | |
61 | return TLBRET_MATCH; | |
62 | } | |
63 | ||
64 | /* MIPS32/MIPS64 R4000-style MMU emulation */ | |
65 | int r4k_map_address (CPUState *env, target_ulong *physical, int *prot, | |
66 | target_ulong address, int rw, int access_type) | |
6af0bf9c | 67 | { |
925fd0f2 | 68 | uint8_t ASID = env->CP0_EntryHi & 0xFF; |
3b1c8be4 | 69 | int i; |
6af0bf9c | 70 | |
ead9360e | 71 | for (i = 0; i < env->tlb->tlb_in_use; i++) { |
c227f099 | 72 | r4k_tlb_t *tlb = &env->tlb->mmu.r4k.tlb[i]; |
3b1c8be4 | 73 | /* 1k pages are not supported. */ |
f2e9ebef | 74 | target_ulong mask = tlb->PageMask | ~(TARGET_PAGE_MASK << 1); |
3b1c8be4 | 75 | target_ulong tag = address & ~mask; |
f2e9ebef | 76 | target_ulong VPN = tlb->VPN & ~mask; |
d26bc211 | 77 | #if defined(TARGET_MIPS64) |
e034e2c3 | 78 | tag &= env->SEGMask; |
100ce988 | 79 | #endif |
3b1c8be4 | 80 | |
6af0bf9c | 81 | /* Check ASID, virtual page number & size */ |
f2e9ebef | 82 | if ((tlb->G == 1 || tlb->ASID == ASID) && VPN == tag) { |
6af0bf9c | 83 | /* TLB match */ |
f2e9ebef | 84 | int n = !!(address & mask & ~(mask >> 1)); |
6af0bf9c | 85 | /* Check access rights */ |
f2e9ebef | 86 | if (!(n ? tlb->V1 : tlb->V0)) |
43057ab1 | 87 | return TLBRET_INVALID; |
f2e9ebef | 88 | if (rw == 0 || (n ? tlb->D1 : tlb->D0)) { |
3b1c8be4 | 89 | *physical = tlb->PFN[n] | (address & (mask >> 1)); |
9fb63ac2 | 90 | *prot = PAGE_READ; |
98c1b82b | 91 | if (n ? tlb->D1 : tlb->D0) |
9fb63ac2 | 92 | *prot |= PAGE_WRITE; |
43057ab1 | 93 | return TLBRET_MATCH; |
6af0bf9c | 94 | } |
43057ab1 | 95 | return TLBRET_DIRTY; |
6af0bf9c FB |
96 | } |
97 | } | |
43057ab1 | 98 | return TLBRET_NOMATCH; |
6af0bf9c | 99 | } |
6af0bf9c | 100 | |
932e71cd | 101 | #if !defined(CONFIG_USER_ONLY) |
43057ab1 FB |
102 | static int get_physical_address (CPUState *env, target_ulong *physical, |
103 | int *prot, target_ulong address, | |
104 | int rw, int access_type) | |
6af0bf9c | 105 | { |
b4ab4b4e | 106 | /* User mode can only access useg/xuseg */ |
43057ab1 | 107 | int user_mode = (env->hflags & MIPS_HFLAG_MODE) == MIPS_HFLAG_UM; |
671880e6 TS |
108 | int supervisor_mode = (env->hflags & MIPS_HFLAG_MODE) == MIPS_HFLAG_SM; |
109 | int kernel_mode = !user_mode && !supervisor_mode; | |
d26bc211 | 110 | #if defined(TARGET_MIPS64) |
b4ab4b4e TS |
111 | int UX = (env->CP0_Status & (1 << CP0St_UX)) != 0; |
112 | int SX = (env->CP0_Status & (1 << CP0St_SX)) != 0; | |
113 | int KX = (env->CP0_Status & (1 << CP0St_KX)) != 0; | |
114 | #endif | |
43057ab1 FB |
115 | int ret = TLBRET_MATCH; |
116 | ||
6af0bf9c | 117 | #if 0 |
93fcfe39 | 118 | qemu_log("user mode %d h %08x\n", user_mode, env->hflags); |
6af0bf9c | 119 | #endif |
b4ab4b4e | 120 | |
b4ab4b4e TS |
121 | if (address <= (int32_t)0x7FFFFFFFUL) { |
122 | /* useg */ | |
996ba2cc | 123 | if (env->CP0_Status & (1 << CP0St_ERL)) { |
29929e34 | 124 | *physical = address & 0xFFFFFFFF; |
6af0bf9c | 125 | *prot = PAGE_READ | PAGE_WRITE; |
996ba2cc | 126 | } else { |
ead9360e | 127 | ret = env->tlb->map_address(env, physical, prot, address, rw, access_type); |
6af0bf9c | 128 | } |
d26bc211 | 129 | #if defined(TARGET_MIPS64) |
89fc88da | 130 | } else if (address < 0x4000000000000000ULL) { |
b4ab4b4e | 131 | /* xuseg */ |
6958549d | 132 | if (UX && address <= (0x3FFFFFFFFFFFFFFFULL & env->SEGMask)) { |
ead9360e | 133 | ret = env->tlb->map_address(env, physical, prot, address, rw, access_type); |
6958549d AJ |
134 | } else { |
135 | ret = TLBRET_BADADDR; | |
b4ab4b4e | 136 | } |
89fc88da | 137 | } else if (address < 0x8000000000000000ULL) { |
b4ab4b4e | 138 | /* xsseg */ |
6958549d AJ |
139 | if ((supervisor_mode || kernel_mode) && |
140 | SX && address <= (0x7FFFFFFFFFFFFFFFULL & env->SEGMask)) { | |
ead9360e | 141 | ret = env->tlb->map_address(env, physical, prot, address, rw, access_type); |
6958549d AJ |
142 | } else { |
143 | ret = TLBRET_BADADDR; | |
b4ab4b4e | 144 | } |
89fc88da | 145 | } else if (address < 0xC000000000000000ULL) { |
b4ab4b4e | 146 | /* xkphys */ |
671880e6 | 147 | if (kernel_mode && KX && |
6d35524c TS |
148 | (address & 0x07FFFFFFFFFFFFFFULL) <= env->PAMask) { |
149 | *physical = address & env->PAMask; | |
b4ab4b4e | 150 | *prot = PAGE_READ | PAGE_WRITE; |
6958549d AJ |
151 | } else { |
152 | ret = TLBRET_BADADDR; | |
153 | } | |
89fc88da | 154 | } else if (address < 0xFFFFFFFF80000000ULL) { |
b4ab4b4e | 155 | /* xkseg */ |
6958549d AJ |
156 | if (kernel_mode && KX && |
157 | address <= (0xFFFFFFFF7FFFFFFFULL & env->SEGMask)) { | |
ead9360e | 158 | ret = env->tlb->map_address(env, physical, prot, address, rw, access_type); |
6958549d AJ |
159 | } else { |
160 | ret = TLBRET_BADADDR; | |
161 | } | |
b4ab4b4e | 162 | #endif |
5dc4b744 | 163 | } else if (address < (int32_t)0xA0000000UL) { |
6af0bf9c | 164 | /* kseg0 */ |
671880e6 TS |
165 | if (kernel_mode) { |
166 | *physical = address - (int32_t)0x80000000UL; | |
167 | *prot = PAGE_READ | PAGE_WRITE; | |
168 | } else { | |
169 | ret = TLBRET_BADADDR; | |
170 | } | |
5dc4b744 | 171 | } else if (address < (int32_t)0xC0000000UL) { |
6af0bf9c | 172 | /* kseg1 */ |
671880e6 TS |
173 | if (kernel_mode) { |
174 | *physical = address - (int32_t)0xA0000000UL; | |
175 | *prot = PAGE_READ | PAGE_WRITE; | |
176 | } else { | |
177 | ret = TLBRET_BADADDR; | |
178 | } | |
5dc4b744 | 179 | } else if (address < (int32_t)0xE0000000UL) { |
89fc88da | 180 | /* sseg (kseg2) */ |
671880e6 TS |
181 | if (supervisor_mode || kernel_mode) { |
182 | ret = env->tlb->map_address(env, physical, prot, address, rw, access_type); | |
183 | } else { | |
184 | ret = TLBRET_BADADDR; | |
185 | } | |
6af0bf9c FB |
186 | } else { |
187 | /* kseg3 */ | |
6af0bf9c | 188 | /* XXX: debug segment is not emulated */ |
671880e6 TS |
189 | if (kernel_mode) { |
190 | ret = env->tlb->map_address(env, physical, prot, address, rw, access_type); | |
191 | } else { | |
192 | ret = TLBRET_BADADDR; | |
193 | } | |
6af0bf9c FB |
194 | } |
195 | #if 0 | |
93fcfe39 AL |
196 | qemu_log(TARGET_FMT_lx " %d %d => " TARGET_FMT_lx " %d (%d)\n", |
197 | address, rw, access_type, *physical, *prot, ret); | |
6af0bf9c FB |
198 | #endif |
199 | ||
200 | return ret; | |
201 | } | |
932e71cd | 202 | #endif |
6af0bf9c | 203 | |
c227f099 | 204 | target_phys_addr_t cpu_get_phys_page_debug(CPUState *env, target_ulong addr) |
6af0bf9c | 205 | { |
932e71cd AJ |
206 | #if defined(CONFIG_USER_ONLY) |
207 | return addr; | |
208 | #else | |
209 | target_ulong phys_addr; | |
210 | int prot; | |
6af0bf9c | 211 | |
932e71cd AJ |
212 | if (get_physical_address(env, &phys_addr, &prot, addr, 0, ACCESS_INT) != 0) |
213 | return -1; | |
214 | return phys_addr; | |
215 | #endif | |
6af0bf9c | 216 | } |
6af0bf9c | 217 | |
6af0bf9c | 218 | int cpu_mips_handle_mmu_fault (CPUState *env, target_ulong address, int rw, |
6ebbf390 | 219 | int mmu_idx, int is_softmmu) |
6af0bf9c | 220 | { |
932e71cd | 221 | #if !defined(CONFIG_USER_ONLY) |
6af0bf9c FB |
222 | target_ulong physical; |
223 | int prot; | |
932e71cd | 224 | #endif |
6af0bf9c FB |
225 | int exception = 0, error_code = 0; |
226 | int access_type; | |
227 | int ret = 0; | |
228 | ||
4ad40f36 | 229 | #if 0 |
93fcfe39 | 230 | log_cpu_state(env, 0); |
4ad40f36 | 231 | #endif |
93fcfe39 AL |
232 | qemu_log("%s pc " TARGET_FMT_lx " ad " TARGET_FMT_lx " rw %d mmu_idx %d smmu %d\n", |
233 | __func__, env->active_tc.PC, address, rw, mmu_idx, is_softmmu); | |
4ad40f36 FB |
234 | |
235 | rw &= 1; | |
236 | ||
6af0bf9c FB |
237 | /* data access */ |
238 | /* XXX: put correct access by using cpu_restore_state() | |
239 | correctly */ | |
240 | access_type = ACCESS_INT; | |
932e71cd AJ |
241 | #if defined(CONFIG_USER_ONLY) |
242 | ret = TLBRET_NOMATCH; | |
243 | #else | |
6af0bf9c FB |
244 | ret = get_physical_address(env, &physical, &prot, |
245 | address, rw, access_type); | |
93fcfe39 AL |
246 | qemu_log("%s address=" TARGET_FMT_lx " ret %d physical " TARGET_FMT_lx " prot %d\n", |
247 | __func__, address, ret, physical, prot); | |
43057ab1 FB |
248 | if (ret == TLBRET_MATCH) { |
249 | ret = tlb_set_page(env, address & TARGET_PAGE_MASK, | |
250 | physical & TARGET_PAGE_MASK, prot, | |
6ebbf390 | 251 | mmu_idx, is_softmmu); |
932e71cd AJ |
252 | } else if (ret < 0) |
253 | #endif | |
254 | { | |
6af0bf9c FB |
255 | switch (ret) { |
256 | default: | |
43057ab1 | 257 | case TLBRET_BADADDR: |
6af0bf9c FB |
258 | /* Reference to kernel address from user mode or supervisor mode */ |
259 | /* Reference to supervisor address from user mode */ | |
260 | if (rw) | |
261 | exception = EXCP_AdES; | |
262 | else | |
263 | exception = EXCP_AdEL; | |
264 | break; | |
43057ab1 | 265 | case TLBRET_NOMATCH: |
6af0bf9c FB |
266 | /* No TLB match for a mapped address */ |
267 | if (rw) | |
268 | exception = EXCP_TLBS; | |
269 | else | |
270 | exception = EXCP_TLBL; | |
271 | error_code = 1; | |
272 | break; | |
43057ab1 | 273 | case TLBRET_INVALID: |
6af0bf9c FB |
274 | /* TLB match with no valid bit */ |
275 | if (rw) | |
276 | exception = EXCP_TLBS; | |
277 | else | |
278 | exception = EXCP_TLBL; | |
6af0bf9c | 279 | break; |
43057ab1 | 280 | case TLBRET_DIRTY: |
6af0bf9c FB |
281 | /* TLB match but 'D' bit is cleared */ |
282 | exception = EXCP_LTLBL; | |
283 | break; | |
3b46e624 | 284 | |
6af0bf9c | 285 | } |
6af0bf9c FB |
286 | /* Raise exception */ |
287 | env->CP0_BadVAddr = address; | |
100ce988 | 288 | env->CP0_Context = (env->CP0_Context & ~0x007fffff) | |
6958549d | 289 | ((address >> 9) & 0x007ffff0); |
6af0bf9c | 290 | env->CP0_EntryHi = |
43057ab1 | 291 | (env->CP0_EntryHi & 0xFF) | (address & (TARGET_PAGE_MASK << 1)); |
d26bc211 | 292 | #if defined(TARGET_MIPS64) |
e034e2c3 TS |
293 | env->CP0_EntryHi &= env->SEGMask; |
294 | env->CP0_XContext = (env->CP0_XContext & ((~0ULL) << (env->SEGBITS - 7))) | | |
9c67ef0c | 295 | ((address & 0xC00000000000ULL) >> (55 - env->SEGBITS)) | |
e034e2c3 | 296 | ((address & ((1ULL << env->SEGBITS) - 1) & 0xFFFFFFFFFFFFE000ULL) >> 9); |
100ce988 | 297 | #endif |
6af0bf9c FB |
298 | env->exception_index = exception; |
299 | env->error_code = error_code; | |
300 | ret = 1; | |
301 | } | |
302 | ||
303 | return ret; | |
304 | } | |
305 | ||
9a5d878f TS |
306 | static const char * const excp_names[EXCP_LAST + 1] = { |
307 | [EXCP_RESET] = "reset", | |
308 | [EXCP_SRESET] = "soft reset", | |
309 | [EXCP_DSS] = "debug single step", | |
310 | [EXCP_DINT] = "debug interrupt", | |
311 | [EXCP_NMI] = "non-maskable interrupt", | |
312 | [EXCP_MCHECK] = "machine check", | |
313 | [EXCP_EXT_INTERRUPT] = "interrupt", | |
314 | [EXCP_DFWATCH] = "deferred watchpoint", | |
315 | [EXCP_DIB] = "debug instruction breakpoint", | |
316 | [EXCP_IWATCH] = "instruction fetch watchpoint", | |
317 | [EXCP_AdEL] = "address error load", | |
318 | [EXCP_AdES] = "address error store", | |
319 | [EXCP_TLBF] = "TLB refill", | |
320 | [EXCP_IBE] = "instruction bus error", | |
321 | [EXCP_DBp] = "debug breakpoint", | |
322 | [EXCP_SYSCALL] = "syscall", | |
323 | [EXCP_BREAK] = "break", | |
324 | [EXCP_CpU] = "coprocessor unusable", | |
325 | [EXCP_RI] = "reserved instruction", | |
326 | [EXCP_OVERFLOW] = "arithmetic overflow", | |
327 | [EXCP_TRAP] = "trap", | |
328 | [EXCP_FPE] = "floating point", | |
329 | [EXCP_DDBS] = "debug data break store", | |
330 | [EXCP_DWATCH] = "data watchpoint", | |
331 | [EXCP_LTLBL] = "TLB modify", | |
332 | [EXCP_TLBL] = "TLB load", | |
333 | [EXCP_TLBS] = "TLB store", | |
334 | [EXCP_DBE] = "data bus error", | |
335 | [EXCP_DDBL] = "debug data break load", | |
336 | [EXCP_THREAD] = "thread", | |
337 | [EXCP_MDMX] = "MDMX", | |
338 | [EXCP_C2E] = "precise coprocessor 2", | |
339 | [EXCP_CACHE] = "cache error", | |
14e51cc7 | 340 | }; |
14e51cc7 | 341 | |
6af0bf9c FB |
342 | void do_interrupt (CPUState *env) |
343 | { | |
932e71cd AJ |
344 | #if !defined(CONFIG_USER_ONLY) |
345 | target_ulong offset; | |
346 | int cause = -1; | |
347 | const char *name; | |
100ce988 | 348 | |
93fcfe39 | 349 | if (qemu_log_enabled() && env->exception_index != EXCP_EXT_INTERRUPT) { |
932e71cd AJ |
350 | if (env->exception_index < 0 || env->exception_index > EXCP_LAST) |
351 | name = "unknown"; | |
352 | else | |
353 | name = excp_names[env->exception_index]; | |
b67bfe8d | 354 | |
93fcfe39 AL |
355 | qemu_log("%s enter: PC " TARGET_FMT_lx " EPC " TARGET_FMT_lx " %s exception\n", |
356 | __func__, env->active_tc.PC, env->CP0_EPC, name); | |
932e71cd AJ |
357 | } |
358 | if (env->exception_index == EXCP_EXT_INTERRUPT && | |
359 | (env->hflags & MIPS_HFLAG_DM)) | |
360 | env->exception_index = EXCP_DINT; | |
361 | offset = 0x180; | |
362 | switch (env->exception_index) { | |
363 | case EXCP_DSS: | |
364 | env->CP0_Debug |= 1 << CP0DB_DSS; | |
365 | /* Debug single step cannot be raised inside a delay slot and | |
366 | resume will always occur on the next instruction | |
367 | (but we assume the pc has always been updated during | |
368 | code translation). */ | |
369 | env->CP0_DEPC = env->active_tc.PC; | |
370 | goto enter_debug_mode; | |
371 | case EXCP_DINT: | |
372 | env->CP0_Debug |= 1 << CP0DB_DINT; | |
373 | goto set_DEPC; | |
374 | case EXCP_DIB: | |
375 | env->CP0_Debug |= 1 << CP0DB_DIB; | |
376 | goto set_DEPC; | |
377 | case EXCP_DBp: | |
378 | env->CP0_Debug |= 1 << CP0DB_DBp; | |
379 | goto set_DEPC; | |
380 | case EXCP_DDBS: | |
381 | env->CP0_Debug |= 1 << CP0DB_DDBS; | |
382 | goto set_DEPC; | |
383 | case EXCP_DDBL: | |
384 | env->CP0_Debug |= 1 << CP0DB_DDBL; | |
385 | set_DEPC: | |
386 | if (env->hflags & MIPS_HFLAG_BMASK) { | |
387 | /* If the exception was raised from a delay slot, | |
388 | come back to the jump. */ | |
389 | env->CP0_DEPC = env->active_tc.PC - 4; | |
390 | env->hflags &= ~MIPS_HFLAG_BMASK; | |
391 | } else { | |
0eaef5aa | 392 | env->CP0_DEPC = env->active_tc.PC; |
932e71cd | 393 | } |
0eaef5aa | 394 | enter_debug_mode: |
932e71cd AJ |
395 | env->hflags |= MIPS_HFLAG_DM | MIPS_HFLAG_64 | MIPS_HFLAG_CP0; |
396 | env->hflags &= ~(MIPS_HFLAG_KSU); | |
397 | /* EJTAG probe trap enable is not implemented... */ | |
398 | if (!(env->CP0_Status & (1 << CP0St_EXL))) | |
399 | env->CP0_Cause &= ~(1 << CP0Ca_BD); | |
400 | env->active_tc.PC = (int32_t)0xBFC00480; | |
401 | break; | |
402 | case EXCP_RESET: | |
403 | cpu_reset(env); | |
404 | break; | |
405 | case EXCP_SRESET: | |
406 | env->CP0_Status |= (1 << CP0St_SR); | |
407 | memset(env->CP0_WatchLo, 0, sizeof(*env->CP0_WatchLo)); | |
408 | goto set_error_EPC; | |
409 | case EXCP_NMI: | |
410 | env->CP0_Status |= (1 << CP0St_NMI); | |
0eaef5aa | 411 | set_error_EPC: |
932e71cd AJ |
412 | if (env->hflags & MIPS_HFLAG_BMASK) { |
413 | /* If the exception was raised from a delay slot, | |
414 | come back to the jump. */ | |
415 | env->CP0_ErrorEPC = env->active_tc.PC - 4; | |
416 | env->hflags &= ~MIPS_HFLAG_BMASK; | |
417 | } else { | |
418 | env->CP0_ErrorEPC = env->active_tc.PC; | |
419 | } | |
420 | env->CP0_Status |= (1 << CP0St_ERL) | (1 << CP0St_BEV); | |
421 | env->hflags |= MIPS_HFLAG_64 | MIPS_HFLAG_CP0; | |
422 | env->hflags &= ~(MIPS_HFLAG_KSU); | |
423 | if (!(env->CP0_Status & (1 << CP0St_EXL))) | |
424 | env->CP0_Cause &= ~(1 << CP0Ca_BD); | |
425 | env->active_tc.PC = (int32_t)0xBFC00000; | |
426 | break; | |
427 | case EXCP_EXT_INTERRUPT: | |
428 | cause = 0; | |
429 | if (env->CP0_Cause & (1 << CP0Ca_IV)) | |
430 | offset = 0x200; | |
431 | goto set_EPC; | |
432 | case EXCP_LTLBL: | |
433 | cause = 1; | |
434 | goto set_EPC; | |
435 | case EXCP_TLBL: | |
436 | cause = 2; | |
437 | if (env->error_code == 1 && !(env->CP0_Status & (1 << CP0St_EXL))) { | |
0eaef5aa | 438 | #if defined(TARGET_MIPS64) |
932e71cd AJ |
439 | int R = env->CP0_BadVAddr >> 62; |
440 | int UX = (env->CP0_Status & (1 << CP0St_UX)) != 0; | |
441 | int SX = (env->CP0_Status & (1 << CP0St_SX)) != 0; | |
442 | int KX = (env->CP0_Status & (1 << CP0St_KX)) != 0; | |
0eaef5aa | 443 | |
932e71cd AJ |
444 | if ((R == 0 && UX) || (R == 1 && SX) || (R == 3 && KX)) |
445 | offset = 0x080; | |
446 | else | |
0eaef5aa | 447 | #endif |
932e71cd AJ |
448 | offset = 0x000; |
449 | } | |
450 | goto set_EPC; | |
451 | case EXCP_TLBS: | |
452 | cause = 3; | |
453 | if (env->error_code == 1 && !(env->CP0_Status & (1 << CP0St_EXL))) { | |
0eaef5aa | 454 | #if defined(TARGET_MIPS64) |
932e71cd AJ |
455 | int R = env->CP0_BadVAddr >> 62; |
456 | int UX = (env->CP0_Status & (1 << CP0St_UX)) != 0; | |
457 | int SX = (env->CP0_Status & (1 << CP0St_SX)) != 0; | |
458 | int KX = (env->CP0_Status & (1 << CP0St_KX)) != 0; | |
0eaef5aa | 459 | |
932e71cd AJ |
460 | if ((R == 0 && UX) || (R == 1 && SX) || (R == 3 && KX)) |
461 | offset = 0x080; | |
462 | else | |
0eaef5aa | 463 | #endif |
932e71cd AJ |
464 | offset = 0x000; |
465 | } | |
466 | goto set_EPC; | |
467 | case EXCP_AdEL: | |
468 | cause = 4; | |
469 | goto set_EPC; | |
470 | case EXCP_AdES: | |
471 | cause = 5; | |
472 | goto set_EPC; | |
473 | case EXCP_IBE: | |
474 | cause = 6; | |
475 | goto set_EPC; | |
476 | case EXCP_DBE: | |
477 | cause = 7; | |
478 | goto set_EPC; | |
479 | case EXCP_SYSCALL: | |
480 | cause = 8; | |
481 | goto set_EPC; | |
482 | case EXCP_BREAK: | |
483 | cause = 9; | |
484 | goto set_EPC; | |
485 | case EXCP_RI: | |
486 | cause = 10; | |
487 | goto set_EPC; | |
488 | case EXCP_CpU: | |
489 | cause = 11; | |
490 | env->CP0_Cause = (env->CP0_Cause & ~(0x3 << CP0Ca_CE)) | | |
491 | (env->error_code << CP0Ca_CE); | |
492 | goto set_EPC; | |
493 | case EXCP_OVERFLOW: | |
494 | cause = 12; | |
495 | goto set_EPC; | |
496 | case EXCP_TRAP: | |
497 | cause = 13; | |
498 | goto set_EPC; | |
499 | case EXCP_FPE: | |
500 | cause = 15; | |
501 | goto set_EPC; | |
502 | case EXCP_C2E: | |
503 | cause = 18; | |
504 | goto set_EPC; | |
505 | case EXCP_MDMX: | |
506 | cause = 22; | |
507 | goto set_EPC; | |
508 | case EXCP_DWATCH: | |
509 | cause = 23; | |
510 | /* XXX: TODO: manage defered watch exceptions */ | |
511 | goto set_EPC; | |
512 | case EXCP_MCHECK: | |
513 | cause = 24; | |
514 | goto set_EPC; | |
515 | case EXCP_THREAD: | |
516 | cause = 25; | |
517 | goto set_EPC; | |
518 | case EXCP_CACHE: | |
519 | cause = 30; | |
520 | if (env->CP0_Status & (1 << CP0St_BEV)) { | |
521 | offset = 0x100; | |
522 | } else { | |
523 | offset = 0x20000100; | |
524 | } | |
0eaef5aa | 525 | set_EPC: |
932e71cd AJ |
526 | if (!(env->CP0_Status & (1 << CP0St_EXL))) { |
527 | if (env->hflags & MIPS_HFLAG_BMASK) { | |
528 | /* If the exception was raised from a delay slot, | |
529 | come back to the jump. */ | |
530 | env->CP0_EPC = env->active_tc.PC - 4; | |
531 | env->CP0_Cause |= (1 << CP0Ca_BD); | |
0eaef5aa | 532 | } else { |
932e71cd AJ |
533 | env->CP0_EPC = env->active_tc.PC; |
534 | env->CP0_Cause &= ~(1 << CP0Ca_BD); | |
0eaef5aa | 535 | } |
932e71cd AJ |
536 | env->CP0_Status |= (1 << CP0St_EXL); |
537 | env->hflags |= MIPS_HFLAG_64 | MIPS_HFLAG_CP0; | |
538 | env->hflags &= ~(MIPS_HFLAG_KSU); | |
6af0bf9c | 539 | } |
932e71cd AJ |
540 | env->hflags &= ~MIPS_HFLAG_BMASK; |
541 | if (env->CP0_Status & (1 << CP0St_BEV)) { | |
542 | env->active_tc.PC = (int32_t)0xBFC00200; | |
543 | } else { | |
544 | env->active_tc.PC = (int32_t)(env->CP0_EBase & ~0x3ff); | |
6af0bf9c | 545 | } |
932e71cd AJ |
546 | env->active_tc.PC += offset; |
547 | env->CP0_Cause = (env->CP0_Cause & ~(0x1f << CP0Ca_EC)) | (cause << CP0Ca_EC); | |
548 | break; | |
549 | default: | |
93fcfe39 | 550 | qemu_log("Invalid MIPS exception %d. Exiting\n", env->exception_index); |
932e71cd AJ |
551 | printf("Invalid MIPS exception %d. Exiting\n", env->exception_index); |
552 | exit(1); | |
553 | } | |
93fcfe39 AL |
554 | if (qemu_log_enabled() && env->exception_index != EXCP_EXT_INTERRUPT) { |
555 | qemu_log("%s: PC " TARGET_FMT_lx " EPC " TARGET_FMT_lx " cause %d\n" | |
932e71cd AJ |
556 | " S %08x C %08x A " TARGET_FMT_lx " D " TARGET_FMT_lx "\n", |
557 | __func__, env->active_tc.PC, env->CP0_EPC, cause, | |
558 | env->CP0_Status, env->CP0_Cause, env->CP0_BadVAddr, | |
559 | env->CP0_DEPC); | |
6af0bf9c | 560 | } |
932e71cd | 561 | #endif |
6af0bf9c FB |
562 | env->exception_index = EXCP_NONE; |
563 | } | |
2ee4aed8 | 564 | |
29929e34 | 565 | void r4k_invalidate_tlb (CPUState *env, int idx, int use_extra) |
2ee4aed8 | 566 | { |
c227f099 | 567 | r4k_tlb_t *tlb; |
3b1c8be4 TS |
568 | target_ulong addr; |
569 | target_ulong end; | |
570 | uint8_t ASID = env->CP0_EntryHi & 0xFF; | |
571 | target_ulong mask; | |
2ee4aed8 | 572 | |
ead9360e | 573 | tlb = &env->tlb->mmu.r4k.tlb[idx]; |
f2e9ebef | 574 | /* The qemu TLB is flushed when the ASID changes, so no need to |
2ee4aed8 FB |
575 | flush these entries again. */ |
576 | if (tlb->G == 0 && tlb->ASID != ASID) { | |
577 | return; | |
578 | } | |
579 | ||
ead9360e | 580 | if (use_extra && env->tlb->tlb_in_use < MIPS_TLB_MAX) { |
2ee4aed8 | 581 | /* For tlbwr, we can shadow the discarded entry into |
6958549d AJ |
582 | a new (fake) TLB entry, as long as the guest can not |
583 | tell that it's there. */ | |
ead9360e TS |
584 | env->tlb->mmu.r4k.tlb[env->tlb->tlb_in_use] = *tlb; |
585 | env->tlb->tlb_in_use++; | |
2ee4aed8 FB |
586 | return; |
587 | } | |
588 | ||
3b1c8be4 | 589 | /* 1k pages are not supported. */ |
f2e9ebef | 590 | mask = tlb->PageMask | ~(TARGET_PAGE_MASK << 1); |
3b1c8be4 | 591 | if (tlb->V0) { |
f2e9ebef | 592 | addr = tlb->VPN & ~mask; |
d26bc211 | 593 | #if defined(TARGET_MIPS64) |
e034e2c3 | 594 | if (addr >= (0xFFFFFFFF80000000ULL & env->SEGMask)) { |
100ce988 TS |
595 | addr |= 0x3FFFFF0000000000ULL; |
596 | } | |
597 | #endif | |
3b1c8be4 TS |
598 | end = addr | (mask >> 1); |
599 | while (addr < end) { | |
600 | tlb_flush_page (env, addr); | |
601 | addr += TARGET_PAGE_SIZE; | |
602 | } | |
603 | } | |
604 | if (tlb->V1) { | |
f2e9ebef | 605 | addr = (tlb->VPN & ~mask) | ((mask >> 1) + 1); |
d26bc211 | 606 | #if defined(TARGET_MIPS64) |
e034e2c3 | 607 | if (addr >= (0xFFFFFFFF80000000ULL & env->SEGMask)) { |
100ce988 TS |
608 | addr |= 0x3FFFFF0000000000ULL; |
609 | } | |
610 | #endif | |
3b1c8be4 | 611 | end = addr | mask; |
53715e48 | 612 | while (addr - 1 < end) { |
3b1c8be4 TS |
613 | tlb_flush_page (env, addr); |
614 | addr += TARGET_PAGE_SIZE; | |
615 | } | |
616 | } | |
2ee4aed8 | 617 | } |