]>
Commit | Line | Data |
---|---|---|
67e999be FB |
1 | /* |
2 | * QEMU Sparc32 DMA controller emulation | |
3 | * | |
4 | * Copyright (c) 2006 Fabrice Bellard | |
5 | * | |
6f57bbf4 AT |
6 | * Modifications: |
7 | * 2010-Feb-14 Artyom Tarasenko : reworked irq generation | |
8 | * | |
67e999be FB |
9 | * Permission is hereby granted, free of charge, to any person obtaining a copy |
10 | * of this software and associated documentation files (the "Software"), to deal | |
11 | * in the Software without restriction, including without limitation the rights | |
12 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | |
13 | * copies of the Software, and to permit persons to whom the Software is | |
14 | * furnished to do so, subject to the following conditions: | |
15 | * | |
16 | * The above copyright notice and this permission notice shall be included in | |
17 | * all copies or substantial portions of the Software. | |
18 | * | |
19 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | |
20 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | |
21 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | |
22 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | |
23 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | |
24 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | |
25 | * THE SOFTWARE. | |
26 | */ | |
6f6260c7 | 27 | |
0430891c | 28 | #include "qemu/osdep.h" |
83c9f4ca | 29 | #include "hw/hw.h" |
0d09e41a PB |
30 | #include "hw/sparc/sparc32_dma.h" |
31 | #include "hw/sparc/sun4m.h" | |
83c9f4ca | 32 | #include "hw/sysbus.h" |
97bf4851 | 33 | #include "trace.h" |
67e999be FB |
34 | |
35 | /* | |
36 | * This is the DMA controller part of chip STP2000 (Master I/O), also | |
37 | * produced as NCR89C100. See | |
38 | * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR89C100.txt | |
39 | * and | |
40 | * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/DMA2.txt | |
41 | */ | |
42 | ||
5aca8c3b BS |
43 | #define DMA_REGS 4 |
44 | #define DMA_SIZE (4 * sizeof(uint32_t)) | |
09723aa1 BS |
45 | /* We need the mask, because one instance of the device is not page |
46 | aligned (ledma, start address 0x0010) */ | |
47 | #define DMA_MASK (DMA_SIZE - 1) | |
e0087e61 | 48 | /* OBP says 0x20 bytes for ledma, the extras are aliased to espdma */ |
86d1c388 BB |
49 | #define DMA_ETH_SIZE (8 * sizeof(uint32_t)) |
50 | #define DMA_MAX_REG_OFFSET (2 * DMA_SIZE - 1) | |
67e999be FB |
51 | |
52 | #define DMA_VER 0xa0000000 | |
53 | #define DMA_INTR 1 | |
54 | #define DMA_INTREN 0x10 | |
55 | #define DMA_WRITE_MEM 0x100 | |
73d74342 | 56 | #define DMA_EN 0x200 |
67e999be | 57 | #define DMA_LOADED 0x04000000 |
5aca8c3b | 58 | #define DMA_DRAIN_FIFO 0x40 |
67e999be FB |
59 | #define DMA_RESET 0x80 |
60 | ||
65899fe3 AT |
61 | /* XXX SCSI and ethernet should have different read-only bit masks */ |
62 | #define DMA_CSR_RO_MASK 0xfe000007 | |
63 | ||
70cd8d4b AF |
64 | #define TYPE_SPARC32_DMA "sparc32_dma" |
65 | #define SPARC32_DMA(obj) OBJECT_CHECK(DMAState, (obj), TYPE_SPARC32_DMA) | |
66 | ||
67e999be FB |
67 | typedef struct DMAState DMAState; |
68 | ||
69 | struct DMAState { | |
70cd8d4b AF |
70 | SysBusDevice parent_obj; |
71 | ||
d6c5f066 | 72 | MemoryRegion iomem; |
67e999be | 73 | uint32_t dmaregs[DMA_REGS]; |
5aca8c3b | 74 | qemu_irq irq; |
2d069bab | 75 | void *iommu; |
73d74342 | 76 | qemu_irq gpio[2]; |
86d1c388 | 77 | uint32_t is_ledma; |
73d74342 BS |
78 | }; |
79 | ||
80 | enum { | |
81 | GPIO_RESET = 0, | |
82 | GPIO_DMA, | |
67e999be FB |
83 | }; |
84 | ||
9b94dc32 | 85 | /* Note: on sparc, the lance 16 bit bus is swapped */ |
a8170e5e | 86 | void ledma_memory_read(void *opaque, hwaddr addr, |
9b94dc32 | 87 | uint8_t *buf, int len, int do_bswap) |
67e999be FB |
88 | { |
89 | DMAState *s = opaque; | |
9b94dc32 | 90 | int i; |
67e999be | 91 | |
5aca8c3b | 92 | addr |= s->dmaregs[3]; |
97bf4851 | 93 | trace_ledma_memory_read(addr); |
9b94dc32 FB |
94 | if (do_bswap) { |
95 | sparc_iommu_memory_read(s->iommu, addr, buf, len); | |
96 | } else { | |
97 | addr &= ~1; | |
98 | len &= ~1; | |
99 | sparc_iommu_memory_read(s->iommu, addr, buf, len); | |
100 | for(i = 0; i < len; i += 2) { | |
101 | bswap16s((uint16_t *)(buf + i)); | |
102 | } | |
103 | } | |
67e999be FB |
104 | } |
105 | ||
a8170e5e | 106 | void ledma_memory_write(void *opaque, hwaddr addr, |
9b94dc32 | 107 | uint8_t *buf, int len, int do_bswap) |
67e999be FB |
108 | { |
109 | DMAState *s = opaque; | |
9b94dc32 FB |
110 | int l, i; |
111 | uint16_t tmp_buf[32]; | |
67e999be | 112 | |
5aca8c3b | 113 | addr |= s->dmaregs[3]; |
97bf4851 | 114 | trace_ledma_memory_write(addr); |
9b94dc32 FB |
115 | if (do_bswap) { |
116 | sparc_iommu_memory_write(s->iommu, addr, buf, len); | |
117 | } else { | |
118 | addr &= ~1; | |
119 | len &= ~1; | |
120 | while (len > 0) { | |
121 | l = len; | |
122 | if (l > sizeof(tmp_buf)) | |
123 | l = sizeof(tmp_buf); | |
124 | for(i = 0; i < l; i += 2) { | |
125 | tmp_buf[i >> 1] = bswap16(*(uint16_t *)(buf + i)); | |
126 | } | |
127 | sparc_iommu_memory_write(s->iommu, addr, (uint8_t *)tmp_buf, l); | |
128 | len -= l; | |
129 | buf += l; | |
130 | addr += l; | |
131 | } | |
132 | } | |
67e999be FB |
133 | } |
134 | ||
70c0de96 | 135 | static void dma_set_irq(void *opaque, int irq, int level) |
67e999be FB |
136 | { |
137 | DMAState *s = opaque; | |
70c0de96 | 138 | if (level) { |
70c0de96 | 139 | s->dmaregs[0] |= DMA_INTR; |
6f57bbf4 | 140 | if (s->dmaregs[0] & DMA_INTREN) { |
97bf4851 | 141 | trace_sparc32_dma_set_irq_raise(); |
6f57bbf4 AT |
142 | qemu_irq_raise(s->irq); |
143 | } | |
70c0de96 | 144 | } else { |
6f57bbf4 AT |
145 | if (s->dmaregs[0] & DMA_INTR) { |
146 | s->dmaregs[0] &= ~DMA_INTR; | |
147 | if (s->dmaregs[0] & DMA_INTREN) { | |
97bf4851 | 148 | trace_sparc32_dma_set_irq_lower(); |
6f57bbf4 AT |
149 | qemu_irq_lower(s->irq); |
150 | } | |
151 | } | |
70c0de96 | 152 | } |
67e999be FB |
153 | } |
154 | ||
155 | void espdma_memory_read(void *opaque, uint8_t *buf, int len) | |
156 | { | |
157 | DMAState *s = opaque; | |
158 | ||
97bf4851 | 159 | trace_espdma_memory_read(s->dmaregs[1]); |
67e999be | 160 | sparc_iommu_memory_read(s->iommu, s->dmaregs[1], buf, len); |
67e999be FB |
161 | s->dmaregs[1] += len; |
162 | } | |
163 | ||
164 | void espdma_memory_write(void *opaque, uint8_t *buf, int len) | |
165 | { | |
166 | DMAState *s = opaque; | |
167 | ||
97bf4851 | 168 | trace_espdma_memory_write(s->dmaregs[1]); |
67e999be | 169 | sparc_iommu_memory_write(s->iommu, s->dmaregs[1], buf, len); |
67e999be FB |
170 | s->dmaregs[1] += len; |
171 | } | |
172 | ||
a8170e5e | 173 | static uint64_t dma_mem_read(void *opaque, hwaddr addr, |
d6c5f066 | 174 | unsigned size) |
67e999be FB |
175 | { |
176 | DMAState *s = opaque; | |
177 | uint32_t saddr; | |
178 | ||
86d1c388 | 179 | if (s->is_ledma && (addr > DMA_MAX_REG_OFFSET)) { |
e0087e61 BB |
180 | /* aliased to espdma, but we can't get there from here */ |
181 | /* buggy driver if using undocumented behavior, just return 0 */ | |
182 | trace_sparc32_dma_mem_readl(addr, 0); | |
183 | return 0; | |
86d1c388 | 184 | } |
09723aa1 | 185 | saddr = (addr & DMA_MASK) >> 2; |
97bf4851 | 186 | trace_sparc32_dma_mem_readl(addr, s->dmaregs[saddr]); |
67e999be FB |
187 | return s->dmaregs[saddr]; |
188 | } | |
189 | ||
a8170e5e | 190 | static void dma_mem_write(void *opaque, hwaddr addr, |
d6c5f066 | 191 | uint64_t val, unsigned size) |
67e999be FB |
192 | { |
193 | DMAState *s = opaque; | |
194 | uint32_t saddr; | |
195 | ||
86d1c388 | 196 | if (s->is_ledma && (addr > DMA_MAX_REG_OFFSET)) { |
e0087e61 BB |
197 | /* aliased to espdma, but we can't get there from here */ |
198 | trace_sparc32_dma_mem_writel(addr, 0, val); | |
199 | return; | |
86d1c388 | 200 | } |
09723aa1 | 201 | saddr = (addr & DMA_MASK) >> 2; |
97bf4851 | 202 | trace_sparc32_dma_mem_writel(addr, s->dmaregs[saddr], val); |
67e999be FB |
203 | switch (saddr) { |
204 | case 0: | |
6f57bbf4 | 205 | if (val & DMA_INTREN) { |
65899fe3 | 206 | if (s->dmaregs[0] & DMA_INTR) { |
97bf4851 | 207 | trace_sparc32_dma_set_irq_raise(); |
6f57bbf4 AT |
208 | qemu_irq_raise(s->irq); |
209 | } | |
210 | } else { | |
211 | if (s->dmaregs[0] & (DMA_INTR | DMA_INTREN)) { | |
97bf4851 | 212 | trace_sparc32_dma_set_irq_lower(); |
6f57bbf4 AT |
213 | qemu_irq_lower(s->irq); |
214 | } | |
d537cf6c | 215 | } |
67e999be | 216 | if (val & DMA_RESET) { |
73d74342 BS |
217 | qemu_irq_raise(s->gpio[GPIO_RESET]); |
218 | qemu_irq_lower(s->gpio[GPIO_RESET]); | |
5aca8c3b BS |
219 | } else if (val & DMA_DRAIN_FIFO) { |
220 | val &= ~DMA_DRAIN_FIFO; | |
67e999be | 221 | } else if (val == 0) |
5aca8c3b | 222 | val = DMA_DRAIN_FIFO; |
73d74342 BS |
223 | |
224 | if (val & DMA_EN && !(s->dmaregs[0] & DMA_EN)) { | |
97bf4851 | 225 | trace_sparc32_dma_enable_raise(); |
73d74342 BS |
226 | qemu_irq_raise(s->gpio[GPIO_DMA]); |
227 | } else if (!(val & DMA_EN) && !!(s->dmaregs[0] & DMA_EN)) { | |
97bf4851 | 228 | trace_sparc32_dma_enable_lower(); |
73d74342 BS |
229 | qemu_irq_lower(s->gpio[GPIO_DMA]); |
230 | } | |
231 | ||
65899fe3 | 232 | val &= ~DMA_CSR_RO_MASK; |
67e999be | 233 | val |= DMA_VER; |
65899fe3 | 234 | s->dmaregs[0] = (s->dmaregs[0] & DMA_CSR_RO_MASK) | val; |
67e999be FB |
235 | break; |
236 | case 1: | |
237 | s->dmaregs[0] |= DMA_LOADED; | |
65899fe3 | 238 | /* fall through */ |
67e999be | 239 | default: |
65899fe3 | 240 | s->dmaregs[saddr] = val; |
67e999be FB |
241 | break; |
242 | } | |
67e999be FB |
243 | } |
244 | ||
d6c5f066 AK |
245 | static const MemoryRegionOps dma_mem_ops = { |
246 | .read = dma_mem_read, | |
247 | .write = dma_mem_write, | |
248 | .endianness = DEVICE_NATIVE_ENDIAN, | |
249 | .valid = { | |
250 | .min_access_size = 4, | |
251 | .max_access_size = 4, | |
252 | }, | |
67e999be FB |
253 | }; |
254 | ||
49ef6c90 | 255 | static void dma_reset(DeviceState *d) |
67e999be | 256 | { |
70cd8d4b | 257 | DMAState *s = SPARC32_DMA(d); |
67e999be | 258 | |
5aca8c3b | 259 | memset(s->dmaregs, 0, DMA_SIZE); |
67e999be | 260 | s->dmaregs[0] = DMA_VER; |
67e999be FB |
261 | } |
262 | ||
75c497dc BS |
263 | static const VMStateDescription vmstate_dma = { |
264 | .name ="sparc32_dma", | |
265 | .version_id = 2, | |
266 | .minimum_version_id = 2, | |
35d08458 | 267 | .fields = (VMStateField[]) { |
75c497dc BS |
268 | VMSTATE_UINT32_ARRAY(dmaregs, DMAState, DMA_REGS), |
269 | VMSTATE_END_OF_LIST() | |
270 | } | |
271 | }; | |
67e999be | 272 | |
70cd8d4b | 273 | static int sparc32_dma_init1(SysBusDevice *sbd) |
6f6260c7 | 274 | { |
70cd8d4b AF |
275 | DeviceState *dev = DEVICE(sbd); |
276 | DMAState *s = SPARC32_DMA(dev); | |
86d1c388 | 277 | int reg_size; |
67e999be | 278 | |
70cd8d4b | 279 | sysbus_init_irq(sbd, &s->irq); |
67e999be | 280 | |
86d1c388 | 281 | reg_size = s->is_ledma ? DMA_ETH_SIZE : DMA_SIZE; |
3eadad55 PB |
282 | memory_region_init_io(&s->iomem, OBJECT(s), &dma_mem_ops, s, |
283 | "dma", reg_size); | |
70cd8d4b | 284 | sysbus_init_mmio(sbd, &s->iomem); |
67e999be | 285 | |
70cd8d4b AF |
286 | qdev_init_gpio_in(dev, dma_set_irq, 1); |
287 | qdev_init_gpio_out(dev, s->gpio, 2); | |
49ef6c90 | 288 | |
81a322d4 | 289 | return 0; |
6f6260c7 | 290 | } |
67e999be | 291 | |
999e12bb AL |
292 | static Property sparc32_dma_properties[] = { |
293 | DEFINE_PROP_PTR("iommu_opaque", DMAState, iommu), | |
294 | DEFINE_PROP_UINT32("is_ledma", DMAState, is_ledma, 0), | |
295 | DEFINE_PROP_END_OF_LIST(), | |
296 | }; | |
297 | ||
298 | static void sparc32_dma_class_init(ObjectClass *klass, void *data) | |
299 | { | |
39bffca2 | 300 | DeviceClass *dc = DEVICE_CLASS(klass); |
999e12bb AL |
301 | SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass); |
302 | ||
303 | k->init = sparc32_dma_init1; | |
39bffca2 AL |
304 | dc->reset = dma_reset; |
305 | dc->vmsd = &vmstate_dma; | |
306 | dc->props = sparc32_dma_properties; | |
1b111dc1 MA |
307 | /* Reason: pointer property "iommu_opaque" */ |
308 | dc->cannot_instantiate_with_device_add_yet = true; | |
999e12bb AL |
309 | } |
310 | ||
8c43a6f0 | 311 | static const TypeInfo sparc32_dma_info = { |
70cd8d4b | 312 | .name = TYPE_SPARC32_DMA, |
39bffca2 AL |
313 | .parent = TYPE_SYS_BUS_DEVICE, |
314 | .instance_size = sizeof(DMAState), | |
315 | .class_init = sparc32_dma_class_init, | |
6f6260c7 BS |
316 | }; |
317 | ||
83f7d43a | 318 | static void sparc32_dma_register_types(void) |
6f6260c7 | 319 | { |
39bffca2 | 320 | type_register_static(&sparc32_dma_info); |
67e999be | 321 | } |
6f6260c7 | 322 | |
83f7d43a | 323 | type_init(sparc32_dma_register_types) |