]>
Commit | Line | Data |
---|---|---|
dec9c2d4 AF |
1 | /* |
2 | * QEMU ARM CPU | |
3 | * | |
4 | * Copyright (c) 2012 SUSE LINUX Products GmbH | |
5 | * | |
6 | * This program is free software; you can redistribute it and/or | |
7 | * modify it under the terms of the GNU General Public License | |
8 | * as published by the Free Software Foundation; either version 2 | |
9 | * of the License, or (at your option) any later version. | |
10 | * | |
11 | * This program is distributed in the hope that it will be useful, | |
12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
14 | * GNU General Public License for more details. | |
15 | * | |
16 | * You should have received a copy of the GNU General Public License | |
17 | * along with this program; if not, see | |
18 | * <http://www.gnu.org/licenses/gpl-2.0.html> | |
19 | */ | |
20 | ||
778c3a06 | 21 | #include "cpu.h" |
ccd38087 | 22 | #include "internals.h" |
dec9c2d4 | 23 | #include "qemu-common.h" |
5de16430 | 24 | #include "hw/qdev-properties.h" |
07a5b0d2 | 25 | #include "qapi/qmp/qerror.h" |
3c30dd5a PM |
26 | #if !defined(CONFIG_USER_ONLY) |
27 | #include "hw/loader.h" | |
28 | #endif | |
7c1840b6 | 29 | #include "hw/arm/arm.h" |
9c17d615 | 30 | #include "sysemu/sysemu.h" |
7c1840b6 | 31 | #include "sysemu/kvm.h" |
50a2c6e5 | 32 | #include "kvm_arm.h" |
dec9c2d4 | 33 | |
f45748f1 AF |
34 | static void arm_cpu_set_pc(CPUState *cs, vaddr value) |
35 | { | |
36 | ARMCPU *cpu = ARM_CPU(cs); | |
37 | ||
38 | cpu->env.regs[15] = value; | |
39 | } | |
40 | ||
8c2e1b00 AF |
41 | static bool arm_cpu_has_work(CPUState *cs) |
42 | { | |
543486db RH |
43 | ARMCPU *cpu = ARM_CPU(cs); |
44 | ||
45 | return !cpu->powered_off | |
46 | && cs->interrupt_request & | |
136e67e9 EI |
47 | (CPU_INTERRUPT_FIQ | CPU_INTERRUPT_HARD |
48 | | CPU_INTERRUPT_VFIQ | CPU_INTERRUPT_VIRQ | |
49 | | CPU_INTERRUPT_EXITTB); | |
8c2e1b00 AF |
50 | } |
51 | ||
4b6a83fb PM |
52 | static void cp_reg_reset(gpointer key, gpointer value, gpointer opaque) |
53 | { | |
54 | /* Reset a single ARMCPRegInfo register */ | |
55 | ARMCPRegInfo *ri = value; | |
56 | ARMCPU *cpu = opaque; | |
57 | ||
58 | if (ri->type & ARM_CP_SPECIAL) { | |
59 | return; | |
60 | } | |
61 | ||
62 | if (ri->resetfn) { | |
63 | ri->resetfn(&cpu->env, ri); | |
64 | return; | |
65 | } | |
66 | ||
67 | /* A zero offset is never possible as it would be regs[0] | |
68 | * so we use it to indicate that reset is being handled elsewhere. | |
69 | * This is basically only used for fields in non-core coprocessors | |
70 | * (like the pxa2xx ones). | |
71 | */ | |
72 | if (!ri->fieldoffset) { | |
73 | return; | |
74 | } | |
75 | ||
67ed771d | 76 | if (cpreg_field_is_64bit(ri)) { |
4b6a83fb PM |
77 | CPREG_FIELD64(&cpu->env, ri) = ri->resetvalue; |
78 | } else { | |
79 | CPREG_FIELD32(&cpu->env, ri) = ri->resetvalue; | |
80 | } | |
81 | } | |
82 | ||
dec9c2d4 AF |
83 | /* CPUClass::reset() */ |
84 | static void arm_cpu_reset(CPUState *s) | |
85 | { | |
86 | ARMCPU *cpu = ARM_CPU(s); | |
87 | ARMCPUClass *acc = ARM_CPU_GET_CLASS(cpu); | |
3c30dd5a | 88 | CPUARMState *env = &cpu->env; |
3c30dd5a | 89 | |
dec9c2d4 AF |
90 | acc->parent_reset(s); |
91 | ||
f0c3c505 | 92 | memset(env, 0, offsetof(CPUARMState, features)); |
4b6a83fb | 93 | g_hash_table_foreach(cpu->cp_regs, cp_reg_reset, cpu); |
3c30dd5a PM |
94 | env->vfp.xregs[ARM_VFP_FPSID] = cpu->reset_fpsid; |
95 | env->vfp.xregs[ARM_VFP_MVFR0] = cpu->mvfr0; | |
96 | env->vfp.xregs[ARM_VFP_MVFR1] = cpu->mvfr1; | |
a50c0f51 | 97 | env->vfp.xregs[ARM_VFP_MVFR2] = cpu->mvfr2; |
3c30dd5a | 98 | |
543486db RH |
99 | cpu->powered_off = cpu->start_powered_off; |
100 | s->halted = cpu->start_powered_off; | |
101 | ||
3c30dd5a PM |
102 | if (arm_feature(env, ARM_FEATURE_IWMMXT)) { |
103 | env->iwmmxt.cregs[ARM_IWMMXT_wCID] = 0x69051000 | 'Q'; | |
104 | } | |
105 | ||
3926cc84 AG |
106 | if (arm_feature(env, ARM_FEATURE_AARCH64)) { |
107 | /* 64 bit CPUs always start in 64 bit mode */ | |
108 | env->aarch64 = 1; | |
d356312f PM |
109 | #if defined(CONFIG_USER_ONLY) |
110 | env->pstate = PSTATE_MODE_EL0t; | |
14e5f106 | 111 | /* Userspace expects access to DC ZVA, CTL_EL0 and the cache ops */ |
137feaa9 | 112 | env->cp15.sctlr_el[1] |= SCTLR_UCT | SCTLR_UCI | SCTLR_DZE; |
8c6afa6a PM |
113 | /* and to the FP/Neon instructions */ |
114 | env->cp15.c1_coproc = deposit64(env->cp15.c1_coproc, 20, 2, 3); | |
d356312f | 115 | #else |
4cc35614 | 116 | env->pstate = PSTATE_MODE_EL1h; |
3933443e | 117 | env->pc = cpu->rvbar; |
8c6afa6a PM |
118 | #endif |
119 | } else { | |
120 | #if defined(CONFIG_USER_ONLY) | |
121 | /* Userspace expects access to cp10 and cp11 for FP/Neon */ | |
122 | env->cp15.c1_coproc = deposit64(env->cp15.c1_coproc, 20, 4, 0xf); | |
d356312f | 123 | #endif |
3926cc84 AG |
124 | } |
125 | ||
3c30dd5a PM |
126 | #if defined(CONFIG_USER_ONLY) |
127 | env->uncached_cpsr = ARM_CPU_MODE_USR; | |
128 | /* For user mode we must enable access to coprocessors */ | |
129 | env->vfp.xregs[ARM_VFP_FPEXC] = 1 << 30; | |
130 | if (arm_feature(env, ARM_FEATURE_IWMMXT)) { | |
131 | env->cp15.c15_cpar = 3; | |
132 | } else if (arm_feature(env, ARM_FEATURE_XSCALE)) { | |
133 | env->cp15.c15_cpar = 1; | |
134 | } | |
135 | #else | |
136 | /* SVC mode with interrupts disabled. */ | |
4cc35614 PM |
137 | env->uncached_cpsr = ARM_CPU_MODE_SVC; |
138 | env->daif = PSTATE_D | PSTATE_A | PSTATE_I | PSTATE_F; | |
3c30dd5a | 139 | /* On ARMv7-M the CPSR_I is the value of the PRIMASK register, and is |
6e3cf5df MG |
140 | * clear at reset. Initial SP and PC are loaded from ROM. |
141 | */ | |
3c30dd5a | 142 | if (IS_M(env)) { |
6e3cf5df MG |
143 | uint32_t initial_msp; /* Loaded from 0x0 */ |
144 | uint32_t initial_pc; /* Loaded from 0x4 */ | |
3c30dd5a | 145 | uint8_t *rom; |
6e3cf5df | 146 | |
4cc35614 | 147 | env->daif &= ~PSTATE_I; |
3c30dd5a PM |
148 | rom = rom_ptr(0); |
149 | if (rom) { | |
6e3cf5df MG |
150 | /* Address zero is covered by ROM which hasn't yet been |
151 | * copied into physical memory. | |
152 | */ | |
153 | initial_msp = ldl_p(rom); | |
154 | initial_pc = ldl_p(rom + 4); | |
155 | } else { | |
156 | /* Address zero not covered by a ROM blob, or the ROM blob | |
157 | * is in non-modifiable memory and this is a second reset after | |
158 | * it got copied into memory. In the latter case, rom_ptr | |
159 | * will return a NULL pointer and we should use ldl_phys instead. | |
160 | */ | |
161 | initial_msp = ldl_phys(s->as, 0); | |
162 | initial_pc = ldl_phys(s->as, 4); | |
3c30dd5a | 163 | } |
6e3cf5df MG |
164 | |
165 | env->regs[13] = initial_msp & 0xFFFFFFFC; | |
166 | env->regs[15] = initial_pc & ~1; | |
167 | env->thumb = initial_pc & 1; | |
3c30dd5a | 168 | } |
387f9806 | 169 | |
137feaa9 FA |
170 | /* AArch32 has a hard highvec setting of 0xFFFF0000. If we are currently |
171 | * executing as AArch32 then check if highvecs are enabled and | |
172 | * adjust the PC accordingly. | |
173 | */ | |
174 | if (A32_BANKED_CURRENT_REG_GET(env, sctlr) & SCTLR_V) { | |
34bf7744 | 175 | env->regs[15] = 0xFFFF0000; |
387f9806 AP |
176 | } |
177 | ||
3c30dd5a | 178 | env->vfp.xregs[ARM_VFP_FPEXC] = 0; |
3c30dd5a PM |
179 | #endif |
180 | set_flush_to_zero(1, &env->vfp.standard_fp_status); | |
181 | set_flush_inputs_to_zero(1, &env->vfp.standard_fp_status); | |
182 | set_default_nan_mode(1, &env->vfp.standard_fp_status); | |
183 | set_float_detect_tininess(float_tininess_before_rounding, | |
184 | &env->vfp.fp_status); | |
185 | set_float_detect_tininess(float_tininess_before_rounding, | |
186 | &env->vfp.standard_fp_status); | |
00c8cb0a | 187 | tlb_flush(s, 1); |
50a2c6e5 PB |
188 | |
189 | #ifndef CONFIG_USER_ONLY | |
190 | if (kvm_enabled()) { | |
191 | kvm_arm_reset_vcpu(cpu); | |
192 | } | |
193 | #endif | |
9ee98ce8 | 194 | |
46747d15 | 195 | hw_breakpoint_update_all(cpu); |
9ee98ce8 | 196 | hw_watchpoint_update_all(cpu); |
dec9c2d4 AF |
197 | } |
198 | ||
e8925712 RH |
199 | bool arm_cpu_exec_interrupt(CPUState *cs, int interrupt_request) |
200 | { | |
201 | CPUClass *cc = CPU_GET_CLASS(cs); | |
e8925712 RH |
202 | bool ret = false; |
203 | ||
204 | if (interrupt_request & CPU_INTERRUPT_FIQ | |
043b7f8d | 205 | && arm_excp_unmasked(cs, EXCP_FIQ)) { |
e8925712 RH |
206 | cs->exception_index = EXCP_FIQ; |
207 | cc->do_interrupt(cs); | |
208 | ret = true; | |
209 | } | |
e8925712 | 210 | if (interrupt_request & CPU_INTERRUPT_HARD |
043b7f8d | 211 | && arm_excp_unmasked(cs, EXCP_IRQ)) { |
e8925712 RH |
212 | cs->exception_index = EXCP_IRQ; |
213 | cc->do_interrupt(cs); | |
214 | ret = true; | |
215 | } | |
136e67e9 EI |
216 | if (interrupt_request & CPU_INTERRUPT_VIRQ |
217 | && arm_excp_unmasked(cs, EXCP_VIRQ)) { | |
218 | cs->exception_index = EXCP_VIRQ; | |
219 | cc->do_interrupt(cs); | |
220 | ret = true; | |
221 | } | |
222 | if (interrupt_request & CPU_INTERRUPT_VFIQ | |
223 | && arm_excp_unmasked(cs, EXCP_VFIQ)) { | |
224 | cs->exception_index = EXCP_VFIQ; | |
225 | cc->do_interrupt(cs); | |
226 | ret = true; | |
227 | } | |
e8925712 RH |
228 | |
229 | return ret; | |
230 | } | |
231 | ||
b5c633c5 PM |
232 | #if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64) |
233 | static bool arm_v7m_cpu_exec_interrupt(CPUState *cs, int interrupt_request) | |
234 | { | |
235 | CPUClass *cc = CPU_GET_CLASS(cs); | |
236 | ARMCPU *cpu = ARM_CPU(cs); | |
237 | CPUARMState *env = &cpu->env; | |
238 | bool ret = false; | |
239 | ||
240 | ||
241 | if (interrupt_request & CPU_INTERRUPT_FIQ | |
242 | && !(env->daif & PSTATE_F)) { | |
243 | cs->exception_index = EXCP_FIQ; | |
244 | cc->do_interrupt(cs); | |
245 | ret = true; | |
246 | } | |
247 | /* ARMv7-M interrupt return works by loading a magic value | |
248 | * into the PC. On real hardware the load causes the | |
249 | * return to occur. The qemu implementation performs the | |
250 | * jump normally, then does the exception return when the | |
251 | * CPU tries to execute code at the magic address. | |
252 | * This will cause the magic PC value to be pushed to | |
253 | * the stack if an interrupt occurred at the wrong time. | |
254 | * We avoid this by disabling interrupts when | |
255 | * pc contains a magic address. | |
256 | */ | |
257 | if (interrupt_request & CPU_INTERRUPT_HARD | |
258 | && !(env->daif & PSTATE_I) | |
259 | && (env->regs[15] < 0xfffffff0)) { | |
260 | cs->exception_index = EXCP_IRQ; | |
261 | cc->do_interrupt(cs); | |
262 | ret = true; | |
263 | } | |
264 | return ret; | |
265 | } | |
266 | #endif | |
267 | ||
7c1840b6 PM |
268 | #ifndef CONFIG_USER_ONLY |
269 | static void arm_cpu_set_irq(void *opaque, int irq, int level) | |
270 | { | |
271 | ARMCPU *cpu = opaque; | |
136e67e9 | 272 | CPUARMState *env = &cpu->env; |
7c1840b6 | 273 | CPUState *cs = CPU(cpu); |
136e67e9 EI |
274 | static const int mask[] = { |
275 | [ARM_CPU_IRQ] = CPU_INTERRUPT_HARD, | |
276 | [ARM_CPU_FIQ] = CPU_INTERRUPT_FIQ, | |
277 | [ARM_CPU_VIRQ] = CPU_INTERRUPT_VIRQ, | |
278 | [ARM_CPU_VFIQ] = CPU_INTERRUPT_VFIQ | |
279 | }; | |
7c1840b6 PM |
280 | |
281 | switch (irq) { | |
136e67e9 EI |
282 | case ARM_CPU_VIRQ: |
283 | case ARM_CPU_VFIQ: | |
284 | if (!arm_feature(env, ARM_FEATURE_EL2)) { | |
285 | hw_error("%s: Virtual interrupt line %d with no EL2 support\n", | |
286 | __func__, irq); | |
7c1840b6 | 287 | } |
136e67e9 EI |
288 | /* fall through */ |
289 | case ARM_CPU_IRQ: | |
7c1840b6 PM |
290 | case ARM_CPU_FIQ: |
291 | if (level) { | |
136e67e9 | 292 | cpu_interrupt(cs, mask[irq]); |
7c1840b6 | 293 | } else { |
136e67e9 | 294 | cpu_reset_interrupt(cs, mask[irq]); |
7c1840b6 PM |
295 | } |
296 | break; | |
297 | default: | |
298 | hw_error("arm_cpu_set_irq: Bad interrupt line %d\n", irq); | |
299 | } | |
300 | } | |
301 | ||
302 | static void arm_cpu_kvm_set_irq(void *opaque, int irq, int level) | |
303 | { | |
304 | #ifdef CONFIG_KVM | |
305 | ARMCPU *cpu = opaque; | |
306 | CPUState *cs = CPU(cpu); | |
307 | int kvm_irq = KVM_ARM_IRQ_TYPE_CPU << KVM_ARM_IRQ_TYPE_SHIFT; | |
308 | ||
309 | switch (irq) { | |
310 | case ARM_CPU_IRQ: | |
311 | kvm_irq |= KVM_ARM_IRQ_CPU_IRQ; | |
312 | break; | |
313 | case ARM_CPU_FIQ: | |
314 | kvm_irq |= KVM_ARM_IRQ_CPU_FIQ; | |
315 | break; | |
316 | default: | |
317 | hw_error("arm_cpu_kvm_set_irq: Bad interrupt line %d\n", irq); | |
318 | } | |
319 | kvm_irq |= cs->cpu_index << KVM_ARM_IRQ_VCPU_SHIFT; | |
320 | kvm_set_irq(kvm_state, kvm_irq, level ? 1 : 0); | |
321 | #endif | |
322 | } | |
323 | #endif | |
324 | ||
581be094 PM |
325 | static inline void set_feature(CPUARMState *env, int feature) |
326 | { | |
918f5dca | 327 | env->features |= 1ULL << feature; |
581be094 PM |
328 | } |
329 | ||
08828484 GB |
330 | static inline void unset_feature(CPUARMState *env, int feature) |
331 | { | |
332 | env->features &= ~(1ULL << feature); | |
333 | } | |
334 | ||
777dc784 PM |
335 | static void arm_cpu_initfn(Object *obj) |
336 | { | |
c05efcb1 | 337 | CPUState *cs = CPU(obj); |
777dc784 | 338 | ARMCPU *cpu = ARM_CPU(obj); |
79614b78 | 339 | static bool inited; |
777dc784 | 340 | |
c05efcb1 | 341 | cs->env_ptr = &cpu->env; |
777dc784 | 342 | cpu_exec_init(&cpu->env); |
4b6a83fb PM |
343 | cpu->cp_regs = g_hash_table_new_full(g_int_hash, g_int_equal, |
344 | g_free, g_free); | |
79614b78 | 345 | |
7c1840b6 PM |
346 | #ifndef CONFIG_USER_ONLY |
347 | /* Our inbound IRQ and FIQ lines */ | |
348 | if (kvm_enabled()) { | |
136e67e9 EI |
349 | /* VIRQ and VFIQ are unused with KVM but we add them to maintain |
350 | * the same interface as non-KVM CPUs. | |
351 | */ | |
352 | qdev_init_gpio_in(DEVICE(cpu), arm_cpu_kvm_set_irq, 4); | |
7c1840b6 | 353 | } else { |
136e67e9 | 354 | qdev_init_gpio_in(DEVICE(cpu), arm_cpu_set_irq, 4); |
7c1840b6 | 355 | } |
55d284af | 356 | |
bc72ad67 | 357 | cpu->gt_timer[GTIMER_PHYS] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE, |
55d284af | 358 | arm_gt_ptimer_cb, cpu); |
bc72ad67 | 359 | cpu->gt_timer[GTIMER_VIRT] = timer_new(QEMU_CLOCK_VIRTUAL, GTIMER_SCALE, |
55d284af PM |
360 | arm_gt_vtimer_cb, cpu); |
361 | qdev_init_gpio_out(DEVICE(cpu), cpu->gt_timer_outputs, | |
362 | ARRAY_SIZE(cpu->gt_timer_outputs)); | |
7c1840b6 PM |
363 | #endif |
364 | ||
54d3e3f5 PM |
365 | /* DTB consumers generally don't in fact care what the 'compatible' |
366 | * string is, so always provide some string and trust that a hypothetical | |
367 | * picky DTB consumer will also provide a helpful error message. | |
368 | */ | |
369 | cpu->dtb_compatible = "qemu,unknown"; | |
dd032e34 | 370 | cpu->psci_version = 1; /* By default assume PSCI v0.1 */ |
3541addc | 371 | cpu->kvm_target = QEMU_KVM_ARM_TARGET_NONE; |
54d3e3f5 | 372 | |
98128601 RH |
373 | if (tcg_enabled()) { |
374 | cpu->psci_version = 2; /* TCG implements PSCI 0.2 */ | |
375 | if (!inited) { | |
376 | inited = true; | |
377 | arm_translate_init(); | |
378 | } | |
79614b78 | 379 | } |
4b6a83fb PM |
380 | } |
381 | ||
07a5b0d2 | 382 | static Property arm_cpu_reset_cbar_property = |
f318cec6 | 383 | DEFINE_PROP_UINT64("reset-cbar", ARMCPU, reset_cbar, 0); |
07a5b0d2 | 384 | |
68e0a40a AP |
385 | static Property arm_cpu_reset_hivecs_property = |
386 | DEFINE_PROP_BOOL("reset-hivecs", ARMCPU, reset_hivecs, false); | |
387 | ||
3933443e PM |
388 | static Property arm_cpu_rvbar_property = |
389 | DEFINE_PROP_UINT64("rvbar", ARMCPU, rvbar, 0); | |
390 | ||
51942aee GB |
391 | static Property arm_cpu_has_el3_property = |
392 | DEFINE_PROP_BOOL("has_el3", ARMCPU, has_el3, true); | |
393 | ||
07a5b0d2 PC |
394 | static void arm_cpu_post_init(Object *obj) |
395 | { | |
396 | ARMCPU *cpu = ARM_CPU(obj); | |
07a5b0d2 | 397 | |
f318cec6 PM |
398 | if (arm_feature(&cpu->env, ARM_FEATURE_CBAR) || |
399 | arm_feature(&cpu->env, ARM_FEATURE_CBAR_RO)) { | |
07a5b0d2 | 400 | qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_cbar_property, |
5433a0a8 | 401 | &error_abort); |
07a5b0d2 | 402 | } |
68e0a40a AP |
403 | |
404 | if (!arm_feature(&cpu->env, ARM_FEATURE_M)) { | |
405 | qdev_property_add_static(DEVICE(obj), &arm_cpu_reset_hivecs_property, | |
5433a0a8 | 406 | &error_abort); |
68e0a40a | 407 | } |
3933443e PM |
408 | |
409 | if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { | |
410 | qdev_property_add_static(DEVICE(obj), &arm_cpu_rvbar_property, | |
411 | &error_abort); | |
412 | } | |
51942aee GB |
413 | |
414 | if (arm_feature(&cpu->env, ARM_FEATURE_EL3)) { | |
415 | /* Add the has_el3 state CPU property only if EL3 is allowed. This will | |
416 | * prevent "has_el3" from existing on CPUs which cannot support EL3. | |
417 | */ | |
418 | qdev_property_add_static(DEVICE(obj), &arm_cpu_has_el3_property, | |
419 | &error_abort); | |
420 | } | |
07a5b0d2 PC |
421 | } |
422 | ||
4b6a83fb PM |
423 | static void arm_cpu_finalizefn(Object *obj) |
424 | { | |
425 | ARMCPU *cpu = ARM_CPU(obj); | |
426 | g_hash_table_destroy(cpu->cp_regs); | |
777dc784 PM |
427 | } |
428 | ||
14969266 | 429 | static void arm_cpu_realizefn(DeviceState *dev, Error **errp) |
581be094 | 430 | { |
14a10fc3 | 431 | CPUState *cs = CPU(dev); |
14969266 AF |
432 | ARMCPU *cpu = ARM_CPU(dev); |
433 | ARMCPUClass *acc = ARM_CPU_GET_CLASS(dev); | |
581be094 | 434 | CPUARMState *env = &cpu->env; |
14969266 | 435 | |
581be094 | 436 | /* Some features automatically imply others: */ |
81e69fb0 MR |
437 | if (arm_feature(env, ARM_FEATURE_V8)) { |
438 | set_feature(env, ARM_FEATURE_V7); | |
439 | set_feature(env, ARM_FEATURE_ARM_DIV); | |
440 | set_feature(env, ARM_FEATURE_LPAE); | |
441 | } | |
581be094 PM |
442 | if (arm_feature(env, ARM_FEATURE_V7)) { |
443 | set_feature(env, ARM_FEATURE_VAPA); | |
444 | set_feature(env, ARM_FEATURE_THUMB2); | |
81bdde9d | 445 | set_feature(env, ARM_FEATURE_MPIDR); |
581be094 PM |
446 | if (!arm_feature(env, ARM_FEATURE_M)) { |
447 | set_feature(env, ARM_FEATURE_V6K); | |
448 | } else { | |
449 | set_feature(env, ARM_FEATURE_V6); | |
450 | } | |
451 | } | |
452 | if (arm_feature(env, ARM_FEATURE_V6K)) { | |
453 | set_feature(env, ARM_FEATURE_V6); | |
454 | set_feature(env, ARM_FEATURE_MVFR); | |
455 | } | |
456 | if (arm_feature(env, ARM_FEATURE_V6)) { | |
457 | set_feature(env, ARM_FEATURE_V5); | |
458 | if (!arm_feature(env, ARM_FEATURE_M)) { | |
459 | set_feature(env, ARM_FEATURE_AUXCR); | |
460 | } | |
461 | } | |
462 | if (arm_feature(env, ARM_FEATURE_V5)) { | |
463 | set_feature(env, ARM_FEATURE_V4T); | |
464 | } | |
465 | if (arm_feature(env, ARM_FEATURE_M)) { | |
466 | set_feature(env, ARM_FEATURE_THUMB_DIV); | |
467 | } | |
468 | if (arm_feature(env, ARM_FEATURE_ARM_DIV)) { | |
469 | set_feature(env, ARM_FEATURE_THUMB_DIV); | |
470 | } | |
471 | if (arm_feature(env, ARM_FEATURE_VFP4)) { | |
472 | set_feature(env, ARM_FEATURE_VFP3); | |
da5141fc | 473 | set_feature(env, ARM_FEATURE_VFP_FP16); |
581be094 PM |
474 | } |
475 | if (arm_feature(env, ARM_FEATURE_VFP3)) { | |
476 | set_feature(env, ARM_FEATURE_VFP); | |
477 | } | |
de9b05b8 | 478 | if (arm_feature(env, ARM_FEATURE_LPAE)) { |
bdcc150d | 479 | set_feature(env, ARM_FEATURE_V7MP); |
de9b05b8 PM |
480 | set_feature(env, ARM_FEATURE_PXN); |
481 | } | |
f318cec6 PM |
482 | if (arm_feature(env, ARM_FEATURE_CBAR_RO)) { |
483 | set_feature(env, ARM_FEATURE_CBAR); | |
484 | } | |
2ceb98c0 | 485 | |
68e0a40a AP |
486 | if (cpu->reset_hivecs) { |
487 | cpu->reset_sctlr |= (1 << 13); | |
488 | } | |
489 | ||
51942aee GB |
490 | if (!cpu->has_el3) { |
491 | /* If the has_el3 CPU property is disabled then we need to disable the | |
492 | * feature. | |
493 | */ | |
494 | unset_feature(env, ARM_FEATURE_EL3); | |
495 | ||
496 | /* Disable the security extension feature bits in the processor feature | |
497 | * register as well. This is id_pfr1[7:4]. | |
498 | */ | |
499 | cpu->id_pfr1 &= ~0xf0; | |
500 | } | |
501 | ||
2ceb98c0 | 502 | register_cp_regs_for_features(cpu); |
14969266 AF |
503 | arm_cpu_register_gdb_regs_for_features(cpu); |
504 | ||
721fae12 PM |
505 | init_cpreg_list(cpu); |
506 | ||
14a10fc3 | 507 | qemu_init_vcpu(cs); |
00d0f7cb | 508 | cpu_reset(cs); |
14969266 AF |
509 | |
510 | acc->parent_realize(dev, errp); | |
581be094 PM |
511 | } |
512 | ||
5900d6b2 AF |
513 | static ObjectClass *arm_cpu_class_by_name(const char *cpu_model) |
514 | { | |
515 | ObjectClass *oc; | |
51492fd1 | 516 | char *typename; |
5900d6b2 AF |
517 | |
518 | if (!cpu_model) { | |
519 | return NULL; | |
520 | } | |
521 | ||
51492fd1 AF |
522 | typename = g_strdup_printf("%s-" TYPE_ARM_CPU, cpu_model); |
523 | oc = object_class_by_name(typename); | |
524 | g_free(typename); | |
245fb54d AF |
525 | if (!oc || !object_class_dynamic_cast(oc, TYPE_ARM_CPU) || |
526 | object_class_is_abstract(oc)) { | |
5900d6b2 AF |
527 | return NULL; |
528 | } | |
529 | return oc; | |
530 | } | |
531 | ||
15ee776b PM |
532 | /* CPU models. These are not needed for the AArch64 linux-user build. */ |
533 | #if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64) | |
534 | ||
777dc784 PM |
535 | static void arm926_initfn(Object *obj) |
536 | { | |
537 | ARMCPU *cpu = ARM_CPU(obj); | |
54d3e3f5 PM |
538 | |
539 | cpu->dtb_compatible = "arm,arm926"; | |
581be094 PM |
540 | set_feature(&cpu->env, ARM_FEATURE_V5); |
541 | set_feature(&cpu->env, ARM_FEATURE_VFP); | |
c4804214 PM |
542 | set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); |
543 | set_feature(&cpu->env, ARM_FEATURE_CACHE_TEST_CLEAN); | |
b2d06f96 | 544 | cpu->midr = 0x41069265; |
325b3cef | 545 | cpu->reset_fpsid = 0x41011090; |
64e1671f | 546 | cpu->ctr = 0x1dd20d2; |
0ca7e01c | 547 | cpu->reset_sctlr = 0x00090078; |
777dc784 PM |
548 | } |
549 | ||
550 | static void arm946_initfn(Object *obj) | |
551 | { | |
552 | ARMCPU *cpu = ARM_CPU(obj); | |
54d3e3f5 PM |
553 | |
554 | cpu->dtb_compatible = "arm,arm946"; | |
581be094 PM |
555 | set_feature(&cpu->env, ARM_FEATURE_V5); |
556 | set_feature(&cpu->env, ARM_FEATURE_MPU); | |
c4804214 | 557 | set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); |
b2d06f96 | 558 | cpu->midr = 0x41059461; |
64e1671f | 559 | cpu->ctr = 0x0f004006; |
0ca7e01c | 560 | cpu->reset_sctlr = 0x00000078; |
777dc784 PM |
561 | } |
562 | ||
563 | static void arm1026_initfn(Object *obj) | |
564 | { | |
565 | ARMCPU *cpu = ARM_CPU(obj); | |
54d3e3f5 PM |
566 | |
567 | cpu->dtb_compatible = "arm,arm1026"; | |
581be094 PM |
568 | set_feature(&cpu->env, ARM_FEATURE_V5); |
569 | set_feature(&cpu->env, ARM_FEATURE_VFP); | |
570 | set_feature(&cpu->env, ARM_FEATURE_AUXCR); | |
c4804214 PM |
571 | set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); |
572 | set_feature(&cpu->env, ARM_FEATURE_CACHE_TEST_CLEAN); | |
b2d06f96 | 573 | cpu->midr = 0x4106a262; |
325b3cef | 574 | cpu->reset_fpsid = 0x410110a0; |
64e1671f | 575 | cpu->ctr = 0x1dd20d2; |
0ca7e01c | 576 | cpu->reset_sctlr = 0x00090078; |
2771db27 | 577 | cpu->reset_auxcr = 1; |
06d76f31 PM |
578 | { |
579 | /* The 1026 had an IFAR at c6,c0,0,1 rather than the ARMv6 c6,c0,0,2 */ | |
580 | ARMCPRegInfo ifar = { | |
581 | .name = "IFAR", .cp = 15, .crn = 6, .crm = 0, .opc1 = 0, .opc2 = 1, | |
582 | .access = PL1_RW, | |
b848ce2b | 583 | .fieldoffset = offsetof(CPUARMState, cp15.ifar_ns), |
06d76f31 PM |
584 | .resetvalue = 0 |
585 | }; | |
586 | define_one_arm_cp_reg(cpu, &ifar); | |
587 | } | |
777dc784 PM |
588 | } |
589 | ||
590 | static void arm1136_r2_initfn(Object *obj) | |
591 | { | |
592 | ARMCPU *cpu = ARM_CPU(obj); | |
2e4d7e3e PM |
593 | /* What qemu calls "arm1136_r2" is actually the 1136 r0p2, ie an |
594 | * older core than plain "arm1136". In particular this does not | |
595 | * have the v6K features. | |
596 | * These ID register values are correct for 1136 but may be wrong | |
597 | * for 1136_r2 (in particular r0p2 does not actually implement most | |
598 | * of the ID registers). | |
599 | */ | |
54d3e3f5 PM |
600 | |
601 | cpu->dtb_compatible = "arm,arm1136"; | |
581be094 PM |
602 | set_feature(&cpu->env, ARM_FEATURE_V6); |
603 | set_feature(&cpu->env, ARM_FEATURE_VFP); | |
c4804214 PM |
604 | set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); |
605 | set_feature(&cpu->env, ARM_FEATURE_CACHE_DIRTY_REG); | |
606 | set_feature(&cpu->env, ARM_FEATURE_CACHE_BLOCK_OPS); | |
b2d06f96 | 607 | cpu->midr = 0x4107b362; |
325b3cef | 608 | cpu->reset_fpsid = 0x410120b4; |
bd35c355 PM |
609 | cpu->mvfr0 = 0x11111111; |
610 | cpu->mvfr1 = 0x00000000; | |
64e1671f | 611 | cpu->ctr = 0x1dd20d2; |
0ca7e01c | 612 | cpu->reset_sctlr = 0x00050078; |
2e4d7e3e PM |
613 | cpu->id_pfr0 = 0x111; |
614 | cpu->id_pfr1 = 0x1; | |
615 | cpu->id_dfr0 = 0x2; | |
616 | cpu->id_afr0 = 0x3; | |
617 | cpu->id_mmfr0 = 0x01130003; | |
618 | cpu->id_mmfr1 = 0x10030302; | |
619 | cpu->id_mmfr2 = 0x01222110; | |
620 | cpu->id_isar0 = 0x00140011; | |
621 | cpu->id_isar1 = 0x12002111; | |
622 | cpu->id_isar2 = 0x11231111; | |
623 | cpu->id_isar3 = 0x01102131; | |
624 | cpu->id_isar4 = 0x141; | |
2771db27 | 625 | cpu->reset_auxcr = 7; |
777dc784 PM |
626 | } |
627 | ||
628 | static void arm1136_initfn(Object *obj) | |
629 | { | |
630 | ARMCPU *cpu = ARM_CPU(obj); | |
54d3e3f5 PM |
631 | |
632 | cpu->dtb_compatible = "arm,arm1136"; | |
581be094 PM |
633 | set_feature(&cpu->env, ARM_FEATURE_V6K); |
634 | set_feature(&cpu->env, ARM_FEATURE_V6); | |
635 | set_feature(&cpu->env, ARM_FEATURE_VFP); | |
c4804214 PM |
636 | set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); |
637 | set_feature(&cpu->env, ARM_FEATURE_CACHE_DIRTY_REG); | |
638 | set_feature(&cpu->env, ARM_FEATURE_CACHE_BLOCK_OPS); | |
b2d06f96 | 639 | cpu->midr = 0x4117b363; |
325b3cef | 640 | cpu->reset_fpsid = 0x410120b4; |
bd35c355 PM |
641 | cpu->mvfr0 = 0x11111111; |
642 | cpu->mvfr1 = 0x00000000; | |
64e1671f | 643 | cpu->ctr = 0x1dd20d2; |
0ca7e01c | 644 | cpu->reset_sctlr = 0x00050078; |
2e4d7e3e PM |
645 | cpu->id_pfr0 = 0x111; |
646 | cpu->id_pfr1 = 0x1; | |
647 | cpu->id_dfr0 = 0x2; | |
648 | cpu->id_afr0 = 0x3; | |
649 | cpu->id_mmfr0 = 0x01130003; | |
650 | cpu->id_mmfr1 = 0x10030302; | |
651 | cpu->id_mmfr2 = 0x01222110; | |
652 | cpu->id_isar0 = 0x00140011; | |
653 | cpu->id_isar1 = 0x12002111; | |
654 | cpu->id_isar2 = 0x11231111; | |
655 | cpu->id_isar3 = 0x01102131; | |
656 | cpu->id_isar4 = 0x141; | |
2771db27 | 657 | cpu->reset_auxcr = 7; |
777dc784 PM |
658 | } |
659 | ||
660 | static void arm1176_initfn(Object *obj) | |
661 | { | |
662 | ARMCPU *cpu = ARM_CPU(obj); | |
54d3e3f5 PM |
663 | |
664 | cpu->dtb_compatible = "arm,arm1176"; | |
581be094 PM |
665 | set_feature(&cpu->env, ARM_FEATURE_V6K); |
666 | set_feature(&cpu->env, ARM_FEATURE_VFP); | |
667 | set_feature(&cpu->env, ARM_FEATURE_VAPA); | |
c4804214 PM |
668 | set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); |
669 | set_feature(&cpu->env, ARM_FEATURE_CACHE_DIRTY_REG); | |
670 | set_feature(&cpu->env, ARM_FEATURE_CACHE_BLOCK_OPS); | |
c0ccb02d | 671 | set_feature(&cpu->env, ARM_FEATURE_EL3); |
b2d06f96 | 672 | cpu->midr = 0x410fb767; |
325b3cef | 673 | cpu->reset_fpsid = 0x410120b5; |
bd35c355 PM |
674 | cpu->mvfr0 = 0x11111111; |
675 | cpu->mvfr1 = 0x00000000; | |
64e1671f | 676 | cpu->ctr = 0x1dd20d2; |
0ca7e01c | 677 | cpu->reset_sctlr = 0x00050078; |
2e4d7e3e PM |
678 | cpu->id_pfr0 = 0x111; |
679 | cpu->id_pfr1 = 0x11; | |
680 | cpu->id_dfr0 = 0x33; | |
681 | cpu->id_afr0 = 0; | |
682 | cpu->id_mmfr0 = 0x01130003; | |
683 | cpu->id_mmfr1 = 0x10030302; | |
684 | cpu->id_mmfr2 = 0x01222100; | |
685 | cpu->id_isar0 = 0x0140011; | |
686 | cpu->id_isar1 = 0x12002111; | |
687 | cpu->id_isar2 = 0x11231121; | |
688 | cpu->id_isar3 = 0x01102131; | |
689 | cpu->id_isar4 = 0x01141; | |
2771db27 | 690 | cpu->reset_auxcr = 7; |
777dc784 PM |
691 | } |
692 | ||
693 | static void arm11mpcore_initfn(Object *obj) | |
694 | { | |
695 | ARMCPU *cpu = ARM_CPU(obj); | |
54d3e3f5 PM |
696 | |
697 | cpu->dtb_compatible = "arm,arm11mpcore"; | |
581be094 PM |
698 | set_feature(&cpu->env, ARM_FEATURE_V6K); |
699 | set_feature(&cpu->env, ARM_FEATURE_VFP); | |
700 | set_feature(&cpu->env, ARM_FEATURE_VAPA); | |
81bdde9d | 701 | set_feature(&cpu->env, ARM_FEATURE_MPIDR); |
c4804214 | 702 | set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); |
b2d06f96 | 703 | cpu->midr = 0x410fb022; |
325b3cef | 704 | cpu->reset_fpsid = 0x410120b4; |
bd35c355 PM |
705 | cpu->mvfr0 = 0x11111111; |
706 | cpu->mvfr1 = 0x00000000; | |
200bf596 | 707 | cpu->ctr = 0x1d192992; /* 32K icache 32K dcache */ |
2e4d7e3e PM |
708 | cpu->id_pfr0 = 0x111; |
709 | cpu->id_pfr1 = 0x1; | |
710 | cpu->id_dfr0 = 0; | |
711 | cpu->id_afr0 = 0x2; | |
712 | cpu->id_mmfr0 = 0x01100103; | |
713 | cpu->id_mmfr1 = 0x10020302; | |
714 | cpu->id_mmfr2 = 0x01222000; | |
715 | cpu->id_isar0 = 0x00100011; | |
716 | cpu->id_isar1 = 0x12002111; | |
717 | cpu->id_isar2 = 0x11221011; | |
718 | cpu->id_isar3 = 0x01102131; | |
719 | cpu->id_isar4 = 0x141; | |
2771db27 | 720 | cpu->reset_auxcr = 1; |
777dc784 PM |
721 | } |
722 | ||
723 | static void cortex_m3_initfn(Object *obj) | |
724 | { | |
725 | ARMCPU *cpu = ARM_CPU(obj); | |
581be094 PM |
726 | set_feature(&cpu->env, ARM_FEATURE_V7); |
727 | set_feature(&cpu->env, ARM_FEATURE_M); | |
b2d06f96 | 728 | cpu->midr = 0x410fc231; |
777dc784 PM |
729 | } |
730 | ||
e6f010cc AF |
731 | static void arm_v7m_class_init(ObjectClass *oc, void *data) |
732 | { | |
e6f010cc AF |
733 | CPUClass *cc = CPU_CLASS(oc); |
734 | ||
b5c633c5 | 735 | #ifndef CONFIG_USER_ONLY |
e6f010cc AF |
736 | cc->do_interrupt = arm_v7m_cpu_do_interrupt; |
737 | #endif | |
b5c633c5 PM |
738 | |
739 | cc->cpu_exec_interrupt = arm_v7m_cpu_exec_interrupt; | |
e6f010cc AF |
740 | } |
741 | ||
34f90529 PM |
742 | static const ARMCPRegInfo cortexa8_cp_reginfo[] = { |
743 | { .name = "L2LOCKDOWN", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 0, | |
744 | .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | |
745 | { .name = "L2AUXCR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 2, | |
746 | .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | |
747 | REGINFO_SENTINEL | |
748 | }; | |
749 | ||
777dc784 PM |
750 | static void cortex_a8_initfn(Object *obj) |
751 | { | |
752 | ARMCPU *cpu = ARM_CPU(obj); | |
54d3e3f5 PM |
753 | |
754 | cpu->dtb_compatible = "arm,cortex-a8"; | |
581be094 PM |
755 | set_feature(&cpu->env, ARM_FEATURE_V7); |
756 | set_feature(&cpu->env, ARM_FEATURE_VFP3); | |
757 | set_feature(&cpu->env, ARM_FEATURE_NEON); | |
758 | set_feature(&cpu->env, ARM_FEATURE_THUMB2EE); | |
c4804214 | 759 | set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); |
c0ccb02d | 760 | set_feature(&cpu->env, ARM_FEATURE_EL3); |
b2d06f96 | 761 | cpu->midr = 0x410fc080; |
325b3cef | 762 | cpu->reset_fpsid = 0x410330c0; |
bd35c355 PM |
763 | cpu->mvfr0 = 0x11110222; |
764 | cpu->mvfr1 = 0x00011100; | |
64e1671f | 765 | cpu->ctr = 0x82048004; |
0ca7e01c | 766 | cpu->reset_sctlr = 0x00c50078; |
2e4d7e3e PM |
767 | cpu->id_pfr0 = 0x1031; |
768 | cpu->id_pfr1 = 0x11; | |
769 | cpu->id_dfr0 = 0x400; | |
770 | cpu->id_afr0 = 0; | |
771 | cpu->id_mmfr0 = 0x31100003; | |
772 | cpu->id_mmfr1 = 0x20000000; | |
773 | cpu->id_mmfr2 = 0x01202000; | |
774 | cpu->id_mmfr3 = 0x11; | |
775 | cpu->id_isar0 = 0x00101111; | |
776 | cpu->id_isar1 = 0x12112111; | |
777 | cpu->id_isar2 = 0x21232031; | |
778 | cpu->id_isar3 = 0x11112131; | |
779 | cpu->id_isar4 = 0x00111142; | |
48eb3ae6 | 780 | cpu->dbgdidr = 0x15141000; |
85df3786 PM |
781 | cpu->clidr = (1 << 27) | (2 << 24) | 3; |
782 | cpu->ccsidr[0] = 0xe007e01a; /* 16k L1 dcache. */ | |
783 | cpu->ccsidr[1] = 0x2007e01a; /* 16k L1 icache. */ | |
784 | cpu->ccsidr[2] = 0xf0000000; /* No L2 icache. */ | |
2771db27 | 785 | cpu->reset_auxcr = 2; |
34f90529 | 786 | define_arm_cp_regs(cpu, cortexa8_cp_reginfo); |
777dc784 PM |
787 | } |
788 | ||
1047b9d7 PM |
789 | static const ARMCPRegInfo cortexa9_cp_reginfo[] = { |
790 | /* power_control should be set to maximum latency. Again, | |
791 | * default to 0 and set by private hook | |
792 | */ | |
793 | { .name = "A9_PWRCTL", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 0, | |
794 | .access = PL1_RW, .resetvalue = 0, | |
795 | .fieldoffset = offsetof(CPUARMState, cp15.c15_power_control) }, | |
796 | { .name = "A9_DIAG", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 1, | |
797 | .access = PL1_RW, .resetvalue = 0, | |
798 | .fieldoffset = offsetof(CPUARMState, cp15.c15_diagnostic) }, | |
799 | { .name = "A9_PWRDIAG", .cp = 15, .crn = 15, .crm = 0, .opc1 = 0, .opc2 = 2, | |
800 | .access = PL1_RW, .resetvalue = 0, | |
801 | .fieldoffset = offsetof(CPUARMState, cp15.c15_power_diagnostic) }, | |
802 | { .name = "NEONBUSY", .cp = 15, .crn = 15, .crm = 1, .opc1 = 0, .opc2 = 0, | |
803 | .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST }, | |
804 | /* TLB lockdown control */ | |
805 | { .name = "TLB_LOCKR", .cp = 15, .crn = 15, .crm = 4, .opc1 = 5, .opc2 = 2, | |
806 | .access = PL1_W, .resetvalue = 0, .type = ARM_CP_NOP }, | |
807 | { .name = "TLB_LOCKW", .cp = 15, .crn = 15, .crm = 4, .opc1 = 5, .opc2 = 4, | |
808 | .access = PL1_W, .resetvalue = 0, .type = ARM_CP_NOP }, | |
809 | { .name = "TLB_VA", .cp = 15, .crn = 15, .crm = 5, .opc1 = 5, .opc2 = 2, | |
810 | .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST }, | |
811 | { .name = "TLB_PA", .cp = 15, .crn = 15, .crm = 6, .opc1 = 5, .opc2 = 2, | |
812 | .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST }, | |
813 | { .name = "TLB_ATTR", .cp = 15, .crn = 15, .crm = 7, .opc1 = 5, .opc2 = 2, | |
814 | .access = PL1_RW, .resetvalue = 0, .type = ARM_CP_CONST }, | |
815 | REGINFO_SENTINEL | |
816 | }; | |
817 | ||
777dc784 PM |
818 | static void cortex_a9_initfn(Object *obj) |
819 | { | |
820 | ARMCPU *cpu = ARM_CPU(obj); | |
54d3e3f5 PM |
821 | |
822 | cpu->dtb_compatible = "arm,cortex-a9"; | |
581be094 PM |
823 | set_feature(&cpu->env, ARM_FEATURE_V7); |
824 | set_feature(&cpu->env, ARM_FEATURE_VFP3); | |
825 | set_feature(&cpu->env, ARM_FEATURE_VFP_FP16); | |
826 | set_feature(&cpu->env, ARM_FEATURE_NEON); | |
827 | set_feature(&cpu->env, ARM_FEATURE_THUMB2EE); | |
c0ccb02d | 828 | set_feature(&cpu->env, ARM_FEATURE_EL3); |
581be094 PM |
829 | /* Note that A9 supports the MP extensions even for |
830 | * A9UP and single-core A9MP (which are both different | |
831 | * and valid configurations; we don't model A9UP). | |
832 | */ | |
833 | set_feature(&cpu->env, ARM_FEATURE_V7MP); | |
d8ba780b | 834 | set_feature(&cpu->env, ARM_FEATURE_CBAR); |
b2d06f96 | 835 | cpu->midr = 0x410fc090; |
325b3cef | 836 | cpu->reset_fpsid = 0x41033090; |
bd35c355 PM |
837 | cpu->mvfr0 = 0x11110222; |
838 | cpu->mvfr1 = 0x01111111; | |
64e1671f | 839 | cpu->ctr = 0x80038003; |
0ca7e01c | 840 | cpu->reset_sctlr = 0x00c50078; |
2e4d7e3e PM |
841 | cpu->id_pfr0 = 0x1031; |
842 | cpu->id_pfr1 = 0x11; | |
843 | cpu->id_dfr0 = 0x000; | |
844 | cpu->id_afr0 = 0; | |
845 | cpu->id_mmfr0 = 0x00100103; | |
846 | cpu->id_mmfr1 = 0x20000000; | |
847 | cpu->id_mmfr2 = 0x01230000; | |
848 | cpu->id_mmfr3 = 0x00002111; | |
849 | cpu->id_isar0 = 0x00101111; | |
850 | cpu->id_isar1 = 0x13112111; | |
851 | cpu->id_isar2 = 0x21232041; | |
852 | cpu->id_isar3 = 0x11112131; | |
853 | cpu->id_isar4 = 0x00111142; | |
48eb3ae6 | 854 | cpu->dbgdidr = 0x35141000; |
85df3786 | 855 | cpu->clidr = (1 << 27) | (1 << 24) | 3; |
f7838b52 PC |
856 | cpu->ccsidr[0] = 0xe00fe019; /* 16k L1 dcache. */ |
857 | cpu->ccsidr[1] = 0x200fe019; /* 16k L1 icache. */ | |
d8ba780b | 858 | define_arm_cp_regs(cpu, cortexa9_cp_reginfo); |
777dc784 PM |
859 | } |
860 | ||
34f90529 | 861 | #ifndef CONFIG_USER_ONLY |
c4241c7d | 862 | static uint64_t a15_l2ctlr_read(CPUARMState *env, const ARMCPRegInfo *ri) |
34f90529 PM |
863 | { |
864 | /* Linux wants the number of processors from here. | |
865 | * Might as well set the interrupt-controller bit too. | |
866 | */ | |
c4241c7d | 867 | return ((smp_cpus - 1) << 24) | (1 << 23); |
34f90529 PM |
868 | } |
869 | #endif | |
870 | ||
871 | static const ARMCPRegInfo cortexa15_cp_reginfo[] = { | |
872 | #ifndef CONFIG_USER_ONLY | |
873 | { .name = "L2CTLR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 2, | |
874 | .access = PL1_RW, .resetvalue = 0, .readfn = a15_l2ctlr_read, | |
875 | .writefn = arm_cp_write_ignore, }, | |
876 | #endif | |
877 | { .name = "L2ECTLR", .cp = 15, .crn = 9, .crm = 0, .opc1 = 1, .opc2 = 3, | |
878 | .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 }, | |
879 | REGINFO_SENTINEL | |
880 | }; | |
881 | ||
777dc784 PM |
882 | static void cortex_a15_initfn(Object *obj) |
883 | { | |
884 | ARMCPU *cpu = ARM_CPU(obj); | |
54d3e3f5 PM |
885 | |
886 | cpu->dtb_compatible = "arm,cortex-a15"; | |
581be094 PM |
887 | set_feature(&cpu->env, ARM_FEATURE_V7); |
888 | set_feature(&cpu->env, ARM_FEATURE_VFP4); | |
581be094 PM |
889 | set_feature(&cpu->env, ARM_FEATURE_NEON); |
890 | set_feature(&cpu->env, ARM_FEATURE_THUMB2EE); | |
891 | set_feature(&cpu->env, ARM_FEATURE_ARM_DIV); | |
581be094 | 892 | set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER); |
c4804214 | 893 | set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); |
c29f9a0a | 894 | set_feature(&cpu->env, ARM_FEATURE_CBAR_RO); |
de9b05b8 | 895 | set_feature(&cpu->env, ARM_FEATURE_LPAE); |
c0ccb02d | 896 | set_feature(&cpu->env, ARM_FEATURE_EL3); |
3541addc | 897 | cpu->kvm_target = QEMU_KVM_ARM_TARGET_CORTEX_A15; |
b2d06f96 | 898 | cpu->midr = 0x412fc0f1; |
325b3cef | 899 | cpu->reset_fpsid = 0x410430f0; |
bd35c355 PM |
900 | cpu->mvfr0 = 0x10110222; |
901 | cpu->mvfr1 = 0x11111111; | |
64e1671f | 902 | cpu->ctr = 0x8444c004; |
0ca7e01c | 903 | cpu->reset_sctlr = 0x00c50078; |
2e4d7e3e PM |
904 | cpu->id_pfr0 = 0x00001131; |
905 | cpu->id_pfr1 = 0x00011011; | |
906 | cpu->id_dfr0 = 0x02010555; | |
907 | cpu->id_afr0 = 0x00000000; | |
908 | cpu->id_mmfr0 = 0x10201105; | |
909 | cpu->id_mmfr1 = 0x20000000; | |
910 | cpu->id_mmfr2 = 0x01240000; | |
911 | cpu->id_mmfr3 = 0x02102211; | |
912 | cpu->id_isar0 = 0x02101110; | |
913 | cpu->id_isar1 = 0x13112111; | |
914 | cpu->id_isar2 = 0x21232041; | |
915 | cpu->id_isar3 = 0x11112131; | |
916 | cpu->id_isar4 = 0x10011142; | |
48eb3ae6 | 917 | cpu->dbgdidr = 0x3515f021; |
85df3786 PM |
918 | cpu->clidr = 0x0a200023; |
919 | cpu->ccsidr[0] = 0x701fe00a; /* 32K L1 dcache */ | |
920 | cpu->ccsidr[1] = 0x201fe00a; /* 32K L1 icache */ | |
921 | cpu->ccsidr[2] = 0x711fe07a; /* 4096K L2 unified cache */ | |
34f90529 | 922 | define_arm_cp_regs(cpu, cortexa15_cp_reginfo); |
777dc784 PM |
923 | } |
924 | ||
925 | static void ti925t_initfn(Object *obj) | |
926 | { | |
927 | ARMCPU *cpu = ARM_CPU(obj); | |
581be094 PM |
928 | set_feature(&cpu->env, ARM_FEATURE_V4T); |
929 | set_feature(&cpu->env, ARM_FEATURE_OMAPCP); | |
777dc784 | 930 | cpu->midr = ARM_CPUID_TI925T; |
64e1671f | 931 | cpu->ctr = 0x5109149; |
0ca7e01c | 932 | cpu->reset_sctlr = 0x00000070; |
777dc784 PM |
933 | } |
934 | ||
935 | static void sa1100_initfn(Object *obj) | |
936 | { | |
937 | ARMCPU *cpu = ARM_CPU(obj); | |
54d3e3f5 PM |
938 | |
939 | cpu->dtb_compatible = "intel,sa1100"; | |
581be094 | 940 | set_feature(&cpu->env, ARM_FEATURE_STRONGARM); |
c4804214 | 941 | set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); |
b2d06f96 | 942 | cpu->midr = 0x4401A11B; |
0ca7e01c | 943 | cpu->reset_sctlr = 0x00000070; |
777dc784 PM |
944 | } |
945 | ||
946 | static void sa1110_initfn(Object *obj) | |
947 | { | |
948 | ARMCPU *cpu = ARM_CPU(obj); | |
581be094 | 949 | set_feature(&cpu->env, ARM_FEATURE_STRONGARM); |
c4804214 | 950 | set_feature(&cpu->env, ARM_FEATURE_DUMMY_C15_REGS); |
b2d06f96 | 951 | cpu->midr = 0x6901B119; |
0ca7e01c | 952 | cpu->reset_sctlr = 0x00000070; |
777dc784 PM |
953 | } |
954 | ||
955 | static void pxa250_initfn(Object *obj) | |
956 | { | |
957 | ARMCPU *cpu = ARM_CPU(obj); | |
54d3e3f5 PM |
958 | |
959 | cpu->dtb_compatible = "marvell,xscale"; | |
581be094 PM |
960 | set_feature(&cpu->env, ARM_FEATURE_V5); |
961 | set_feature(&cpu->env, ARM_FEATURE_XSCALE); | |
b2d06f96 | 962 | cpu->midr = 0x69052100; |
64e1671f | 963 | cpu->ctr = 0xd172172; |
0ca7e01c | 964 | cpu->reset_sctlr = 0x00000078; |
777dc784 PM |
965 | } |
966 | ||
967 | static void pxa255_initfn(Object *obj) | |
968 | { | |
969 | ARMCPU *cpu = ARM_CPU(obj); | |
54d3e3f5 PM |
970 | |
971 | cpu->dtb_compatible = "marvell,xscale"; | |
581be094 PM |
972 | set_feature(&cpu->env, ARM_FEATURE_V5); |
973 | set_feature(&cpu->env, ARM_FEATURE_XSCALE); | |
b2d06f96 | 974 | cpu->midr = 0x69052d00; |
64e1671f | 975 | cpu->ctr = 0xd172172; |
0ca7e01c | 976 | cpu->reset_sctlr = 0x00000078; |
777dc784 PM |
977 | } |
978 | ||
979 | static void pxa260_initfn(Object *obj) | |
980 | { | |
981 | ARMCPU *cpu = ARM_CPU(obj); | |
54d3e3f5 PM |
982 | |
983 | cpu->dtb_compatible = "marvell,xscale"; | |
581be094 PM |
984 | set_feature(&cpu->env, ARM_FEATURE_V5); |
985 | set_feature(&cpu->env, ARM_FEATURE_XSCALE); | |
b2d06f96 | 986 | cpu->midr = 0x69052903; |
64e1671f | 987 | cpu->ctr = 0xd172172; |
0ca7e01c | 988 | cpu->reset_sctlr = 0x00000078; |
777dc784 PM |
989 | } |
990 | ||
991 | static void pxa261_initfn(Object *obj) | |
992 | { | |
993 | ARMCPU *cpu = ARM_CPU(obj); | |
54d3e3f5 PM |
994 | |
995 | cpu->dtb_compatible = "marvell,xscale"; | |
581be094 PM |
996 | set_feature(&cpu->env, ARM_FEATURE_V5); |
997 | set_feature(&cpu->env, ARM_FEATURE_XSCALE); | |
b2d06f96 | 998 | cpu->midr = 0x69052d05; |
64e1671f | 999 | cpu->ctr = 0xd172172; |
0ca7e01c | 1000 | cpu->reset_sctlr = 0x00000078; |
777dc784 PM |
1001 | } |
1002 | ||
1003 | static void pxa262_initfn(Object *obj) | |
1004 | { | |
1005 | ARMCPU *cpu = ARM_CPU(obj); | |
54d3e3f5 PM |
1006 | |
1007 | cpu->dtb_compatible = "marvell,xscale"; | |
581be094 PM |
1008 | set_feature(&cpu->env, ARM_FEATURE_V5); |
1009 | set_feature(&cpu->env, ARM_FEATURE_XSCALE); | |
b2d06f96 | 1010 | cpu->midr = 0x69052d06; |
64e1671f | 1011 | cpu->ctr = 0xd172172; |
0ca7e01c | 1012 | cpu->reset_sctlr = 0x00000078; |
777dc784 PM |
1013 | } |
1014 | ||
1015 | static void pxa270a0_initfn(Object *obj) | |
1016 | { | |
1017 | ARMCPU *cpu = ARM_CPU(obj); | |
54d3e3f5 PM |
1018 | |
1019 | cpu->dtb_compatible = "marvell,xscale"; | |
581be094 PM |
1020 | set_feature(&cpu->env, ARM_FEATURE_V5); |
1021 | set_feature(&cpu->env, ARM_FEATURE_XSCALE); | |
1022 | set_feature(&cpu->env, ARM_FEATURE_IWMMXT); | |
b2d06f96 | 1023 | cpu->midr = 0x69054110; |
64e1671f | 1024 | cpu->ctr = 0xd172172; |
0ca7e01c | 1025 | cpu->reset_sctlr = 0x00000078; |
777dc784 PM |
1026 | } |
1027 | ||
1028 | static void pxa270a1_initfn(Object *obj) | |
1029 | { | |
1030 | ARMCPU *cpu = ARM_CPU(obj); | |
54d3e3f5 PM |
1031 | |
1032 | cpu->dtb_compatible = "marvell,xscale"; | |
581be094 PM |
1033 | set_feature(&cpu->env, ARM_FEATURE_V5); |
1034 | set_feature(&cpu->env, ARM_FEATURE_XSCALE); | |
1035 | set_feature(&cpu->env, ARM_FEATURE_IWMMXT); | |
b2d06f96 | 1036 | cpu->midr = 0x69054111; |
64e1671f | 1037 | cpu->ctr = 0xd172172; |
0ca7e01c | 1038 | cpu->reset_sctlr = 0x00000078; |
777dc784 PM |
1039 | } |
1040 | ||
1041 | static void pxa270b0_initfn(Object *obj) | |
1042 | { | |
1043 | ARMCPU *cpu = ARM_CPU(obj); | |
54d3e3f5 PM |
1044 | |
1045 | cpu->dtb_compatible = "marvell,xscale"; | |
581be094 PM |
1046 | set_feature(&cpu->env, ARM_FEATURE_V5); |
1047 | set_feature(&cpu->env, ARM_FEATURE_XSCALE); | |
1048 | set_feature(&cpu->env, ARM_FEATURE_IWMMXT); | |
b2d06f96 | 1049 | cpu->midr = 0x69054112; |
64e1671f | 1050 | cpu->ctr = 0xd172172; |
0ca7e01c | 1051 | cpu->reset_sctlr = 0x00000078; |
777dc784 PM |
1052 | } |
1053 | ||
1054 | static void pxa270b1_initfn(Object *obj) | |
1055 | { | |
1056 | ARMCPU *cpu = ARM_CPU(obj); | |
54d3e3f5 PM |
1057 | |
1058 | cpu->dtb_compatible = "marvell,xscale"; | |
581be094 PM |
1059 | set_feature(&cpu->env, ARM_FEATURE_V5); |
1060 | set_feature(&cpu->env, ARM_FEATURE_XSCALE); | |
1061 | set_feature(&cpu->env, ARM_FEATURE_IWMMXT); | |
b2d06f96 | 1062 | cpu->midr = 0x69054113; |
64e1671f | 1063 | cpu->ctr = 0xd172172; |
0ca7e01c | 1064 | cpu->reset_sctlr = 0x00000078; |
777dc784 PM |
1065 | } |
1066 | ||
1067 | static void pxa270c0_initfn(Object *obj) | |
1068 | { | |
1069 | ARMCPU *cpu = ARM_CPU(obj); | |
54d3e3f5 PM |
1070 | |
1071 | cpu->dtb_compatible = "marvell,xscale"; | |
581be094 PM |
1072 | set_feature(&cpu->env, ARM_FEATURE_V5); |
1073 | set_feature(&cpu->env, ARM_FEATURE_XSCALE); | |
1074 | set_feature(&cpu->env, ARM_FEATURE_IWMMXT); | |
b2d06f96 | 1075 | cpu->midr = 0x69054114; |
64e1671f | 1076 | cpu->ctr = 0xd172172; |
0ca7e01c | 1077 | cpu->reset_sctlr = 0x00000078; |
777dc784 PM |
1078 | } |
1079 | ||
1080 | static void pxa270c5_initfn(Object *obj) | |
1081 | { | |
1082 | ARMCPU *cpu = ARM_CPU(obj); | |
54d3e3f5 PM |
1083 | |
1084 | cpu->dtb_compatible = "marvell,xscale"; | |
581be094 PM |
1085 | set_feature(&cpu->env, ARM_FEATURE_V5); |
1086 | set_feature(&cpu->env, ARM_FEATURE_XSCALE); | |
1087 | set_feature(&cpu->env, ARM_FEATURE_IWMMXT); | |
b2d06f96 | 1088 | cpu->midr = 0x69054117; |
64e1671f | 1089 | cpu->ctr = 0xd172172; |
0ca7e01c | 1090 | cpu->reset_sctlr = 0x00000078; |
777dc784 PM |
1091 | } |
1092 | ||
f5f6d38b | 1093 | #ifdef CONFIG_USER_ONLY |
777dc784 PM |
1094 | static void arm_any_initfn(Object *obj) |
1095 | { | |
1096 | ARMCPU *cpu = ARM_CPU(obj); | |
81e69fb0 | 1097 | set_feature(&cpu->env, ARM_FEATURE_V8); |
581be094 | 1098 | set_feature(&cpu->env, ARM_FEATURE_VFP4); |
581be094 PM |
1099 | set_feature(&cpu->env, ARM_FEATURE_NEON); |
1100 | set_feature(&cpu->env, ARM_FEATURE_THUMB2EE); | |
25f748e3 PM |
1101 | set_feature(&cpu->env, ARM_FEATURE_V8_AES); |
1102 | set_feature(&cpu->env, ARM_FEATURE_V8_SHA1); | |
1103 | set_feature(&cpu->env, ARM_FEATURE_V8_SHA256); | |
1104 | set_feature(&cpu->env, ARM_FEATURE_V8_PMULL); | |
eb0ecd5a | 1105 | set_feature(&cpu->env, ARM_FEATURE_CRC); |
b2d06f96 | 1106 | cpu->midr = 0xffffffff; |
777dc784 | 1107 | } |
f5f6d38b | 1108 | #endif |
777dc784 | 1109 | |
15ee776b PM |
1110 | #endif /* !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64) */ |
1111 | ||
777dc784 PM |
1112 | typedef struct ARMCPUInfo { |
1113 | const char *name; | |
1114 | void (*initfn)(Object *obj); | |
e6f010cc | 1115 | void (*class_init)(ObjectClass *oc, void *data); |
777dc784 PM |
1116 | } ARMCPUInfo; |
1117 | ||
1118 | static const ARMCPUInfo arm_cpus[] = { | |
15ee776b | 1119 | #if !defined(CONFIG_USER_ONLY) || !defined(TARGET_AARCH64) |
777dc784 PM |
1120 | { .name = "arm926", .initfn = arm926_initfn }, |
1121 | { .name = "arm946", .initfn = arm946_initfn }, | |
1122 | { .name = "arm1026", .initfn = arm1026_initfn }, | |
1123 | /* What QEMU calls "arm1136-r2" is actually the 1136 r0p2, i.e. an | |
1124 | * older core than plain "arm1136". In particular this does not | |
1125 | * have the v6K features. | |
1126 | */ | |
1127 | { .name = "arm1136-r2", .initfn = arm1136_r2_initfn }, | |
1128 | { .name = "arm1136", .initfn = arm1136_initfn }, | |
1129 | { .name = "arm1176", .initfn = arm1176_initfn }, | |
1130 | { .name = "arm11mpcore", .initfn = arm11mpcore_initfn }, | |
e6f010cc AF |
1131 | { .name = "cortex-m3", .initfn = cortex_m3_initfn, |
1132 | .class_init = arm_v7m_class_init }, | |
777dc784 PM |
1133 | { .name = "cortex-a8", .initfn = cortex_a8_initfn }, |
1134 | { .name = "cortex-a9", .initfn = cortex_a9_initfn }, | |
1135 | { .name = "cortex-a15", .initfn = cortex_a15_initfn }, | |
1136 | { .name = "ti925t", .initfn = ti925t_initfn }, | |
1137 | { .name = "sa1100", .initfn = sa1100_initfn }, | |
1138 | { .name = "sa1110", .initfn = sa1110_initfn }, | |
1139 | { .name = "pxa250", .initfn = pxa250_initfn }, | |
1140 | { .name = "pxa255", .initfn = pxa255_initfn }, | |
1141 | { .name = "pxa260", .initfn = pxa260_initfn }, | |
1142 | { .name = "pxa261", .initfn = pxa261_initfn }, | |
1143 | { .name = "pxa262", .initfn = pxa262_initfn }, | |
1144 | /* "pxa270" is an alias for "pxa270-a0" */ | |
1145 | { .name = "pxa270", .initfn = pxa270a0_initfn }, | |
1146 | { .name = "pxa270-a0", .initfn = pxa270a0_initfn }, | |
1147 | { .name = "pxa270-a1", .initfn = pxa270a1_initfn }, | |
1148 | { .name = "pxa270-b0", .initfn = pxa270b0_initfn }, | |
1149 | { .name = "pxa270-b1", .initfn = pxa270b1_initfn }, | |
1150 | { .name = "pxa270-c0", .initfn = pxa270c0_initfn }, | |
1151 | { .name = "pxa270-c5", .initfn = pxa270c5_initfn }, | |
f5f6d38b | 1152 | #ifdef CONFIG_USER_ONLY |
777dc784 | 1153 | { .name = "any", .initfn = arm_any_initfn }, |
f5f6d38b | 1154 | #endif |
15ee776b | 1155 | #endif |
83e6813a | 1156 | { .name = NULL } |
777dc784 PM |
1157 | }; |
1158 | ||
5de16430 PM |
1159 | static Property arm_cpu_properties[] = { |
1160 | DEFINE_PROP_BOOL("start-powered-off", ARMCPU, start_powered_off, false), | |
98128601 | 1161 | DEFINE_PROP_UINT32("psci-conduit", ARMCPU, psci_conduit, 0), |
51a9b04b | 1162 | DEFINE_PROP_UINT32("midr", ARMCPU, midr, 0), |
5de16430 PM |
1163 | DEFINE_PROP_END_OF_LIST() |
1164 | }; | |
1165 | ||
dec9c2d4 AF |
1166 | static void arm_cpu_class_init(ObjectClass *oc, void *data) |
1167 | { | |
1168 | ARMCPUClass *acc = ARM_CPU_CLASS(oc); | |
1169 | CPUClass *cc = CPU_CLASS(acc); | |
14969266 AF |
1170 | DeviceClass *dc = DEVICE_CLASS(oc); |
1171 | ||
1172 | acc->parent_realize = dc->realize; | |
1173 | dc->realize = arm_cpu_realizefn; | |
5de16430 | 1174 | dc->props = arm_cpu_properties; |
dec9c2d4 AF |
1175 | |
1176 | acc->parent_reset = cc->reset; | |
1177 | cc->reset = arm_cpu_reset; | |
5900d6b2 AF |
1178 | |
1179 | cc->class_by_name = arm_cpu_class_by_name; | |
8c2e1b00 | 1180 | cc->has_work = arm_cpu_has_work; |
e8925712 | 1181 | cc->cpu_exec_interrupt = arm_cpu_exec_interrupt; |
878096ee | 1182 | cc->dump_state = arm_cpu_dump_state; |
f45748f1 | 1183 | cc->set_pc = arm_cpu_set_pc; |
5b50e790 AF |
1184 | cc->gdb_read_register = arm_cpu_gdb_read_register; |
1185 | cc->gdb_write_register = arm_cpu_gdb_write_register; | |
7510454e AF |
1186 | #ifdef CONFIG_USER_ONLY |
1187 | cc->handle_mmu_fault = arm_cpu_handle_mmu_fault; | |
1188 | #else | |
0adf7d3c | 1189 | cc->do_interrupt = arm_cpu_do_interrupt; |
00b941e5 AF |
1190 | cc->get_phys_page_debug = arm_cpu_get_phys_page_debug; |
1191 | cc->vmsd = &vmstate_arm_cpu; | |
1192 | #endif | |
a0e372f0 | 1193 | cc->gdb_num_core_regs = 26; |
5b24c641 | 1194 | cc->gdb_core_xml_file = "arm-core.xml"; |
2472b6c0 | 1195 | cc->gdb_stop_before_watchpoint = true; |
3ff6fc91 | 1196 | cc->debug_excp_handler = arm_debug_excp_handler; |
dec9c2d4 AF |
1197 | } |
1198 | ||
777dc784 PM |
1199 | static void cpu_register(const ARMCPUInfo *info) |
1200 | { | |
1201 | TypeInfo type_info = { | |
777dc784 PM |
1202 | .parent = TYPE_ARM_CPU, |
1203 | .instance_size = sizeof(ARMCPU), | |
1204 | .instance_init = info->initfn, | |
1205 | .class_size = sizeof(ARMCPUClass), | |
e6f010cc | 1206 | .class_init = info->class_init, |
777dc784 PM |
1207 | }; |
1208 | ||
51492fd1 | 1209 | type_info.name = g_strdup_printf("%s-" TYPE_ARM_CPU, info->name); |
918fd083 | 1210 | type_register(&type_info); |
51492fd1 | 1211 | g_free((void *)type_info.name); |
777dc784 PM |
1212 | } |
1213 | ||
dec9c2d4 AF |
1214 | static const TypeInfo arm_cpu_type_info = { |
1215 | .name = TYPE_ARM_CPU, | |
1216 | .parent = TYPE_CPU, | |
1217 | .instance_size = sizeof(ARMCPU), | |
777dc784 | 1218 | .instance_init = arm_cpu_initfn, |
07a5b0d2 | 1219 | .instance_post_init = arm_cpu_post_init, |
4b6a83fb | 1220 | .instance_finalize = arm_cpu_finalizefn, |
777dc784 | 1221 | .abstract = true, |
dec9c2d4 AF |
1222 | .class_size = sizeof(ARMCPUClass), |
1223 | .class_init = arm_cpu_class_init, | |
1224 | }; | |
1225 | ||
1226 | static void arm_cpu_register_types(void) | |
1227 | { | |
83e6813a | 1228 | const ARMCPUInfo *info = arm_cpus; |
777dc784 | 1229 | |
dec9c2d4 | 1230 | type_register_static(&arm_cpu_type_info); |
83e6813a PM |
1231 | |
1232 | while (info->name) { | |
1233 | cpu_register(info); | |
1234 | info++; | |
777dc784 | 1235 | } |
dec9c2d4 AF |
1236 | } |
1237 | ||
1238 | type_init(arm_cpu_register_types) |