]> Git Repo - qemu.git/blame - hw/sun4m.h
Mainstone keypad support, by Armin Kuster.
[qemu.git] / hw / sun4m.h
CommitLineData
87ecb68b
PB
1#ifndef SUN4M_H
2#define SUN4M_H
3
4/* Devices used by sparc32 system. */
5
6/* iommu.c */
7void *iommu_init(target_phys_addr_t addr, uint32_t version);
8void sparc_iommu_memory_rw(void *opaque, target_phys_addr_t addr,
9 uint8_t *buf, int len, int is_write);
10static inline void sparc_iommu_memory_read(void *opaque,
11 target_phys_addr_t addr,
12 uint8_t *buf, int len)
13{
14 sparc_iommu_memory_rw(opaque, addr, buf, len, 0);
15}
16
17static inline void sparc_iommu_memory_write(void *opaque,
18 target_phys_addr_t addr,
19 uint8_t *buf, int len)
20{
21 sparc_iommu_memory_rw(opaque, addr, buf, len, 1);
22}
23
24/* tcx.c */
25void tcx_init(DisplayState *ds, target_phys_addr_t addr, uint8_t *vram_base,
26 unsigned long vram_offset, int vram_size, int width, int height,
27 int depth);
28
29/* slavio_intctl.c */
30void *slavio_intctl_init(target_phys_addr_t addr, target_phys_addr_t addrg,
31 const uint32_t *intbit_to_level,
32 qemu_irq **irq, qemu_irq **cpu_irq,
33 qemu_irq **parent_irq, unsigned int cputimer);
34void slavio_pic_info(void *opaque);
35void slavio_irq_info(void *opaque);
36
37/* slavio_timer.c */
38void slavio_timer_init_all(target_phys_addr_t base, qemu_irq master_irq,
39 qemu_irq *cpu_irqs);
40
41/* slavio_serial.c */
42SerialState *slavio_serial_init(target_phys_addr_t base, qemu_irq irq,
43 CharDriverState *chr1, CharDriverState *chr2);
577390ff
BS
44void slavio_serial_ms_kbd_init(target_phys_addr_t base, qemu_irq irq,
45 int disabled);
87ecb68b
PB
46
47/* slavio_misc.c */
48void *slavio_misc_init(target_phys_addr_t base, target_phys_addr_t power_base,
49 qemu_irq irq);
50void slavio_set_power_fail(void *opaque, int power_failing);
51
52/* esp.c */
e4bcb14c 53#define ESP_MAX_DEVS 7
87ecb68b 54void esp_scsi_attach(void *opaque, BlockDriverState *bd, int id);
e4bcb14c 55void *esp_init(target_phys_addr_t espaddr,
87ecb68b
PB
56 void *dma_opaque, qemu_irq irq, qemu_irq *reset);
57
58/* cs4231.c */
59void cs_init(target_phys_addr_t base, int irq, void *intctl);
60
61/* sparc32_dma.c */
62void *sparc32_dma_init(target_phys_addr_t daddr, qemu_irq parent_irq,
63 void *iommu, qemu_irq **dev_irq, qemu_irq **reset);
64void ledma_memory_read(void *opaque, target_phys_addr_t addr,
65 uint8_t *buf, int len, int do_bswap);
66void ledma_memory_write(void *opaque, target_phys_addr_t addr,
67 uint8_t *buf, int len, int do_bswap);
68void espdma_memory_read(void *opaque, uint8_t *buf, int len);
69void espdma_memory_write(void *opaque, uint8_t *buf, int len);
70
71/* pcnet.c */
72void lance_init(NICInfo *nd, target_phys_addr_t leaddr, void *dma_opaque,
73 qemu_irq irq, qemu_irq *reset);
74
7eb0c8e8
BS
75/* eccmemctl.c */
76void *ecc_init(target_phys_addr_t base, uint32_t version);
77
87ecb68b 78#endif
This page took 0.038137 seconds and 4 git commands to generate.