]>
Commit | Line | Data |
---|---|---|
31e31b8a | 1 | /* |
93ac68bc | 2 | * qemu user main |
5fafdf24 | 3 | * |
68d0f70e | 4 | * Copyright (c) 2003-2008 Fabrice Bellard |
31e31b8a FB |
5 | * |
6 | * This program is free software; you can redistribute it and/or modify | |
7 | * it under the terms of the GNU General Public License as published by | |
8 | * the Free Software Foundation; either version 2 of the License, or | |
9 | * (at your option) any later version. | |
10 | * | |
11 | * This program is distributed in the hope that it will be useful, | |
12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
14 | * GNU General Public License for more details. | |
15 | * | |
16 | * You should have received a copy of the GNU General Public License | |
17 | * along with this program; if not, write to the Free Software | |
530e7615 BS |
18 | * Foundation, Inc., 51 Franklin Street - Fifth Floor, Boston, |
19 | * MA 02110-1301, USA. | |
31e31b8a FB |
20 | */ |
21 | #include <stdlib.h> | |
22 | #include <stdio.h> | |
23 | #include <stdarg.h> | |
04369ff2 | 24 | #include <string.h> |
31e31b8a | 25 | #include <errno.h> |
0ecfa993 | 26 | #include <unistd.h> |
e441570f | 27 | #include <sys/mman.h> |
31e31b8a | 28 | |
3ef693a0 | 29 | #include "qemu.h" |
ca10f867 | 30 | #include "qemu-common.h" |
902b3d5c | 31 | #include "cache-utils.h" |
d5975363 PB |
32 | /* For tb_lock */ |
33 | #include "exec-all.h" | |
31e31b8a | 34 | |
3ef693a0 | 35 | #define DEBUG_LOGFILE "/tmp/qemu.log" |
586314f2 | 36 | |
74cd30b8 | 37 | static const char *interp_prefix = CONFIG_QEMU_PREFIX; |
c5937220 | 38 | const char *qemu_uname_release = CONFIG_UNAME_RELEASE; |
586314f2 | 39 | |
3a4739d6 | 40 | #if defined(__i386__) && !defined(CONFIG_STATIC) |
f801f97e FB |
41 | /* Force usage of an ELF interpreter even if it is an ELF shared |
42 | object ! */ | |
43 | const char interp[] __attribute__((section(".interp"))) = "/lib/ld-linux.so.2"; | |
4304763b | 44 | #endif |
74cd30b8 | 45 | |
93ac68bc | 46 | /* for recent libc, we add these dummy symbols which are not declared |
74cd30b8 | 47 | when generating a linked object (bug in ld ?) */ |
fbf59244 | 48 | #if (__GLIBC__ > 2 || (__GLIBC__ == 2 && __GLIBC_MINOR__ >= 3)) && !defined(CONFIG_STATIC) |
46027c07 FB |
49 | asm(".globl __preinit_array_start\n" |
50 | ".globl __preinit_array_end\n" | |
51 | ".globl __init_array_start\n" | |
52 | ".globl __init_array_end\n" | |
53 | ".globl __fini_array_start\n" | |
54 | ".globl __fini_array_end\n" | |
55 | ".section \".rodata\"\n" | |
56 | "__preinit_array_start:\n" | |
57 | "__preinit_array_end:\n" | |
58 | "__init_array_start:\n" | |
59 | "__init_array_end:\n" | |
60 | "__fini_array_start:\n" | |
61 | "__fini_array_end:\n" | |
7bba1ee8 TS |
62 | ".long 0\n" |
63 | ".previous\n"); | |
74cd30b8 FB |
64 | #endif |
65 | ||
9de5e440 FB |
66 | /* XXX: on x86 MAP_GROWSDOWN only works if ESP <= address + 32, so |
67 | we allocate a bigger stack. Need a better solution, for example | |
68 | by remapping the process stack directly at the right place */ | |
69 | unsigned long x86_stack_size = 512 * 1024; | |
31e31b8a FB |
70 | |
71 | void gemu_log(const char *fmt, ...) | |
72 | { | |
73 | va_list ap; | |
74 | ||
75 | va_start(ap, fmt); | |
76 | vfprintf(stderr, fmt, ap); | |
77 | va_end(ap); | |
78 | } | |
79 | ||
61190b14 | 80 | void cpu_outb(CPUState *env, int addr, int val) |
367e86e8 FB |
81 | { |
82 | fprintf(stderr, "outb: port=0x%04x, data=%02x\n", addr, val); | |
83 | } | |
84 | ||
61190b14 | 85 | void cpu_outw(CPUState *env, int addr, int val) |
367e86e8 FB |
86 | { |
87 | fprintf(stderr, "outw: port=0x%04x, data=%04x\n", addr, val); | |
88 | } | |
89 | ||
61190b14 | 90 | void cpu_outl(CPUState *env, int addr, int val) |
367e86e8 FB |
91 | { |
92 | fprintf(stderr, "outl: port=0x%04x, data=%08x\n", addr, val); | |
93 | } | |
94 | ||
61190b14 | 95 | int cpu_inb(CPUState *env, int addr) |
367e86e8 FB |
96 | { |
97 | fprintf(stderr, "inb: port=0x%04x\n", addr); | |
98 | return 0; | |
99 | } | |
100 | ||
61190b14 | 101 | int cpu_inw(CPUState *env, int addr) |
367e86e8 FB |
102 | { |
103 | fprintf(stderr, "inw: port=0x%04x\n", addr); | |
104 | return 0; | |
105 | } | |
106 | ||
61190b14 | 107 | int cpu_inl(CPUState *env, int addr) |
367e86e8 FB |
108 | { |
109 | fprintf(stderr, "inl: port=0x%04x\n", addr); | |
110 | return 0; | |
111 | } | |
112 | ||
8fcd3692 | 113 | #if defined(TARGET_I386) |
a541f297 | 114 | int cpu_get_pic_interrupt(CPUState *env) |
92ccca6a FB |
115 | { |
116 | return -1; | |
117 | } | |
8fcd3692 | 118 | #endif |
92ccca6a | 119 | |
28ab0e2e FB |
120 | /* timers for rdtsc */ |
121 | ||
1dce7c3c | 122 | #if 0 |
28ab0e2e FB |
123 | |
124 | static uint64_t emu_time; | |
125 | ||
126 | int64_t cpu_get_real_ticks(void) | |
127 | { | |
128 | return emu_time++; | |
129 | } | |
130 | ||
131 | #endif | |
132 | ||
d5975363 PB |
133 | #if defined(USE_NPTL) |
134 | /***********************************************************/ | |
135 | /* Helper routines for implementing atomic operations. */ | |
136 | ||
137 | /* To implement exclusive operations we force all cpus to syncronise. | |
138 | We don't require a full sync, only that no cpus are executing guest code. | |
139 | The alternative is to map target atomic ops onto host equivalents, | |
140 | which requires quite a lot of per host/target work. */ | |
141 | static pthread_mutex_t exclusive_lock = PTHREAD_MUTEX_INITIALIZER; | |
142 | static pthread_cond_t exclusive_cond = PTHREAD_COND_INITIALIZER; | |
143 | static pthread_cond_t exclusive_resume = PTHREAD_COND_INITIALIZER; | |
144 | static int pending_cpus; | |
145 | ||
146 | /* Make sure everything is in a consistent state for calling fork(). */ | |
147 | void fork_start(void) | |
148 | { | |
149 | mmap_fork_start(); | |
150 | pthread_mutex_lock(&tb_lock); | |
151 | pthread_mutex_lock(&exclusive_lock); | |
152 | } | |
153 | ||
154 | void fork_end(int child) | |
155 | { | |
156 | if (child) { | |
157 | /* Child processes created by fork() only have a single thread. | |
158 | Discard information about the parent threads. */ | |
159 | first_cpu = thread_env; | |
160 | thread_env->next_cpu = NULL; | |
161 | pending_cpus = 0; | |
162 | pthread_mutex_init(&exclusive_lock, NULL); | |
163 | pthread_cond_init(&exclusive_cond, NULL); | |
164 | pthread_cond_init(&exclusive_resume, NULL); | |
165 | pthread_mutex_init(&tb_lock, NULL); | |
2b1319c8 | 166 | gdbserver_fork(thread_env); |
d5975363 PB |
167 | } else { |
168 | pthread_mutex_unlock(&exclusive_lock); | |
169 | pthread_mutex_unlock(&tb_lock); | |
170 | } | |
171 | mmap_fork_end(child); | |
172 | } | |
173 | ||
174 | /* Wait for pending exclusive operations to complete. The exclusive lock | |
175 | must be held. */ | |
176 | static inline void exclusive_idle(void) | |
177 | { | |
178 | while (pending_cpus) { | |
179 | pthread_cond_wait(&exclusive_resume, &exclusive_lock); | |
180 | } | |
181 | } | |
182 | ||
183 | /* Start an exclusive operation. | |
184 | Must only be called from outside cpu_arm_exec. */ | |
185 | static inline void start_exclusive(void) | |
186 | { | |
187 | CPUState *other; | |
188 | pthread_mutex_lock(&exclusive_lock); | |
189 | exclusive_idle(); | |
190 | ||
191 | pending_cpus = 1; | |
192 | /* Make all other cpus stop executing. */ | |
193 | for (other = first_cpu; other; other = other->next_cpu) { | |
194 | if (other->running) { | |
195 | pending_cpus++; | |
196 | cpu_interrupt(other, CPU_INTERRUPT_EXIT); | |
197 | } | |
198 | } | |
199 | if (pending_cpus > 1) { | |
200 | pthread_cond_wait(&exclusive_cond, &exclusive_lock); | |
201 | } | |
202 | } | |
203 | ||
204 | /* Finish an exclusive operation. */ | |
205 | static inline void end_exclusive(void) | |
206 | { | |
207 | pending_cpus = 0; | |
208 | pthread_cond_broadcast(&exclusive_resume); | |
209 | pthread_mutex_unlock(&exclusive_lock); | |
210 | } | |
211 | ||
212 | /* Wait for exclusive ops to finish, and begin cpu execution. */ | |
213 | static inline void cpu_exec_start(CPUState *env) | |
214 | { | |
215 | pthread_mutex_lock(&exclusive_lock); | |
216 | exclusive_idle(); | |
217 | env->running = 1; | |
218 | pthread_mutex_unlock(&exclusive_lock); | |
219 | } | |
220 | ||
221 | /* Mark cpu as not executing, and release pending exclusive ops. */ | |
222 | static inline void cpu_exec_end(CPUState *env) | |
223 | { | |
224 | pthread_mutex_lock(&exclusive_lock); | |
225 | env->running = 0; | |
226 | if (pending_cpus > 1) { | |
227 | pending_cpus--; | |
228 | if (pending_cpus == 1) { | |
229 | pthread_cond_signal(&exclusive_cond); | |
230 | } | |
231 | } | |
232 | exclusive_idle(); | |
233 | pthread_mutex_unlock(&exclusive_lock); | |
234 | } | |
235 | #else /* if !USE_NPTL */ | |
236 | /* These are no-ops because we are not threadsafe. */ | |
237 | static inline void cpu_exec_start(CPUState *env) | |
238 | { | |
239 | } | |
240 | ||
241 | static inline void cpu_exec_end(CPUState *env) | |
242 | { | |
243 | } | |
244 | ||
245 | static inline void start_exclusive(void) | |
246 | { | |
247 | } | |
248 | ||
249 | static inline void end_exclusive(void) | |
250 | { | |
251 | } | |
252 | ||
253 | void fork_start(void) | |
254 | { | |
255 | } | |
256 | ||
257 | void fork_end(int child) | |
258 | { | |
2b1319c8 AJ |
259 | if (child) { |
260 | gdbserver_fork(thread_env); | |
261 | } | |
d5975363 PB |
262 | } |
263 | #endif | |
264 | ||
265 | ||
a541f297 FB |
266 | #ifdef TARGET_I386 |
267 | /***********************************************************/ | |
268 | /* CPUX86 core interface */ | |
269 | ||
02a1602e FB |
270 | void cpu_smm_update(CPUState *env) |
271 | { | |
272 | } | |
273 | ||
28ab0e2e FB |
274 | uint64_t cpu_get_tsc(CPUX86State *env) |
275 | { | |
276 | return cpu_get_real_ticks(); | |
277 | } | |
278 | ||
5fafdf24 | 279 | static void write_dt(void *ptr, unsigned long addr, unsigned long limit, |
f4beb510 | 280 | int flags) |
6dbad63e | 281 | { |
f4beb510 | 282 | unsigned int e1, e2; |
53a5960a | 283 | uint32_t *p; |
6dbad63e FB |
284 | e1 = (addr << 16) | (limit & 0xffff); |
285 | e2 = ((addr >> 16) & 0xff) | (addr & 0xff000000) | (limit & 0x000f0000); | |
f4beb510 | 286 | e2 |= flags; |
53a5960a | 287 | p = ptr; |
d538e8f5 | 288 | p[0] = tswap32(e1); |
289 | p[1] = tswap32(e2); | |
f4beb510 FB |
290 | } |
291 | ||
e441570f | 292 | static uint64_t *idt_table; |
eb38c52c | 293 | #ifdef TARGET_X86_64 |
d2fd1af7 FB |
294 | static void set_gate64(void *ptr, unsigned int type, unsigned int dpl, |
295 | uint64_t addr, unsigned int sel) | |
f4beb510 | 296 | { |
4dbc422b | 297 | uint32_t *p, e1, e2; |
f4beb510 FB |
298 | e1 = (addr & 0xffff) | (sel << 16); |
299 | e2 = (addr & 0xffff0000) | 0x8000 | (dpl << 13) | (type << 8); | |
53a5960a | 300 | p = ptr; |
4dbc422b FB |
301 | p[0] = tswap32(e1); |
302 | p[1] = tswap32(e2); | |
303 | p[2] = tswap32(addr >> 32); | |
304 | p[3] = 0; | |
6dbad63e | 305 | } |
d2fd1af7 FB |
306 | /* only dpl matters as we do only user space emulation */ |
307 | static void set_idt(int n, unsigned int dpl) | |
308 | { | |
309 | set_gate64(idt_table + n * 2, 0, dpl, 0, 0); | |
310 | } | |
311 | #else | |
d2fd1af7 FB |
312 | static void set_gate(void *ptr, unsigned int type, unsigned int dpl, |
313 | uint32_t addr, unsigned int sel) | |
314 | { | |
4dbc422b | 315 | uint32_t *p, e1, e2; |
d2fd1af7 FB |
316 | e1 = (addr & 0xffff) | (sel << 16); |
317 | e2 = (addr & 0xffff0000) | 0x8000 | (dpl << 13) | (type << 8); | |
318 | p = ptr; | |
4dbc422b FB |
319 | p[0] = tswap32(e1); |
320 | p[1] = tswap32(e2); | |
d2fd1af7 FB |
321 | } |
322 | ||
f4beb510 FB |
323 | /* only dpl matters as we do only user space emulation */ |
324 | static void set_idt(int n, unsigned int dpl) | |
325 | { | |
326 | set_gate(idt_table + n, 0, dpl, 0, 0); | |
327 | } | |
d2fd1af7 | 328 | #endif |
31e31b8a | 329 | |
89e957e7 | 330 | void cpu_loop(CPUX86State *env) |
1b6b029e | 331 | { |
bc8a22cc | 332 | int trapnr; |
992f48a0 | 333 | abi_ulong pc; |
9de5e440 | 334 | target_siginfo_t info; |
851e67a1 | 335 | |
1b6b029e | 336 | for(;;) { |
bc8a22cc | 337 | trapnr = cpu_x86_exec(env); |
bc8a22cc | 338 | switch(trapnr) { |
f4beb510 | 339 | case 0x80: |
d2fd1af7 | 340 | /* linux syscall from int $0x80 */ |
5fafdf24 TS |
341 | env->regs[R_EAX] = do_syscall(env, |
342 | env->regs[R_EAX], | |
f4beb510 FB |
343 | env->regs[R_EBX], |
344 | env->regs[R_ECX], | |
345 | env->regs[R_EDX], | |
346 | env->regs[R_ESI], | |
347 | env->regs[R_EDI], | |
348 | env->regs[R_EBP]); | |
349 | break; | |
d2fd1af7 FB |
350 | #ifndef TARGET_ABI32 |
351 | case EXCP_SYSCALL: | |
352 | /* linux syscall from syscall intruction */ | |
353 | env->regs[R_EAX] = do_syscall(env, | |
354 | env->regs[R_EAX], | |
355 | env->regs[R_EDI], | |
356 | env->regs[R_ESI], | |
357 | env->regs[R_EDX], | |
358 | env->regs[10], | |
359 | env->regs[8], | |
360 | env->regs[9]); | |
361 | env->eip = env->exception_next_eip; | |
362 | break; | |
363 | #endif | |
f4beb510 FB |
364 | case EXCP0B_NOSEG: |
365 | case EXCP0C_STACK: | |
366 | info.si_signo = SIGBUS; | |
367 | info.si_errno = 0; | |
368 | info.si_code = TARGET_SI_KERNEL; | |
369 | info._sifields._sigfault._addr = 0; | |
624f7979 | 370 | queue_signal(env, info.si_signo, &info); |
f4beb510 | 371 | break; |
1b6b029e | 372 | case EXCP0D_GPF: |
d2fd1af7 | 373 | /* XXX: potential problem if ABI32 */ |
84409ddb | 374 | #ifndef TARGET_X86_64 |
851e67a1 | 375 | if (env->eflags & VM_MASK) { |
89e957e7 | 376 | handle_vm86_fault(env); |
84409ddb JM |
377 | } else |
378 | #endif | |
379 | { | |
f4beb510 FB |
380 | info.si_signo = SIGSEGV; |
381 | info.si_errno = 0; | |
382 | info.si_code = TARGET_SI_KERNEL; | |
383 | info._sifields._sigfault._addr = 0; | |
624f7979 | 384 | queue_signal(env, info.si_signo, &info); |
1b6b029e FB |
385 | } |
386 | break; | |
b689bc57 FB |
387 | case EXCP0E_PAGE: |
388 | info.si_signo = SIGSEGV; | |
389 | info.si_errno = 0; | |
390 | if (!(env->error_code & 1)) | |
391 | info.si_code = TARGET_SEGV_MAPERR; | |
392 | else | |
393 | info.si_code = TARGET_SEGV_ACCERR; | |
970a87a6 | 394 | info._sifields._sigfault._addr = env->cr[2]; |
624f7979 | 395 | queue_signal(env, info.si_signo, &info); |
b689bc57 | 396 | break; |
9de5e440 | 397 | case EXCP00_DIVZ: |
84409ddb | 398 | #ifndef TARGET_X86_64 |
bc8a22cc | 399 | if (env->eflags & VM_MASK) { |
447db213 | 400 | handle_vm86_trap(env, trapnr); |
84409ddb JM |
401 | } else |
402 | #endif | |
403 | { | |
bc8a22cc FB |
404 | /* division by zero */ |
405 | info.si_signo = SIGFPE; | |
406 | info.si_errno = 0; | |
407 | info.si_code = TARGET_FPE_INTDIV; | |
408 | info._sifields._sigfault._addr = env->eip; | |
624f7979 | 409 | queue_signal(env, info.si_signo, &info); |
bc8a22cc | 410 | } |
9de5e440 | 411 | break; |
01df040b | 412 | case EXCP01_DB: |
447db213 | 413 | case EXCP03_INT3: |
84409ddb | 414 | #ifndef TARGET_X86_64 |
447db213 FB |
415 | if (env->eflags & VM_MASK) { |
416 | handle_vm86_trap(env, trapnr); | |
84409ddb JM |
417 | } else |
418 | #endif | |
419 | { | |
447db213 FB |
420 | info.si_signo = SIGTRAP; |
421 | info.si_errno = 0; | |
01df040b | 422 | if (trapnr == EXCP01_DB) { |
447db213 FB |
423 | info.si_code = TARGET_TRAP_BRKPT; |
424 | info._sifields._sigfault._addr = env->eip; | |
425 | } else { | |
426 | info.si_code = TARGET_SI_KERNEL; | |
427 | info._sifields._sigfault._addr = 0; | |
428 | } | |
624f7979 | 429 | queue_signal(env, info.si_signo, &info); |
447db213 FB |
430 | } |
431 | break; | |
9de5e440 FB |
432 | case EXCP04_INTO: |
433 | case EXCP05_BOUND: | |
84409ddb | 434 | #ifndef TARGET_X86_64 |
bc8a22cc | 435 | if (env->eflags & VM_MASK) { |
447db213 | 436 | handle_vm86_trap(env, trapnr); |
84409ddb JM |
437 | } else |
438 | #endif | |
439 | { | |
bc8a22cc FB |
440 | info.si_signo = SIGSEGV; |
441 | info.si_errno = 0; | |
b689bc57 | 442 | info.si_code = TARGET_SI_KERNEL; |
bc8a22cc | 443 | info._sifields._sigfault._addr = 0; |
624f7979 | 444 | queue_signal(env, info.si_signo, &info); |
bc8a22cc | 445 | } |
9de5e440 FB |
446 | break; |
447 | case EXCP06_ILLOP: | |
448 | info.si_signo = SIGILL; | |
449 | info.si_errno = 0; | |
450 | info.si_code = TARGET_ILL_ILLOPN; | |
451 | info._sifields._sigfault._addr = env->eip; | |
624f7979 | 452 | queue_signal(env, info.si_signo, &info); |
9de5e440 FB |
453 | break; |
454 | case EXCP_INTERRUPT: | |
455 | /* just indicate that signals should be handled asap */ | |
456 | break; | |
1fddef4b FB |
457 | case EXCP_DEBUG: |
458 | { | |
459 | int sig; | |
460 | ||
461 | sig = gdb_handlesig (env, TARGET_SIGTRAP); | |
462 | if (sig) | |
463 | { | |
464 | info.si_signo = sig; | |
465 | info.si_errno = 0; | |
466 | info.si_code = TARGET_TRAP_BRKPT; | |
624f7979 | 467 | queue_signal(env, info.si_signo, &info); |
1fddef4b FB |
468 | } |
469 | } | |
470 | break; | |
1b6b029e | 471 | default: |
970a87a6 | 472 | pc = env->segs[R_CS].base + env->eip; |
5fafdf24 | 473 | fprintf(stderr, "qemu: 0x%08lx: unhandled CPU exception 0x%x - aborting\n", |
bc8a22cc | 474 | (long)pc, trapnr); |
1b6b029e FB |
475 | abort(); |
476 | } | |
66fb9763 | 477 | process_pending_signals(env); |
1b6b029e FB |
478 | } |
479 | } | |
b346ff46 FB |
480 | #endif |
481 | ||
482 | #ifdef TARGET_ARM | |
483 | ||
992f48a0 | 484 | static void arm_cache_flush(abi_ulong start, abi_ulong last) |
6f1f31c0 | 485 | { |
992f48a0 | 486 | abi_ulong addr, last1; |
6f1f31c0 FB |
487 | |
488 | if (last < start) | |
489 | return; | |
490 | addr = start; | |
491 | for(;;) { | |
492 | last1 = ((addr + TARGET_PAGE_SIZE) & TARGET_PAGE_MASK) - 1; | |
493 | if (last1 > last) | |
494 | last1 = last; | |
495 | tb_invalidate_page_range(addr, last1 + 1); | |
496 | if (last1 == last) | |
497 | break; | |
498 | addr = last1 + 1; | |
499 | } | |
500 | } | |
501 | ||
fbb4a2e3 PB |
502 | /* Handle a jump to the kernel code page. */ |
503 | static int | |
504 | do_kernel_trap(CPUARMState *env) | |
505 | { | |
506 | uint32_t addr; | |
507 | uint32_t cpsr; | |
508 | uint32_t val; | |
509 | ||
510 | switch (env->regs[15]) { | |
511 | case 0xffff0fa0: /* __kernel_memory_barrier */ | |
512 | /* ??? No-op. Will need to do better for SMP. */ | |
513 | break; | |
514 | case 0xffff0fc0: /* __kernel_cmpxchg */ | |
d5975363 PB |
515 | /* XXX: This only works between threads, not between processes. |
516 | It's probably possible to implement this with native host | |
517 | operations. However things like ldrex/strex are much harder so | |
518 | there's not much point trying. */ | |
519 | start_exclusive(); | |
fbb4a2e3 PB |
520 | cpsr = cpsr_read(env); |
521 | addr = env->regs[2]; | |
522 | /* FIXME: This should SEGV if the access fails. */ | |
523 | if (get_user_u32(val, addr)) | |
524 | val = ~env->regs[0]; | |
525 | if (val == env->regs[0]) { | |
526 | val = env->regs[1]; | |
527 | /* FIXME: Check for segfaults. */ | |
528 | put_user_u32(val, addr); | |
529 | env->regs[0] = 0; | |
530 | cpsr |= CPSR_C; | |
531 | } else { | |
532 | env->regs[0] = -1; | |
533 | cpsr &= ~CPSR_C; | |
534 | } | |
535 | cpsr_write(env, cpsr, CPSR_C); | |
d5975363 | 536 | end_exclusive(); |
fbb4a2e3 PB |
537 | break; |
538 | case 0xffff0fe0: /* __kernel_get_tls */ | |
539 | env->regs[0] = env->cp15.c13_tls2; | |
540 | break; | |
541 | default: | |
542 | return 1; | |
543 | } | |
544 | /* Jump back to the caller. */ | |
545 | addr = env->regs[14]; | |
546 | if (addr & 1) { | |
547 | env->thumb = 1; | |
548 | addr &= ~1; | |
549 | } | |
550 | env->regs[15] = addr; | |
551 | ||
552 | return 0; | |
553 | } | |
554 | ||
b346ff46 FB |
555 | void cpu_loop(CPUARMState *env) |
556 | { | |
557 | int trapnr; | |
558 | unsigned int n, insn; | |
559 | target_siginfo_t info; | |
b5ff1b31 | 560 | uint32_t addr; |
3b46e624 | 561 | |
b346ff46 | 562 | for(;;) { |
d5975363 | 563 | cpu_exec_start(env); |
b346ff46 | 564 | trapnr = cpu_arm_exec(env); |
d5975363 | 565 | cpu_exec_end(env); |
b346ff46 FB |
566 | switch(trapnr) { |
567 | case EXCP_UDEF: | |
c6981055 FB |
568 | { |
569 | TaskState *ts = env->opaque; | |
570 | uint32_t opcode; | |
6d9a42be | 571 | int rc; |
c6981055 FB |
572 | |
573 | /* we handle the FPU emulation here, as Linux */ | |
574 | /* we get the opcode */ | |
2f619698 FB |
575 | /* FIXME - what to do if get_user() fails? */ |
576 | get_user_u32(opcode, env->regs[15]); | |
3b46e624 | 577 | |
6d9a42be AJ |
578 | rc = EmulateAll(opcode, &ts->fpa, env); |
579 | if (rc == 0) { /* illegal instruction */ | |
c6981055 FB |
580 | info.si_signo = SIGILL; |
581 | info.si_errno = 0; | |
582 | info.si_code = TARGET_ILL_ILLOPN; | |
583 | info._sifields._sigfault._addr = env->regs[15]; | |
624f7979 | 584 | queue_signal(env, info.si_signo, &info); |
6d9a42be AJ |
585 | } else if (rc < 0) { /* FP exception */ |
586 | int arm_fpe=0; | |
587 | ||
588 | /* translate softfloat flags to FPSR flags */ | |
589 | if (-rc & float_flag_invalid) | |
590 | arm_fpe |= BIT_IOC; | |
591 | if (-rc & float_flag_divbyzero) | |
592 | arm_fpe |= BIT_DZC; | |
593 | if (-rc & float_flag_overflow) | |
594 | arm_fpe |= BIT_OFC; | |
595 | if (-rc & float_flag_underflow) | |
596 | arm_fpe |= BIT_UFC; | |
597 | if (-rc & float_flag_inexact) | |
598 | arm_fpe |= BIT_IXC; | |
599 | ||
600 | FPSR fpsr = ts->fpa.fpsr; | |
601 | //printf("fpsr 0x%x, arm_fpe 0x%x\n",fpsr,arm_fpe); | |
602 | ||
603 | if (fpsr & (arm_fpe << 16)) { /* exception enabled? */ | |
604 | info.si_signo = SIGFPE; | |
605 | info.si_errno = 0; | |
606 | ||
607 | /* ordered by priority, least first */ | |
608 | if (arm_fpe & BIT_IXC) info.si_code = TARGET_FPE_FLTRES; | |
609 | if (arm_fpe & BIT_UFC) info.si_code = TARGET_FPE_FLTUND; | |
610 | if (arm_fpe & BIT_OFC) info.si_code = TARGET_FPE_FLTOVF; | |
611 | if (arm_fpe & BIT_DZC) info.si_code = TARGET_FPE_FLTDIV; | |
612 | if (arm_fpe & BIT_IOC) info.si_code = TARGET_FPE_FLTINV; | |
613 | ||
614 | info._sifields._sigfault._addr = env->regs[15]; | |
624f7979 | 615 | queue_signal(env, info.si_signo, &info); |
6d9a42be AJ |
616 | } else { |
617 | env->regs[15] += 4; | |
618 | } | |
619 | ||
620 | /* accumulate unenabled exceptions */ | |
621 | if ((!(fpsr & BIT_IXE)) && (arm_fpe & BIT_IXC)) | |
622 | fpsr |= BIT_IXC; | |
623 | if ((!(fpsr & BIT_UFE)) && (arm_fpe & BIT_UFC)) | |
624 | fpsr |= BIT_UFC; | |
625 | if ((!(fpsr & BIT_OFE)) && (arm_fpe & BIT_OFC)) | |
626 | fpsr |= BIT_OFC; | |
627 | if ((!(fpsr & BIT_DZE)) && (arm_fpe & BIT_DZC)) | |
628 | fpsr |= BIT_DZC; | |
629 | if ((!(fpsr & BIT_IOE)) && (arm_fpe & BIT_IOC)) | |
630 | fpsr |= BIT_IOC; | |
631 | ts->fpa.fpsr=fpsr; | |
632 | } else { /* everything OK */ | |
c6981055 FB |
633 | /* increment PC */ |
634 | env->regs[15] += 4; | |
635 | } | |
636 | } | |
b346ff46 FB |
637 | break; |
638 | case EXCP_SWI: | |
06c949e6 | 639 | case EXCP_BKPT: |
b346ff46 | 640 | { |
ce4defa0 | 641 | env->eabi = 1; |
b346ff46 | 642 | /* system call */ |
06c949e6 PB |
643 | if (trapnr == EXCP_BKPT) { |
644 | if (env->thumb) { | |
2f619698 FB |
645 | /* FIXME - what to do if get_user() fails? */ |
646 | get_user_u16(insn, env->regs[15]); | |
06c949e6 PB |
647 | n = insn & 0xff; |
648 | env->regs[15] += 2; | |
649 | } else { | |
2f619698 FB |
650 | /* FIXME - what to do if get_user() fails? */ |
651 | get_user_u32(insn, env->regs[15]); | |
06c949e6 PB |
652 | n = (insn & 0xf) | ((insn >> 4) & 0xff0); |
653 | env->regs[15] += 4; | |
654 | } | |
192c7bd9 | 655 | } else { |
06c949e6 | 656 | if (env->thumb) { |
2f619698 FB |
657 | /* FIXME - what to do if get_user() fails? */ |
658 | get_user_u16(insn, env->regs[15] - 2); | |
06c949e6 PB |
659 | n = insn & 0xff; |
660 | } else { | |
2f619698 FB |
661 | /* FIXME - what to do if get_user() fails? */ |
662 | get_user_u32(insn, env->regs[15] - 4); | |
06c949e6 PB |
663 | n = insn & 0xffffff; |
664 | } | |
192c7bd9 FB |
665 | } |
666 | ||
6f1f31c0 FB |
667 | if (n == ARM_NR_cacheflush) { |
668 | arm_cache_flush(env->regs[0], env->regs[1]); | |
a4f81979 FB |
669 | } else if (n == ARM_NR_semihosting |
670 | || n == ARM_NR_thumb_semihosting) { | |
671 | env->regs[0] = do_arm_semihosting (env); | |
ce4defa0 | 672 | } else if (n == 0 || n >= ARM_SYSCALL_BASE |
192c7bd9 | 673 | || (env->thumb && n == ARM_THUMB_SYSCALL)) { |
b346ff46 | 674 | /* linux syscall */ |
ce4defa0 | 675 | if (env->thumb || n == 0) { |
192c7bd9 FB |
676 | n = env->regs[7]; |
677 | } else { | |
678 | n -= ARM_SYSCALL_BASE; | |
ce4defa0 | 679 | env->eabi = 0; |
192c7bd9 | 680 | } |
fbb4a2e3 PB |
681 | if ( n > ARM_NR_BASE) { |
682 | switch (n) { | |
683 | case ARM_NR_cacheflush: | |
684 | arm_cache_flush(env->regs[0], env->regs[1]); | |
685 | break; | |
686 | case ARM_NR_set_tls: | |
687 | cpu_set_tls(env, env->regs[0]); | |
688 | env->regs[0] = 0; | |
689 | break; | |
690 | default: | |
691 | gemu_log("qemu: Unsupported ARM syscall: 0x%x\n", | |
692 | n); | |
693 | env->regs[0] = -TARGET_ENOSYS; | |
694 | break; | |
695 | } | |
696 | } else { | |
697 | env->regs[0] = do_syscall(env, | |
698 | n, | |
699 | env->regs[0], | |
700 | env->regs[1], | |
701 | env->regs[2], | |
702 | env->regs[3], | |
703 | env->regs[4], | |
704 | env->regs[5]); | |
705 | } | |
b346ff46 FB |
706 | } else { |
707 | goto error; | |
708 | } | |
709 | } | |
710 | break; | |
43fff238 FB |
711 | case EXCP_INTERRUPT: |
712 | /* just indicate that signals should be handled asap */ | |
713 | break; | |
68016c62 | 714 | case EXCP_PREFETCH_ABORT: |
eae473c1 | 715 | addr = env->cp15.c6_insn; |
b5ff1b31 | 716 | goto do_segv; |
68016c62 | 717 | case EXCP_DATA_ABORT: |
eae473c1 | 718 | addr = env->cp15.c6_data; |
b5ff1b31 FB |
719 | goto do_segv; |
720 | do_segv: | |
68016c62 FB |
721 | { |
722 | info.si_signo = SIGSEGV; | |
723 | info.si_errno = 0; | |
724 | /* XXX: check env->error_code */ | |
725 | info.si_code = TARGET_SEGV_MAPERR; | |
b5ff1b31 | 726 | info._sifields._sigfault._addr = addr; |
624f7979 | 727 | queue_signal(env, info.si_signo, &info); |
68016c62 FB |
728 | } |
729 | break; | |
1fddef4b FB |
730 | case EXCP_DEBUG: |
731 | { | |
732 | int sig; | |
733 | ||
734 | sig = gdb_handlesig (env, TARGET_SIGTRAP); | |
735 | if (sig) | |
736 | { | |
737 | info.si_signo = sig; | |
738 | info.si_errno = 0; | |
739 | info.si_code = TARGET_TRAP_BRKPT; | |
624f7979 | 740 | queue_signal(env, info.si_signo, &info); |
1fddef4b FB |
741 | } |
742 | } | |
743 | break; | |
fbb4a2e3 PB |
744 | case EXCP_KERNEL_TRAP: |
745 | if (do_kernel_trap(env)) | |
746 | goto error; | |
747 | break; | |
b346ff46 FB |
748 | default: |
749 | error: | |
5fafdf24 | 750 | fprintf(stderr, "qemu: unhandled CPU exception 0x%x - aborting\n", |
b346ff46 | 751 | trapnr); |
7fe48483 | 752 | cpu_dump_state(env, stderr, fprintf, 0); |
b346ff46 FB |
753 | abort(); |
754 | } | |
755 | process_pending_signals(env); | |
756 | } | |
757 | } | |
758 | ||
759 | #endif | |
1b6b029e | 760 | |
93ac68bc | 761 | #ifdef TARGET_SPARC |
ed23fbd9 | 762 | #define SPARC64_STACK_BIAS 2047 |
93ac68bc | 763 | |
060366c5 FB |
764 | //#define DEBUG_WIN |
765 | ||
2623cbaf FB |
766 | /* WARNING: dealing with register windows _is_ complicated. More info |
767 | can be found at http://www.sics.se/~psm/sparcstack.html */ | |
060366c5 FB |
768 | static inline int get_reg_index(CPUSPARCState *env, int cwp, int index) |
769 | { | |
1a14026e | 770 | index = (index + cwp * 16) % (16 * env->nwindows); |
060366c5 FB |
771 | /* wrap handling : if cwp is on the last window, then we use the |
772 | registers 'after' the end */ | |
1a14026e BS |
773 | if (index < 8 && env->cwp == env->nwindows - 1) |
774 | index += 16 * env->nwindows; | |
060366c5 FB |
775 | return index; |
776 | } | |
777 | ||
2623cbaf FB |
778 | /* save the register window 'cwp1' */ |
779 | static inline void save_window_offset(CPUSPARCState *env, int cwp1) | |
060366c5 | 780 | { |
2623cbaf | 781 | unsigned int i; |
992f48a0 | 782 | abi_ulong sp_ptr; |
3b46e624 | 783 | |
53a5960a | 784 | sp_ptr = env->regbase[get_reg_index(env, cwp1, 6)]; |
ed23fbd9 BS |
785 | #ifdef TARGET_SPARC64 |
786 | if (sp_ptr & 3) | |
787 | sp_ptr += SPARC64_STACK_BIAS; | |
788 | #endif | |
060366c5 | 789 | #if defined(DEBUG_WIN) |
2daf0284 BS |
790 | printf("win_overflow: sp_ptr=0x" TARGET_ABI_FMT_lx " save_cwp=%d\n", |
791 | sp_ptr, cwp1); | |
060366c5 | 792 | #endif |
2623cbaf | 793 | for(i = 0; i < 16; i++) { |
2f619698 FB |
794 | /* FIXME - what to do if put_user() fails? */ |
795 | put_user_ual(env->regbase[get_reg_index(env, cwp1, 8 + i)], sp_ptr); | |
992f48a0 | 796 | sp_ptr += sizeof(abi_ulong); |
2623cbaf | 797 | } |
060366c5 FB |
798 | } |
799 | ||
800 | static void save_window(CPUSPARCState *env) | |
801 | { | |
5ef54116 | 802 | #ifndef TARGET_SPARC64 |
2623cbaf | 803 | unsigned int new_wim; |
1a14026e BS |
804 | new_wim = ((env->wim >> 1) | (env->wim << (env->nwindows - 1))) & |
805 | ((1LL << env->nwindows) - 1); | |
806 | save_window_offset(env, cpu_cwp_dec(env, env->cwp - 2)); | |
2623cbaf | 807 | env->wim = new_wim; |
5ef54116 | 808 | #else |
1a14026e | 809 | save_window_offset(env, cpu_cwp_dec(env, env->cwp - 2)); |
5ef54116 FB |
810 | env->cansave++; |
811 | env->canrestore--; | |
812 | #endif | |
060366c5 FB |
813 | } |
814 | ||
815 | static void restore_window(CPUSPARCState *env) | |
816 | { | |
eda52953 BS |
817 | #ifndef TARGET_SPARC64 |
818 | unsigned int new_wim; | |
819 | #endif | |
820 | unsigned int i, cwp1; | |
992f48a0 | 821 | abi_ulong sp_ptr; |
3b46e624 | 822 | |
eda52953 | 823 | #ifndef TARGET_SPARC64 |
1a14026e BS |
824 | new_wim = ((env->wim << 1) | (env->wim >> (env->nwindows - 1))) & |
825 | ((1LL << env->nwindows) - 1); | |
eda52953 | 826 | #endif |
3b46e624 | 827 | |
060366c5 | 828 | /* restore the invalid window */ |
1a14026e | 829 | cwp1 = cpu_cwp_inc(env, env->cwp + 1); |
53a5960a | 830 | sp_ptr = env->regbase[get_reg_index(env, cwp1, 6)]; |
ed23fbd9 BS |
831 | #ifdef TARGET_SPARC64 |
832 | if (sp_ptr & 3) | |
833 | sp_ptr += SPARC64_STACK_BIAS; | |
834 | #endif | |
060366c5 | 835 | #if defined(DEBUG_WIN) |
2daf0284 BS |
836 | printf("win_underflow: sp_ptr=0x" TARGET_ABI_FMT_lx " load_cwp=%d\n", |
837 | sp_ptr, cwp1); | |
060366c5 | 838 | #endif |
2623cbaf | 839 | for(i = 0; i < 16; i++) { |
2f619698 FB |
840 | /* FIXME - what to do if get_user() fails? */ |
841 | get_user_ual(env->regbase[get_reg_index(env, cwp1, 8 + i)], sp_ptr); | |
992f48a0 | 842 | sp_ptr += sizeof(abi_ulong); |
2623cbaf | 843 | } |
5ef54116 FB |
844 | #ifdef TARGET_SPARC64 |
845 | env->canrestore++; | |
1a14026e BS |
846 | if (env->cleanwin < env->nwindows - 1) |
847 | env->cleanwin++; | |
5ef54116 | 848 | env->cansave--; |
eda52953 BS |
849 | #else |
850 | env->wim = new_wim; | |
5ef54116 | 851 | #endif |
060366c5 FB |
852 | } |
853 | ||
854 | static void flush_windows(CPUSPARCState *env) | |
855 | { | |
856 | int offset, cwp1; | |
2623cbaf FB |
857 | |
858 | offset = 1; | |
060366c5 FB |
859 | for(;;) { |
860 | /* if restore would invoke restore_window(), then we can stop */ | |
1a14026e | 861 | cwp1 = cpu_cwp_inc(env, env->cwp + offset); |
eda52953 | 862 | #ifndef TARGET_SPARC64 |
060366c5 FB |
863 | if (env->wim & (1 << cwp1)) |
864 | break; | |
eda52953 BS |
865 | #else |
866 | if (env->canrestore == 0) | |
867 | break; | |
868 | env->cansave++; | |
869 | env->canrestore--; | |
870 | #endif | |
2623cbaf | 871 | save_window_offset(env, cwp1); |
060366c5 FB |
872 | offset++; |
873 | } | |
1a14026e | 874 | cwp1 = cpu_cwp_inc(env, env->cwp + 1); |
eda52953 BS |
875 | #ifndef TARGET_SPARC64 |
876 | /* set wim so that restore will reload the registers */ | |
2623cbaf | 877 | env->wim = 1 << cwp1; |
eda52953 | 878 | #endif |
2623cbaf FB |
879 | #if defined(DEBUG_WIN) |
880 | printf("flush_windows: nb=%d\n", offset - 1); | |
80a9d035 | 881 | #endif |
2623cbaf | 882 | } |
060366c5 | 883 | |
93ac68bc FB |
884 | void cpu_loop (CPUSPARCState *env) |
885 | { | |
060366c5 | 886 | int trapnr, ret; |
61ff6f58 | 887 | target_siginfo_t info; |
3b46e624 | 888 | |
060366c5 FB |
889 | while (1) { |
890 | trapnr = cpu_sparc_exec (env); | |
3b46e624 | 891 | |
060366c5 | 892 | switch (trapnr) { |
5ef54116 | 893 | #ifndef TARGET_SPARC64 |
5fafdf24 | 894 | case 0x88: |
060366c5 | 895 | case 0x90: |
5ef54116 | 896 | #else |
cb33da57 | 897 | case 0x110: |
5ef54116 FB |
898 | case 0x16d: |
899 | #endif | |
060366c5 | 900 | ret = do_syscall (env, env->gregs[1], |
5fafdf24 TS |
901 | env->regwptr[0], env->regwptr[1], |
902 | env->regwptr[2], env->regwptr[3], | |
060366c5 FB |
903 | env->regwptr[4], env->regwptr[5]); |
904 | if ((unsigned int)ret >= (unsigned int)(-515)) { | |
992f48a0 | 905 | #if defined(TARGET_SPARC64) && !defined(TARGET_ABI32) |
27908725 FB |
906 | env->xcc |= PSR_CARRY; |
907 | #else | |
060366c5 | 908 | env->psr |= PSR_CARRY; |
27908725 | 909 | #endif |
060366c5 FB |
910 | ret = -ret; |
911 | } else { | |
992f48a0 | 912 | #if defined(TARGET_SPARC64) && !defined(TARGET_ABI32) |
27908725 FB |
913 | env->xcc &= ~PSR_CARRY; |
914 | #else | |
060366c5 | 915 | env->psr &= ~PSR_CARRY; |
27908725 | 916 | #endif |
060366c5 FB |
917 | } |
918 | env->regwptr[0] = ret; | |
919 | /* next instruction */ | |
920 | env->pc = env->npc; | |
921 | env->npc = env->npc + 4; | |
922 | break; | |
923 | case 0x83: /* flush windows */ | |
992f48a0 BS |
924 | #ifdef TARGET_ABI32 |
925 | case 0x103: | |
926 | #endif | |
2623cbaf | 927 | flush_windows(env); |
060366c5 FB |
928 | /* next instruction */ |
929 | env->pc = env->npc; | |
930 | env->npc = env->npc + 4; | |
931 | break; | |
3475187d | 932 | #ifndef TARGET_SPARC64 |
060366c5 FB |
933 | case TT_WIN_OVF: /* window overflow */ |
934 | save_window(env); | |
935 | break; | |
936 | case TT_WIN_UNF: /* window underflow */ | |
937 | restore_window(env); | |
938 | break; | |
61ff6f58 FB |
939 | case TT_TFAULT: |
940 | case TT_DFAULT: | |
941 | { | |
942 | info.si_signo = SIGSEGV; | |
943 | info.si_errno = 0; | |
944 | /* XXX: check env->error_code */ | |
945 | info.si_code = TARGET_SEGV_MAPERR; | |
946 | info._sifields._sigfault._addr = env->mmuregs[4]; | |
624f7979 | 947 | queue_signal(env, info.si_signo, &info); |
61ff6f58 FB |
948 | } |
949 | break; | |
3475187d | 950 | #else |
5ef54116 FB |
951 | case TT_SPILL: /* window overflow */ |
952 | save_window(env); | |
953 | break; | |
954 | case TT_FILL: /* window underflow */ | |
955 | restore_window(env); | |
956 | break; | |
7f84a729 BS |
957 | case TT_TFAULT: |
958 | case TT_DFAULT: | |
959 | { | |
960 | info.si_signo = SIGSEGV; | |
961 | info.si_errno = 0; | |
962 | /* XXX: check env->error_code */ | |
963 | info.si_code = TARGET_SEGV_MAPERR; | |
964 | if (trapnr == TT_DFAULT) | |
965 | info._sifields._sigfault._addr = env->dmmuregs[4]; | |
966 | else | |
375ee38b | 967 | info._sifields._sigfault._addr = env->tsptr->tpc; |
624f7979 | 968 | queue_signal(env, info.si_signo, &info); |
7f84a729 BS |
969 | } |
970 | break; | |
27524dc3 | 971 | #ifndef TARGET_ABI32 |
5bfb56b2 BS |
972 | case 0x16e: |
973 | flush_windows(env); | |
974 | sparc64_get_context(env); | |
975 | break; | |
976 | case 0x16f: | |
977 | flush_windows(env); | |
978 | sparc64_set_context(env); | |
979 | break; | |
27524dc3 | 980 | #endif |
3475187d | 981 | #endif |
48dc41eb FB |
982 | case EXCP_INTERRUPT: |
983 | /* just indicate that signals should be handled asap */ | |
984 | break; | |
1fddef4b FB |
985 | case EXCP_DEBUG: |
986 | { | |
987 | int sig; | |
988 | ||
989 | sig = gdb_handlesig (env, TARGET_SIGTRAP); | |
990 | if (sig) | |
991 | { | |
992 | info.si_signo = sig; | |
993 | info.si_errno = 0; | |
994 | info.si_code = TARGET_TRAP_BRKPT; | |
624f7979 | 995 | queue_signal(env, info.si_signo, &info); |
1fddef4b FB |
996 | } |
997 | } | |
998 | break; | |
060366c5 FB |
999 | default: |
1000 | printf ("Unhandled trap: 0x%x\n", trapnr); | |
7fe48483 | 1001 | cpu_dump_state(env, stderr, fprintf, 0); |
060366c5 FB |
1002 | exit (1); |
1003 | } | |
1004 | process_pending_signals (env); | |
1005 | } | |
93ac68bc FB |
1006 | } |
1007 | ||
1008 | #endif | |
1009 | ||
67867308 | 1010 | #ifdef TARGET_PPC |
9fddaa0c FB |
1011 | static inline uint64_t cpu_ppc_get_tb (CPUState *env) |
1012 | { | |
1013 | /* TO FIX */ | |
1014 | return 0; | |
1015 | } | |
3b46e624 | 1016 | |
9fddaa0c FB |
1017 | uint32_t cpu_ppc_load_tbl (CPUState *env) |
1018 | { | |
1019 | return cpu_ppc_get_tb(env) & 0xFFFFFFFF; | |
1020 | } | |
3b46e624 | 1021 | |
9fddaa0c FB |
1022 | uint32_t cpu_ppc_load_tbu (CPUState *env) |
1023 | { | |
1024 | return cpu_ppc_get_tb(env) >> 32; | |
1025 | } | |
3b46e624 | 1026 | |
a062e36c | 1027 | uint32_t cpu_ppc_load_atbl (CPUState *env) |
9fddaa0c | 1028 | { |
a062e36c | 1029 | return cpu_ppc_get_tb(env) & 0xFFFFFFFF; |
9fddaa0c | 1030 | } |
5fafdf24 | 1031 | |
a062e36c | 1032 | uint32_t cpu_ppc_load_atbu (CPUState *env) |
9fddaa0c | 1033 | { |
a062e36c | 1034 | return cpu_ppc_get_tb(env) >> 32; |
9fddaa0c | 1035 | } |
76a66253 | 1036 | |
76a66253 JM |
1037 | uint32_t cpu_ppc601_load_rtcu (CPUState *env) |
1038 | __attribute__ (( alias ("cpu_ppc_load_tbu") )); | |
1039 | ||
76a66253 | 1040 | uint32_t cpu_ppc601_load_rtcl (CPUState *env) |
9fddaa0c | 1041 | { |
76a66253 | 1042 | return cpu_ppc_load_tbl(env) & 0x3FFFFF80; |
9fddaa0c | 1043 | } |
76a66253 | 1044 | |
a750fc0b JM |
1045 | /* XXX: to be fixed */ |
1046 | int ppc_dcr_read (ppc_dcr_t *dcr_env, int dcrn, target_ulong *valp) | |
1047 | { | |
1048 | return -1; | |
1049 | } | |
1050 | ||
1051 | int ppc_dcr_write (ppc_dcr_t *dcr_env, int dcrn, target_ulong val) | |
1052 | { | |
1053 | return -1; | |
1054 | } | |
1055 | ||
e1833e1f JM |
1056 | #define EXCP_DUMP(env, fmt, args...) \ |
1057 | do { \ | |
1058 | fprintf(stderr, fmt , ##args); \ | |
1059 | cpu_dump_state(env, stderr, fprintf, 0); \ | |
93fcfe39 AL |
1060 | qemu_log(fmt, ##args); \ |
1061 | log_cpu_state(env, 0); \ | |
e1833e1f JM |
1062 | } while (0) |
1063 | ||
67867308 FB |
1064 | void cpu_loop(CPUPPCState *env) |
1065 | { | |
67867308 | 1066 | target_siginfo_t info; |
61190b14 FB |
1067 | int trapnr; |
1068 | uint32_t ret; | |
3b46e624 | 1069 | |
67867308 FB |
1070 | for(;;) { |
1071 | trapnr = cpu_ppc_exec(env); | |
1072 | switch(trapnr) { | |
e1833e1f JM |
1073 | case POWERPC_EXCP_NONE: |
1074 | /* Just go on */ | |
67867308 | 1075 | break; |
e1833e1f JM |
1076 | case POWERPC_EXCP_CRITICAL: /* Critical input */ |
1077 | cpu_abort(env, "Critical interrupt while in user mode. " | |
1078 | "Aborting\n"); | |
61190b14 | 1079 | break; |
e1833e1f JM |
1080 | case POWERPC_EXCP_MCHECK: /* Machine check exception */ |
1081 | cpu_abort(env, "Machine check exception while in user mode. " | |
1082 | "Aborting\n"); | |
1083 | break; | |
1084 | case POWERPC_EXCP_DSI: /* Data storage exception */ | |
1085 | EXCP_DUMP(env, "Invalid data memory access: 0x" ADDRX "\n", | |
1086 | env->spr[SPR_DAR]); | |
1087 | /* XXX: check this. Seems bugged */ | |
2be0071f FB |
1088 | switch (env->error_code & 0xFF000000) { |
1089 | case 0x40000000: | |
61190b14 FB |
1090 | info.si_signo = TARGET_SIGSEGV; |
1091 | info.si_errno = 0; | |
1092 | info.si_code = TARGET_SEGV_MAPERR; | |
1093 | break; | |
2be0071f | 1094 | case 0x04000000: |
61190b14 FB |
1095 | info.si_signo = TARGET_SIGILL; |
1096 | info.si_errno = 0; | |
1097 | info.si_code = TARGET_ILL_ILLADR; | |
1098 | break; | |
2be0071f | 1099 | case 0x08000000: |
61190b14 FB |
1100 | info.si_signo = TARGET_SIGSEGV; |
1101 | info.si_errno = 0; | |
1102 | info.si_code = TARGET_SEGV_ACCERR; | |
1103 | break; | |
61190b14 FB |
1104 | default: |
1105 | /* Let's send a regular segfault... */ | |
e1833e1f JM |
1106 | EXCP_DUMP(env, "Invalid segfault errno (%02x)\n", |
1107 | env->error_code); | |
61190b14 FB |
1108 | info.si_signo = TARGET_SIGSEGV; |
1109 | info.si_errno = 0; | |
1110 | info.si_code = TARGET_SEGV_MAPERR; | |
1111 | break; | |
1112 | } | |
67867308 | 1113 | info._sifields._sigfault._addr = env->nip; |
624f7979 | 1114 | queue_signal(env, info.si_signo, &info); |
67867308 | 1115 | break; |
e1833e1f JM |
1116 | case POWERPC_EXCP_ISI: /* Instruction storage exception */ |
1117 | EXCP_DUMP(env, "Invalid instruction fetch: 0x\n" ADDRX "\n", | |
f10c315f | 1118 | env->spr[SPR_SRR0]); |
e1833e1f | 1119 | /* XXX: check this */ |
2be0071f FB |
1120 | switch (env->error_code & 0xFF000000) { |
1121 | case 0x40000000: | |
61190b14 | 1122 | info.si_signo = TARGET_SIGSEGV; |
67867308 | 1123 | info.si_errno = 0; |
61190b14 FB |
1124 | info.si_code = TARGET_SEGV_MAPERR; |
1125 | break; | |
2be0071f FB |
1126 | case 0x10000000: |
1127 | case 0x08000000: | |
61190b14 FB |
1128 | info.si_signo = TARGET_SIGSEGV; |
1129 | info.si_errno = 0; | |
1130 | info.si_code = TARGET_SEGV_ACCERR; | |
1131 | break; | |
1132 | default: | |
1133 | /* Let's send a regular segfault... */ | |
e1833e1f JM |
1134 | EXCP_DUMP(env, "Invalid segfault errno (%02x)\n", |
1135 | env->error_code); | |
61190b14 FB |
1136 | info.si_signo = TARGET_SIGSEGV; |
1137 | info.si_errno = 0; | |
1138 | info.si_code = TARGET_SEGV_MAPERR; | |
1139 | break; | |
1140 | } | |
1141 | info._sifields._sigfault._addr = env->nip - 4; | |
624f7979 | 1142 | queue_signal(env, info.si_signo, &info); |
67867308 | 1143 | break; |
e1833e1f JM |
1144 | case POWERPC_EXCP_EXTERNAL: /* External input */ |
1145 | cpu_abort(env, "External interrupt while in user mode. " | |
1146 | "Aborting\n"); | |
1147 | break; | |
1148 | case POWERPC_EXCP_ALIGN: /* Alignment exception */ | |
1149 | EXCP_DUMP(env, "Unaligned memory access\n"); | |
1150 | /* XXX: check this */ | |
61190b14 | 1151 | info.si_signo = TARGET_SIGBUS; |
67867308 | 1152 | info.si_errno = 0; |
61190b14 FB |
1153 | info.si_code = TARGET_BUS_ADRALN; |
1154 | info._sifields._sigfault._addr = env->nip - 4; | |
624f7979 | 1155 | queue_signal(env, info.si_signo, &info); |
67867308 | 1156 | break; |
e1833e1f JM |
1157 | case POWERPC_EXCP_PROGRAM: /* Program exception */ |
1158 | /* XXX: check this */ | |
61190b14 | 1159 | switch (env->error_code & ~0xF) { |
e1833e1f JM |
1160 | case POWERPC_EXCP_FP: |
1161 | EXCP_DUMP(env, "Floating point program exception\n"); | |
61190b14 FB |
1162 | info.si_signo = TARGET_SIGFPE; |
1163 | info.si_errno = 0; | |
1164 | switch (env->error_code & 0xF) { | |
e1833e1f | 1165 | case POWERPC_EXCP_FP_OX: |
61190b14 FB |
1166 | info.si_code = TARGET_FPE_FLTOVF; |
1167 | break; | |
e1833e1f | 1168 | case POWERPC_EXCP_FP_UX: |
61190b14 FB |
1169 | info.si_code = TARGET_FPE_FLTUND; |
1170 | break; | |
e1833e1f JM |
1171 | case POWERPC_EXCP_FP_ZX: |
1172 | case POWERPC_EXCP_FP_VXZDZ: | |
61190b14 FB |
1173 | info.si_code = TARGET_FPE_FLTDIV; |
1174 | break; | |
e1833e1f | 1175 | case POWERPC_EXCP_FP_XX: |
61190b14 FB |
1176 | info.si_code = TARGET_FPE_FLTRES; |
1177 | break; | |
e1833e1f | 1178 | case POWERPC_EXCP_FP_VXSOFT: |
61190b14 FB |
1179 | info.si_code = TARGET_FPE_FLTINV; |
1180 | break; | |
7c58044c | 1181 | case POWERPC_EXCP_FP_VXSNAN: |
e1833e1f JM |
1182 | case POWERPC_EXCP_FP_VXISI: |
1183 | case POWERPC_EXCP_FP_VXIDI: | |
1184 | case POWERPC_EXCP_FP_VXIMZ: | |
1185 | case POWERPC_EXCP_FP_VXVC: | |
1186 | case POWERPC_EXCP_FP_VXSQRT: | |
1187 | case POWERPC_EXCP_FP_VXCVI: | |
61190b14 FB |
1188 | info.si_code = TARGET_FPE_FLTSUB; |
1189 | break; | |
1190 | default: | |
e1833e1f JM |
1191 | EXCP_DUMP(env, "Unknown floating point exception (%02x)\n", |
1192 | env->error_code); | |
1193 | break; | |
61190b14 | 1194 | } |
e1833e1f JM |
1195 | break; |
1196 | case POWERPC_EXCP_INVAL: | |
1197 | EXCP_DUMP(env, "Invalid instruction\n"); | |
61190b14 FB |
1198 | info.si_signo = TARGET_SIGILL; |
1199 | info.si_errno = 0; | |
1200 | switch (env->error_code & 0xF) { | |
e1833e1f | 1201 | case POWERPC_EXCP_INVAL_INVAL: |
61190b14 FB |
1202 | info.si_code = TARGET_ILL_ILLOPC; |
1203 | break; | |
e1833e1f | 1204 | case POWERPC_EXCP_INVAL_LSWX: |
a750fc0b | 1205 | info.si_code = TARGET_ILL_ILLOPN; |
61190b14 | 1206 | break; |
e1833e1f | 1207 | case POWERPC_EXCP_INVAL_SPR: |
61190b14 FB |
1208 | info.si_code = TARGET_ILL_PRVREG; |
1209 | break; | |
e1833e1f | 1210 | case POWERPC_EXCP_INVAL_FP: |
61190b14 FB |
1211 | info.si_code = TARGET_ILL_COPROC; |
1212 | break; | |
1213 | default: | |
e1833e1f JM |
1214 | EXCP_DUMP(env, "Unknown invalid operation (%02x)\n", |
1215 | env->error_code & 0xF); | |
61190b14 FB |
1216 | info.si_code = TARGET_ILL_ILLADR; |
1217 | break; | |
1218 | } | |
1219 | break; | |
e1833e1f JM |
1220 | case POWERPC_EXCP_PRIV: |
1221 | EXCP_DUMP(env, "Privilege violation\n"); | |
61190b14 FB |
1222 | info.si_signo = TARGET_SIGILL; |
1223 | info.si_errno = 0; | |
1224 | switch (env->error_code & 0xF) { | |
e1833e1f | 1225 | case POWERPC_EXCP_PRIV_OPC: |
61190b14 FB |
1226 | info.si_code = TARGET_ILL_PRVOPC; |
1227 | break; | |
e1833e1f | 1228 | case POWERPC_EXCP_PRIV_REG: |
61190b14 | 1229 | info.si_code = TARGET_ILL_PRVREG; |
e1833e1f | 1230 | break; |
61190b14 | 1231 | default: |
e1833e1f JM |
1232 | EXCP_DUMP(env, "Unknown privilege violation (%02x)\n", |
1233 | env->error_code & 0xF); | |
61190b14 FB |
1234 | info.si_code = TARGET_ILL_PRVOPC; |
1235 | break; | |
1236 | } | |
1237 | break; | |
e1833e1f JM |
1238 | case POWERPC_EXCP_TRAP: |
1239 | cpu_abort(env, "Tried to call a TRAP\n"); | |
1240 | break; | |
61190b14 FB |
1241 | default: |
1242 | /* Should not happen ! */ | |
e1833e1f JM |
1243 | cpu_abort(env, "Unknown program exception (%02x)\n", |
1244 | env->error_code); | |
1245 | break; | |
61190b14 FB |
1246 | } |
1247 | info._sifields._sigfault._addr = env->nip - 4; | |
624f7979 | 1248 | queue_signal(env, info.si_signo, &info); |
67867308 | 1249 | break; |
e1833e1f JM |
1250 | case POWERPC_EXCP_FPU: /* Floating-point unavailable exception */ |
1251 | EXCP_DUMP(env, "No floating point allowed\n"); | |
61190b14 | 1252 | info.si_signo = TARGET_SIGILL; |
67867308 | 1253 | info.si_errno = 0; |
61190b14 FB |
1254 | info.si_code = TARGET_ILL_COPROC; |
1255 | info._sifields._sigfault._addr = env->nip - 4; | |
624f7979 | 1256 | queue_signal(env, info.si_signo, &info); |
67867308 | 1257 | break; |
e1833e1f JM |
1258 | case POWERPC_EXCP_SYSCALL: /* System call exception */ |
1259 | cpu_abort(env, "Syscall exception while in user mode. " | |
1260 | "Aborting\n"); | |
61190b14 | 1261 | break; |
e1833e1f JM |
1262 | case POWERPC_EXCP_APU: /* Auxiliary processor unavailable */ |
1263 | EXCP_DUMP(env, "No APU instruction allowed\n"); | |
1264 | info.si_signo = TARGET_SIGILL; | |
1265 | info.si_errno = 0; | |
1266 | info.si_code = TARGET_ILL_COPROC; | |
1267 | info._sifields._sigfault._addr = env->nip - 4; | |
624f7979 | 1268 | queue_signal(env, info.si_signo, &info); |
61190b14 | 1269 | break; |
e1833e1f JM |
1270 | case POWERPC_EXCP_DECR: /* Decrementer exception */ |
1271 | cpu_abort(env, "Decrementer interrupt while in user mode. " | |
1272 | "Aborting\n"); | |
61190b14 | 1273 | break; |
e1833e1f JM |
1274 | case POWERPC_EXCP_FIT: /* Fixed-interval timer interrupt */ |
1275 | cpu_abort(env, "Fix interval timer interrupt while in user mode. " | |
1276 | "Aborting\n"); | |
1277 | break; | |
1278 | case POWERPC_EXCP_WDT: /* Watchdog timer interrupt */ | |
1279 | cpu_abort(env, "Watchdog timer interrupt while in user mode. " | |
1280 | "Aborting\n"); | |
1281 | break; | |
1282 | case POWERPC_EXCP_DTLB: /* Data TLB error */ | |
1283 | cpu_abort(env, "Data TLB exception while in user mode. " | |
1284 | "Aborting\n"); | |
1285 | break; | |
1286 | case POWERPC_EXCP_ITLB: /* Instruction TLB error */ | |
1287 | cpu_abort(env, "Instruction TLB exception while in user mode. " | |
1288 | "Aborting\n"); | |
1289 | break; | |
e1833e1f JM |
1290 | case POWERPC_EXCP_SPEU: /* SPE/embedded floating-point unavail. */ |
1291 | EXCP_DUMP(env, "No SPE/floating-point instruction allowed\n"); | |
1292 | info.si_signo = TARGET_SIGILL; | |
1293 | info.si_errno = 0; | |
1294 | info.si_code = TARGET_ILL_COPROC; | |
1295 | info._sifields._sigfault._addr = env->nip - 4; | |
624f7979 | 1296 | queue_signal(env, info.si_signo, &info); |
e1833e1f JM |
1297 | break; |
1298 | case POWERPC_EXCP_EFPDI: /* Embedded floating-point data IRQ */ | |
1299 | cpu_abort(env, "Embedded floating-point data IRQ not handled\n"); | |
1300 | break; | |
1301 | case POWERPC_EXCP_EFPRI: /* Embedded floating-point round IRQ */ | |
1302 | cpu_abort(env, "Embedded floating-point round IRQ not handled\n"); | |
1303 | break; | |
1304 | case POWERPC_EXCP_EPERFM: /* Embedded performance monitor IRQ */ | |
1305 | cpu_abort(env, "Performance monitor exception not handled\n"); | |
1306 | break; | |
1307 | case POWERPC_EXCP_DOORI: /* Embedded doorbell interrupt */ | |
1308 | cpu_abort(env, "Doorbell interrupt while in user mode. " | |
1309 | "Aborting\n"); | |
1310 | break; | |
1311 | case POWERPC_EXCP_DOORCI: /* Embedded doorbell critical interrupt */ | |
1312 | cpu_abort(env, "Doorbell critical interrupt while in user mode. " | |
1313 | "Aborting\n"); | |
1314 | break; | |
1315 | case POWERPC_EXCP_RESET: /* System reset exception */ | |
1316 | cpu_abort(env, "Reset interrupt while in user mode. " | |
1317 | "Aborting\n"); | |
1318 | break; | |
e1833e1f JM |
1319 | case POWERPC_EXCP_DSEG: /* Data segment exception */ |
1320 | cpu_abort(env, "Data segment exception while in user mode. " | |
1321 | "Aborting\n"); | |
1322 | break; | |
1323 | case POWERPC_EXCP_ISEG: /* Instruction segment exception */ | |
1324 | cpu_abort(env, "Instruction segment exception " | |
1325 | "while in user mode. Aborting\n"); | |
1326 | break; | |
e85e7c6e | 1327 | /* PowerPC 64 with hypervisor mode support */ |
e1833e1f JM |
1328 | case POWERPC_EXCP_HDECR: /* Hypervisor decrementer exception */ |
1329 | cpu_abort(env, "Hypervisor decrementer interrupt " | |
1330 | "while in user mode. Aborting\n"); | |
1331 | break; | |
e1833e1f JM |
1332 | case POWERPC_EXCP_TRACE: /* Trace exception */ |
1333 | /* Nothing to do: | |
1334 | * we use this exception to emulate step-by-step execution mode. | |
1335 | */ | |
1336 | break; | |
e85e7c6e | 1337 | /* PowerPC 64 with hypervisor mode support */ |
e1833e1f JM |
1338 | case POWERPC_EXCP_HDSI: /* Hypervisor data storage exception */ |
1339 | cpu_abort(env, "Hypervisor data storage exception " | |
1340 | "while in user mode. Aborting\n"); | |
1341 | break; | |
1342 | case POWERPC_EXCP_HISI: /* Hypervisor instruction storage excp */ | |
1343 | cpu_abort(env, "Hypervisor instruction storage exception " | |
1344 | "while in user mode. Aborting\n"); | |
1345 | break; | |
1346 | case POWERPC_EXCP_HDSEG: /* Hypervisor data segment exception */ | |
1347 | cpu_abort(env, "Hypervisor data segment exception " | |
1348 | "while in user mode. Aborting\n"); | |
1349 | break; | |
1350 | case POWERPC_EXCP_HISEG: /* Hypervisor instruction segment excp */ | |
1351 | cpu_abort(env, "Hypervisor instruction segment exception " | |
1352 | "while in user mode. Aborting\n"); | |
1353 | break; | |
e1833e1f JM |
1354 | case POWERPC_EXCP_VPU: /* Vector unavailable exception */ |
1355 | EXCP_DUMP(env, "No Altivec instructions allowed\n"); | |
1356 | info.si_signo = TARGET_SIGILL; | |
1357 | info.si_errno = 0; | |
1358 | info.si_code = TARGET_ILL_COPROC; | |
1359 | info._sifields._sigfault._addr = env->nip - 4; | |
624f7979 | 1360 | queue_signal(env, info.si_signo, &info); |
e1833e1f JM |
1361 | break; |
1362 | case POWERPC_EXCP_PIT: /* Programmable interval timer IRQ */ | |
1363 | cpu_abort(env, "Programable interval timer interrupt " | |
1364 | "while in user mode. Aborting\n"); | |
1365 | break; | |
1366 | case POWERPC_EXCP_IO: /* IO error exception */ | |
1367 | cpu_abort(env, "IO error exception while in user mode. " | |
1368 | "Aborting\n"); | |
1369 | break; | |
1370 | case POWERPC_EXCP_RUNM: /* Run mode exception */ | |
1371 | cpu_abort(env, "Run mode exception while in user mode. " | |
1372 | "Aborting\n"); | |
1373 | break; | |
1374 | case POWERPC_EXCP_EMUL: /* Emulation trap exception */ | |
1375 | cpu_abort(env, "Emulation trap exception not handled\n"); | |
1376 | break; | |
1377 | case POWERPC_EXCP_IFTLB: /* Instruction fetch TLB error */ | |
1378 | cpu_abort(env, "Instruction fetch TLB exception " | |
1379 | "while in user-mode. Aborting"); | |
1380 | break; | |
1381 | case POWERPC_EXCP_DLTLB: /* Data load TLB miss */ | |
1382 | cpu_abort(env, "Data load TLB exception while in user-mode. " | |
1383 | "Aborting"); | |
1384 | break; | |
1385 | case POWERPC_EXCP_DSTLB: /* Data store TLB miss */ | |
1386 | cpu_abort(env, "Data store TLB exception while in user-mode. " | |
1387 | "Aborting"); | |
1388 | break; | |
1389 | case POWERPC_EXCP_FPA: /* Floating-point assist exception */ | |
1390 | cpu_abort(env, "Floating-point assist exception not handled\n"); | |
1391 | break; | |
1392 | case POWERPC_EXCP_IABR: /* Instruction address breakpoint */ | |
1393 | cpu_abort(env, "Instruction address breakpoint exception " | |
1394 | "not handled\n"); | |
1395 | break; | |
1396 | case POWERPC_EXCP_SMI: /* System management interrupt */ | |
1397 | cpu_abort(env, "System management interrupt while in user mode. " | |
1398 | "Aborting\n"); | |
1399 | break; | |
1400 | case POWERPC_EXCP_THERM: /* Thermal interrupt */ | |
1401 | cpu_abort(env, "Thermal interrupt interrupt while in user mode. " | |
1402 | "Aborting\n"); | |
1403 | break; | |
1404 | case POWERPC_EXCP_PERFM: /* Embedded performance monitor IRQ */ | |
1405 | cpu_abort(env, "Performance monitor exception not handled\n"); | |
1406 | break; | |
1407 | case POWERPC_EXCP_VPUA: /* Vector assist exception */ | |
1408 | cpu_abort(env, "Vector assist exception not handled\n"); | |
1409 | break; | |
1410 | case POWERPC_EXCP_SOFTP: /* Soft patch exception */ | |
1411 | cpu_abort(env, "Soft patch exception not handled\n"); | |
1412 | break; | |
1413 | case POWERPC_EXCP_MAINT: /* Maintenance exception */ | |
1414 | cpu_abort(env, "Maintenance exception while in user mode. " | |
1415 | "Aborting\n"); | |
1416 | break; | |
1417 | case POWERPC_EXCP_STOP: /* stop translation */ | |
1418 | /* We did invalidate the instruction cache. Go on */ | |
1419 | break; | |
1420 | case POWERPC_EXCP_BRANCH: /* branch instruction: */ | |
1421 | /* We just stopped because of a branch. Go on */ | |
1422 | break; | |
1423 | case POWERPC_EXCP_SYSCALL_USER: | |
1424 | /* system call in user-mode emulation */ | |
1425 | /* WARNING: | |
1426 | * PPC ABI uses overflow flag in cr0 to signal an error | |
1427 | * in syscalls. | |
1428 | */ | |
1429 | #if 0 | |
1430 | printf("syscall %d 0x%08x 0x%08x 0x%08x 0x%08x\n", env->gpr[0], | |
1431 | env->gpr[3], env->gpr[4], env->gpr[5], env->gpr[6]); | |
1432 | #endif | |
1433 | env->crf[0] &= ~0x1; | |
1434 | ret = do_syscall(env, env->gpr[0], env->gpr[3], env->gpr[4], | |
1435 | env->gpr[5], env->gpr[6], env->gpr[7], | |
1436 | env->gpr[8]); | |
1437 | if (ret > (uint32_t)(-515)) { | |
1438 | env->crf[0] |= 0x1; | |
1439 | ret = -ret; | |
61190b14 | 1440 | } |
e1833e1f JM |
1441 | env->gpr[3] = ret; |
1442 | #if 0 | |
1443 | printf("syscall returned 0x%08x (%d)\n", ret, ret); | |
1444 | #endif | |
1445 | break; | |
71f75756 AJ |
1446 | case EXCP_DEBUG: |
1447 | { | |
1448 | int sig; | |
1449 | ||
1450 | sig = gdb_handlesig(env, TARGET_SIGTRAP); | |
1451 | if (sig) { | |
1452 | info.si_signo = sig; | |
1453 | info.si_errno = 0; | |
1454 | info.si_code = TARGET_TRAP_BRKPT; | |
1455 | queue_signal(env, info.si_signo, &info); | |
1456 | } | |
1457 | } | |
1458 | break; | |
56ba31ff JM |
1459 | case EXCP_INTERRUPT: |
1460 | /* just indicate that signals should be handled asap */ | |
1461 | break; | |
e1833e1f JM |
1462 | default: |
1463 | cpu_abort(env, "Unknown exception 0x%d. Aborting\n", trapnr); | |
1464 | break; | |
67867308 FB |
1465 | } |
1466 | process_pending_signals(env); | |
1467 | } | |
1468 | } | |
1469 | #endif | |
1470 | ||
048f6b4d FB |
1471 | #ifdef TARGET_MIPS |
1472 | ||
1473 | #define MIPS_SYS(name, args) args, | |
1474 | ||
1475 | static const uint8_t mips_syscall_args[] = { | |
1476 | MIPS_SYS(sys_syscall , 0) /* 4000 */ | |
1477 | MIPS_SYS(sys_exit , 1) | |
1478 | MIPS_SYS(sys_fork , 0) | |
1479 | MIPS_SYS(sys_read , 3) | |
1480 | MIPS_SYS(sys_write , 3) | |
1481 | MIPS_SYS(sys_open , 3) /* 4005 */ | |
1482 | MIPS_SYS(sys_close , 1) | |
1483 | MIPS_SYS(sys_waitpid , 3) | |
1484 | MIPS_SYS(sys_creat , 2) | |
1485 | MIPS_SYS(sys_link , 2) | |
1486 | MIPS_SYS(sys_unlink , 1) /* 4010 */ | |
1487 | MIPS_SYS(sys_execve , 0) | |
1488 | MIPS_SYS(sys_chdir , 1) | |
1489 | MIPS_SYS(sys_time , 1) | |
1490 | MIPS_SYS(sys_mknod , 3) | |
1491 | MIPS_SYS(sys_chmod , 2) /* 4015 */ | |
1492 | MIPS_SYS(sys_lchown , 3) | |
1493 | MIPS_SYS(sys_ni_syscall , 0) | |
1494 | MIPS_SYS(sys_ni_syscall , 0) /* was sys_stat */ | |
1495 | MIPS_SYS(sys_lseek , 3) | |
1496 | MIPS_SYS(sys_getpid , 0) /* 4020 */ | |
1497 | MIPS_SYS(sys_mount , 5) | |
1498 | MIPS_SYS(sys_oldumount , 1) | |
1499 | MIPS_SYS(sys_setuid , 1) | |
1500 | MIPS_SYS(sys_getuid , 0) | |
1501 | MIPS_SYS(sys_stime , 1) /* 4025 */ | |
1502 | MIPS_SYS(sys_ptrace , 4) | |
1503 | MIPS_SYS(sys_alarm , 1) | |
1504 | MIPS_SYS(sys_ni_syscall , 0) /* was sys_fstat */ | |
1505 | MIPS_SYS(sys_pause , 0) | |
1506 | MIPS_SYS(sys_utime , 2) /* 4030 */ | |
1507 | MIPS_SYS(sys_ni_syscall , 0) | |
1508 | MIPS_SYS(sys_ni_syscall , 0) | |
1509 | MIPS_SYS(sys_access , 2) | |
1510 | MIPS_SYS(sys_nice , 1) | |
1511 | MIPS_SYS(sys_ni_syscall , 0) /* 4035 */ | |
1512 | MIPS_SYS(sys_sync , 0) | |
1513 | MIPS_SYS(sys_kill , 2) | |
1514 | MIPS_SYS(sys_rename , 2) | |
1515 | MIPS_SYS(sys_mkdir , 2) | |
1516 | MIPS_SYS(sys_rmdir , 1) /* 4040 */ | |
1517 | MIPS_SYS(sys_dup , 1) | |
1518 | MIPS_SYS(sys_pipe , 0) | |
1519 | MIPS_SYS(sys_times , 1) | |
1520 | MIPS_SYS(sys_ni_syscall , 0) | |
1521 | MIPS_SYS(sys_brk , 1) /* 4045 */ | |
1522 | MIPS_SYS(sys_setgid , 1) | |
1523 | MIPS_SYS(sys_getgid , 0) | |
1524 | MIPS_SYS(sys_ni_syscall , 0) /* was signal(2) */ | |
1525 | MIPS_SYS(sys_geteuid , 0) | |
1526 | MIPS_SYS(sys_getegid , 0) /* 4050 */ | |
1527 | MIPS_SYS(sys_acct , 0) | |
1528 | MIPS_SYS(sys_umount , 2) | |
1529 | MIPS_SYS(sys_ni_syscall , 0) | |
1530 | MIPS_SYS(sys_ioctl , 3) | |
1531 | MIPS_SYS(sys_fcntl , 3) /* 4055 */ | |
1532 | MIPS_SYS(sys_ni_syscall , 2) | |
1533 | MIPS_SYS(sys_setpgid , 2) | |
1534 | MIPS_SYS(sys_ni_syscall , 0) | |
1535 | MIPS_SYS(sys_olduname , 1) | |
1536 | MIPS_SYS(sys_umask , 1) /* 4060 */ | |
1537 | MIPS_SYS(sys_chroot , 1) | |
1538 | MIPS_SYS(sys_ustat , 2) | |
1539 | MIPS_SYS(sys_dup2 , 2) | |
1540 | MIPS_SYS(sys_getppid , 0) | |
1541 | MIPS_SYS(sys_getpgrp , 0) /* 4065 */ | |
1542 | MIPS_SYS(sys_setsid , 0) | |
1543 | MIPS_SYS(sys_sigaction , 3) | |
1544 | MIPS_SYS(sys_sgetmask , 0) | |
1545 | MIPS_SYS(sys_ssetmask , 1) | |
1546 | MIPS_SYS(sys_setreuid , 2) /* 4070 */ | |
1547 | MIPS_SYS(sys_setregid , 2) | |
1548 | MIPS_SYS(sys_sigsuspend , 0) | |
1549 | MIPS_SYS(sys_sigpending , 1) | |
1550 | MIPS_SYS(sys_sethostname , 2) | |
1551 | MIPS_SYS(sys_setrlimit , 2) /* 4075 */ | |
1552 | MIPS_SYS(sys_getrlimit , 2) | |
1553 | MIPS_SYS(sys_getrusage , 2) | |
1554 | MIPS_SYS(sys_gettimeofday, 2) | |
1555 | MIPS_SYS(sys_settimeofday, 2) | |
1556 | MIPS_SYS(sys_getgroups , 2) /* 4080 */ | |
1557 | MIPS_SYS(sys_setgroups , 2) | |
1558 | MIPS_SYS(sys_ni_syscall , 0) /* old_select */ | |
1559 | MIPS_SYS(sys_symlink , 2) | |
1560 | MIPS_SYS(sys_ni_syscall , 0) /* was sys_lstat */ | |
1561 | MIPS_SYS(sys_readlink , 3) /* 4085 */ | |
1562 | MIPS_SYS(sys_uselib , 1) | |
1563 | MIPS_SYS(sys_swapon , 2) | |
1564 | MIPS_SYS(sys_reboot , 3) | |
1565 | MIPS_SYS(old_readdir , 3) | |
1566 | MIPS_SYS(old_mmap , 6) /* 4090 */ | |
1567 | MIPS_SYS(sys_munmap , 2) | |
1568 | MIPS_SYS(sys_truncate , 2) | |
1569 | MIPS_SYS(sys_ftruncate , 2) | |
1570 | MIPS_SYS(sys_fchmod , 2) | |
1571 | MIPS_SYS(sys_fchown , 3) /* 4095 */ | |
1572 | MIPS_SYS(sys_getpriority , 2) | |
1573 | MIPS_SYS(sys_setpriority , 3) | |
1574 | MIPS_SYS(sys_ni_syscall , 0) | |
1575 | MIPS_SYS(sys_statfs , 2) | |
1576 | MIPS_SYS(sys_fstatfs , 2) /* 4100 */ | |
1577 | MIPS_SYS(sys_ni_syscall , 0) /* was ioperm(2) */ | |
1578 | MIPS_SYS(sys_socketcall , 2) | |
1579 | MIPS_SYS(sys_syslog , 3) | |
1580 | MIPS_SYS(sys_setitimer , 3) | |
1581 | MIPS_SYS(sys_getitimer , 2) /* 4105 */ | |
1582 | MIPS_SYS(sys_newstat , 2) | |
1583 | MIPS_SYS(sys_newlstat , 2) | |
1584 | MIPS_SYS(sys_newfstat , 2) | |
1585 | MIPS_SYS(sys_uname , 1) | |
1586 | MIPS_SYS(sys_ni_syscall , 0) /* 4110 was iopl(2) */ | |
1587 | MIPS_SYS(sys_vhangup , 0) | |
1588 | MIPS_SYS(sys_ni_syscall , 0) /* was sys_idle() */ | |
1589 | MIPS_SYS(sys_ni_syscall , 0) /* was sys_vm86 */ | |
1590 | MIPS_SYS(sys_wait4 , 4) | |
1591 | MIPS_SYS(sys_swapoff , 1) /* 4115 */ | |
1592 | MIPS_SYS(sys_sysinfo , 1) | |
1593 | MIPS_SYS(sys_ipc , 6) | |
1594 | MIPS_SYS(sys_fsync , 1) | |
1595 | MIPS_SYS(sys_sigreturn , 0) | |
1596 | MIPS_SYS(sys_clone , 0) /* 4120 */ | |
1597 | MIPS_SYS(sys_setdomainname, 2) | |
1598 | MIPS_SYS(sys_newuname , 1) | |
1599 | MIPS_SYS(sys_ni_syscall , 0) /* sys_modify_ldt */ | |
1600 | MIPS_SYS(sys_adjtimex , 1) | |
1601 | MIPS_SYS(sys_mprotect , 3) /* 4125 */ | |
1602 | MIPS_SYS(sys_sigprocmask , 3) | |
1603 | MIPS_SYS(sys_ni_syscall , 0) /* was create_module */ | |
1604 | MIPS_SYS(sys_init_module , 5) | |
1605 | MIPS_SYS(sys_delete_module, 1) | |
1606 | MIPS_SYS(sys_ni_syscall , 0) /* 4130 was get_kernel_syms */ | |
1607 | MIPS_SYS(sys_quotactl , 0) | |
1608 | MIPS_SYS(sys_getpgid , 1) | |
1609 | MIPS_SYS(sys_fchdir , 1) | |
1610 | MIPS_SYS(sys_bdflush , 2) | |
1611 | MIPS_SYS(sys_sysfs , 3) /* 4135 */ | |
1612 | MIPS_SYS(sys_personality , 1) | |
1613 | MIPS_SYS(sys_ni_syscall , 0) /* for afs_syscall */ | |
1614 | MIPS_SYS(sys_setfsuid , 1) | |
1615 | MIPS_SYS(sys_setfsgid , 1) | |
1616 | MIPS_SYS(sys_llseek , 5) /* 4140 */ | |
1617 | MIPS_SYS(sys_getdents , 3) | |
1618 | MIPS_SYS(sys_select , 5) | |
1619 | MIPS_SYS(sys_flock , 2) | |
1620 | MIPS_SYS(sys_msync , 3) | |
1621 | MIPS_SYS(sys_readv , 3) /* 4145 */ | |
1622 | MIPS_SYS(sys_writev , 3) | |
1623 | MIPS_SYS(sys_cacheflush , 3) | |
1624 | MIPS_SYS(sys_cachectl , 3) | |
1625 | MIPS_SYS(sys_sysmips , 4) | |
1626 | MIPS_SYS(sys_ni_syscall , 0) /* 4150 */ | |
1627 | MIPS_SYS(sys_getsid , 1) | |
1628 | MIPS_SYS(sys_fdatasync , 0) | |
1629 | MIPS_SYS(sys_sysctl , 1) | |
1630 | MIPS_SYS(sys_mlock , 2) | |
1631 | MIPS_SYS(sys_munlock , 2) /* 4155 */ | |
1632 | MIPS_SYS(sys_mlockall , 1) | |
1633 | MIPS_SYS(sys_munlockall , 0) | |
1634 | MIPS_SYS(sys_sched_setparam, 2) | |
1635 | MIPS_SYS(sys_sched_getparam, 2) | |
1636 | MIPS_SYS(sys_sched_setscheduler, 3) /* 4160 */ | |
1637 | MIPS_SYS(sys_sched_getscheduler, 1) | |
1638 | MIPS_SYS(sys_sched_yield , 0) | |
1639 | MIPS_SYS(sys_sched_get_priority_max, 1) | |
1640 | MIPS_SYS(sys_sched_get_priority_min, 1) | |
1641 | MIPS_SYS(sys_sched_rr_get_interval, 2) /* 4165 */ | |
1642 | MIPS_SYS(sys_nanosleep, 2) | |
1643 | MIPS_SYS(sys_mremap , 4) | |
1644 | MIPS_SYS(sys_accept , 3) | |
1645 | MIPS_SYS(sys_bind , 3) | |
1646 | MIPS_SYS(sys_connect , 3) /* 4170 */ | |
1647 | MIPS_SYS(sys_getpeername , 3) | |
1648 | MIPS_SYS(sys_getsockname , 3) | |
1649 | MIPS_SYS(sys_getsockopt , 5) | |
1650 | MIPS_SYS(sys_listen , 2) | |
1651 | MIPS_SYS(sys_recv , 4) /* 4175 */ | |
1652 | MIPS_SYS(sys_recvfrom , 6) | |
1653 | MIPS_SYS(sys_recvmsg , 3) | |
1654 | MIPS_SYS(sys_send , 4) | |
1655 | MIPS_SYS(sys_sendmsg , 3) | |
1656 | MIPS_SYS(sys_sendto , 6) /* 4180 */ | |
1657 | MIPS_SYS(sys_setsockopt , 5) | |
1658 | MIPS_SYS(sys_shutdown , 2) | |
1659 | MIPS_SYS(sys_socket , 3) | |
1660 | MIPS_SYS(sys_socketpair , 4) | |
1661 | MIPS_SYS(sys_setresuid , 3) /* 4185 */ | |
1662 | MIPS_SYS(sys_getresuid , 3) | |
1663 | MIPS_SYS(sys_ni_syscall , 0) /* was sys_query_module */ | |
1664 | MIPS_SYS(sys_poll , 3) | |
1665 | MIPS_SYS(sys_nfsservctl , 3) | |
1666 | MIPS_SYS(sys_setresgid , 3) /* 4190 */ | |
1667 | MIPS_SYS(sys_getresgid , 3) | |
1668 | MIPS_SYS(sys_prctl , 5) | |
1669 | MIPS_SYS(sys_rt_sigreturn, 0) | |
1670 | MIPS_SYS(sys_rt_sigaction, 4) | |
1671 | MIPS_SYS(sys_rt_sigprocmask, 4) /* 4195 */ | |
1672 | MIPS_SYS(sys_rt_sigpending, 2) | |
1673 | MIPS_SYS(sys_rt_sigtimedwait, 4) | |
1674 | MIPS_SYS(sys_rt_sigqueueinfo, 3) | |
1675 | MIPS_SYS(sys_rt_sigsuspend, 0) | |
1676 | MIPS_SYS(sys_pread64 , 6) /* 4200 */ | |
1677 | MIPS_SYS(sys_pwrite64 , 6) | |
1678 | MIPS_SYS(sys_chown , 3) | |
1679 | MIPS_SYS(sys_getcwd , 2) | |
1680 | MIPS_SYS(sys_capget , 2) | |
1681 | MIPS_SYS(sys_capset , 2) /* 4205 */ | |
1682 | MIPS_SYS(sys_sigaltstack , 0) | |
1683 | MIPS_SYS(sys_sendfile , 4) | |
1684 | MIPS_SYS(sys_ni_syscall , 0) | |
1685 | MIPS_SYS(sys_ni_syscall , 0) | |
1686 | MIPS_SYS(sys_mmap2 , 6) /* 4210 */ | |
1687 | MIPS_SYS(sys_truncate64 , 4) | |
1688 | MIPS_SYS(sys_ftruncate64 , 4) | |
1689 | MIPS_SYS(sys_stat64 , 2) | |
1690 | MIPS_SYS(sys_lstat64 , 2) | |
1691 | MIPS_SYS(sys_fstat64 , 2) /* 4215 */ | |
1692 | MIPS_SYS(sys_pivot_root , 2) | |
1693 | MIPS_SYS(sys_mincore , 3) | |
1694 | MIPS_SYS(sys_madvise , 3) | |
1695 | MIPS_SYS(sys_getdents64 , 3) | |
1696 | MIPS_SYS(sys_fcntl64 , 3) /* 4220 */ | |
1697 | MIPS_SYS(sys_ni_syscall , 0) | |
1698 | MIPS_SYS(sys_gettid , 0) | |
1699 | MIPS_SYS(sys_readahead , 5) | |
1700 | MIPS_SYS(sys_setxattr , 5) | |
1701 | MIPS_SYS(sys_lsetxattr , 5) /* 4225 */ | |
1702 | MIPS_SYS(sys_fsetxattr , 5) | |
1703 | MIPS_SYS(sys_getxattr , 4) | |
1704 | MIPS_SYS(sys_lgetxattr , 4) | |
1705 | MIPS_SYS(sys_fgetxattr , 4) | |
1706 | MIPS_SYS(sys_listxattr , 3) /* 4230 */ | |
1707 | MIPS_SYS(sys_llistxattr , 3) | |
1708 | MIPS_SYS(sys_flistxattr , 3) | |
1709 | MIPS_SYS(sys_removexattr , 2) | |
1710 | MIPS_SYS(sys_lremovexattr, 2) | |
1711 | MIPS_SYS(sys_fremovexattr, 2) /* 4235 */ | |
1712 | MIPS_SYS(sys_tkill , 2) | |
1713 | MIPS_SYS(sys_sendfile64 , 5) | |
1714 | MIPS_SYS(sys_futex , 2) | |
1715 | MIPS_SYS(sys_sched_setaffinity, 3) | |
1716 | MIPS_SYS(sys_sched_getaffinity, 3) /* 4240 */ | |
1717 | MIPS_SYS(sys_io_setup , 2) | |
1718 | MIPS_SYS(sys_io_destroy , 1) | |
1719 | MIPS_SYS(sys_io_getevents, 5) | |
1720 | MIPS_SYS(sys_io_submit , 3) | |
1721 | MIPS_SYS(sys_io_cancel , 3) /* 4245 */ | |
1722 | MIPS_SYS(sys_exit_group , 1) | |
1723 | MIPS_SYS(sys_lookup_dcookie, 3) | |
1724 | MIPS_SYS(sys_epoll_create, 1) | |
1725 | MIPS_SYS(sys_epoll_ctl , 4) | |
1726 | MIPS_SYS(sys_epoll_wait , 3) /* 4250 */ | |
1727 | MIPS_SYS(sys_remap_file_pages, 5) | |
1728 | MIPS_SYS(sys_set_tid_address, 1) | |
1729 | MIPS_SYS(sys_restart_syscall, 0) | |
1730 | MIPS_SYS(sys_fadvise64_64, 7) | |
1731 | MIPS_SYS(sys_statfs64 , 3) /* 4255 */ | |
1732 | MIPS_SYS(sys_fstatfs64 , 2) | |
1733 | MIPS_SYS(sys_timer_create, 3) | |
1734 | MIPS_SYS(sys_timer_settime, 4) | |
1735 | MIPS_SYS(sys_timer_gettime, 2) | |
1736 | MIPS_SYS(sys_timer_getoverrun, 1) /* 4260 */ | |
1737 | MIPS_SYS(sys_timer_delete, 1) | |
1738 | MIPS_SYS(sys_clock_settime, 2) | |
1739 | MIPS_SYS(sys_clock_gettime, 2) | |
1740 | MIPS_SYS(sys_clock_getres, 2) | |
1741 | MIPS_SYS(sys_clock_nanosleep, 4) /* 4265 */ | |
1742 | MIPS_SYS(sys_tgkill , 3) | |
1743 | MIPS_SYS(sys_utimes , 2) | |
1744 | MIPS_SYS(sys_mbind , 4) | |
1745 | MIPS_SYS(sys_ni_syscall , 0) /* sys_get_mempolicy */ | |
1746 | MIPS_SYS(sys_ni_syscall , 0) /* 4270 sys_set_mempolicy */ | |
1747 | MIPS_SYS(sys_mq_open , 4) | |
1748 | MIPS_SYS(sys_mq_unlink , 1) | |
1749 | MIPS_SYS(sys_mq_timedsend, 5) | |
1750 | MIPS_SYS(sys_mq_timedreceive, 5) | |
1751 | MIPS_SYS(sys_mq_notify , 2) /* 4275 */ | |
1752 | MIPS_SYS(sys_mq_getsetattr, 3) | |
1753 | MIPS_SYS(sys_ni_syscall , 0) /* sys_vserver */ | |
1754 | MIPS_SYS(sys_waitid , 4) | |
1755 | MIPS_SYS(sys_ni_syscall , 0) /* available, was setaltroot */ | |
1756 | MIPS_SYS(sys_add_key , 5) | |
388bb21a | 1757 | MIPS_SYS(sys_request_key, 4) |
048f6b4d | 1758 | MIPS_SYS(sys_keyctl , 5) |
6f5b89a0 | 1759 | MIPS_SYS(sys_set_thread_area, 1) |
388bb21a TS |
1760 | MIPS_SYS(sys_inotify_init, 0) |
1761 | MIPS_SYS(sys_inotify_add_watch, 3) /* 4285 */ | |
1762 | MIPS_SYS(sys_inotify_rm_watch, 2) | |
1763 | MIPS_SYS(sys_migrate_pages, 4) | |
1764 | MIPS_SYS(sys_openat, 4) | |
1765 | MIPS_SYS(sys_mkdirat, 3) | |
1766 | MIPS_SYS(sys_mknodat, 4) /* 4290 */ | |
1767 | MIPS_SYS(sys_fchownat, 5) | |
1768 | MIPS_SYS(sys_futimesat, 3) | |
1769 | MIPS_SYS(sys_fstatat64, 4) | |
1770 | MIPS_SYS(sys_unlinkat, 3) | |
1771 | MIPS_SYS(sys_renameat, 4) /* 4295 */ | |
1772 | MIPS_SYS(sys_linkat, 5) | |
1773 | MIPS_SYS(sys_symlinkat, 3) | |
1774 | MIPS_SYS(sys_readlinkat, 4) | |
1775 | MIPS_SYS(sys_fchmodat, 3) | |
1776 | MIPS_SYS(sys_faccessat, 3) /* 4300 */ | |
1777 | MIPS_SYS(sys_pselect6, 6) | |
1778 | MIPS_SYS(sys_ppoll, 5) | |
1779 | MIPS_SYS(sys_unshare, 1) | |
1780 | MIPS_SYS(sys_splice, 4) | |
1781 | MIPS_SYS(sys_sync_file_range, 7) /* 4305 */ | |
1782 | MIPS_SYS(sys_tee, 4) | |
1783 | MIPS_SYS(sys_vmsplice, 4) | |
1784 | MIPS_SYS(sys_move_pages, 6) | |
1785 | MIPS_SYS(sys_set_robust_list, 2) | |
1786 | MIPS_SYS(sys_get_robust_list, 3) /* 4310 */ | |
1787 | MIPS_SYS(sys_kexec_load, 4) | |
1788 | MIPS_SYS(sys_getcpu, 3) | |
1789 | MIPS_SYS(sys_epoll_pwait, 6) | |
1790 | MIPS_SYS(sys_ioprio_set, 3) | |
1791 | MIPS_SYS(sys_ioprio_get, 2) | |
048f6b4d FB |
1792 | }; |
1793 | ||
1794 | #undef MIPS_SYS | |
1795 | ||
1796 | void cpu_loop(CPUMIPSState *env) | |
1797 | { | |
1798 | target_siginfo_t info; | |
388bb21a | 1799 | int trapnr, ret; |
048f6b4d | 1800 | unsigned int syscall_num; |
048f6b4d FB |
1801 | |
1802 | for(;;) { | |
1803 | trapnr = cpu_mips_exec(env); | |
1804 | switch(trapnr) { | |
1805 | case EXCP_SYSCALL: | |
b5dc7732 TS |
1806 | syscall_num = env->active_tc.gpr[2] - 4000; |
1807 | env->active_tc.PC += 4; | |
388bb21a TS |
1808 | if (syscall_num >= sizeof(mips_syscall_args)) { |
1809 | ret = -ENOSYS; | |
1810 | } else { | |
1811 | int nb_args; | |
992f48a0 BS |
1812 | abi_ulong sp_reg; |
1813 | abi_ulong arg5 = 0, arg6 = 0, arg7 = 0, arg8 = 0; | |
388bb21a TS |
1814 | |
1815 | nb_args = mips_syscall_args[syscall_num]; | |
b5dc7732 | 1816 | sp_reg = env->active_tc.gpr[29]; |
388bb21a TS |
1817 | switch (nb_args) { |
1818 | /* these arguments are taken from the stack */ | |
2f619698 FB |
1819 | /* FIXME - what to do if get_user() fails? */ |
1820 | case 8: get_user_ual(arg8, sp_reg + 28); | |
1821 | case 7: get_user_ual(arg7, sp_reg + 24); | |
1822 | case 6: get_user_ual(arg6, sp_reg + 20); | |
1823 | case 5: get_user_ual(arg5, sp_reg + 16); | |
388bb21a TS |
1824 | default: |
1825 | break; | |
048f6b4d | 1826 | } |
b5dc7732 TS |
1827 | ret = do_syscall(env, env->active_tc.gpr[2], |
1828 | env->active_tc.gpr[4], | |
1829 | env->active_tc.gpr[5], | |
1830 | env->active_tc.gpr[6], | |
1831 | env->active_tc.gpr[7], | |
388bb21a TS |
1832 | arg5, arg6/*, arg7, arg8*/); |
1833 | } | |
1834 | if ((unsigned int)ret >= (unsigned int)(-1133)) { | |
b5dc7732 | 1835 | env->active_tc.gpr[7] = 1; /* error flag */ |
388bb21a TS |
1836 | ret = -ret; |
1837 | } else { | |
b5dc7732 | 1838 | env->active_tc.gpr[7] = 0; /* error flag */ |
048f6b4d | 1839 | } |
b5dc7732 | 1840 | env->active_tc.gpr[2] = ret; |
048f6b4d | 1841 | break; |
ca7c2b1b TS |
1842 | case EXCP_TLBL: |
1843 | case EXCP_TLBS: | |
6900e84b | 1844 | case EXCP_CpU: |
048f6b4d | 1845 | case EXCP_RI: |
bc1ad2de FB |
1846 | info.si_signo = TARGET_SIGILL; |
1847 | info.si_errno = 0; | |
1848 | info.si_code = 0; | |
624f7979 | 1849 | queue_signal(env, info.si_signo, &info); |
048f6b4d | 1850 | break; |
106ec879 FB |
1851 | case EXCP_INTERRUPT: |
1852 | /* just indicate that signals should be handled asap */ | |
1853 | break; | |
d08b2a28 PB |
1854 | case EXCP_DEBUG: |
1855 | { | |
1856 | int sig; | |
1857 | ||
1858 | sig = gdb_handlesig (env, TARGET_SIGTRAP); | |
1859 | if (sig) | |
1860 | { | |
1861 | info.si_signo = sig; | |
1862 | info.si_errno = 0; | |
1863 | info.si_code = TARGET_TRAP_BRKPT; | |
624f7979 | 1864 | queue_signal(env, info.si_signo, &info); |
d08b2a28 PB |
1865 | } |
1866 | } | |
1867 | break; | |
048f6b4d FB |
1868 | default: |
1869 | // error: | |
5fafdf24 | 1870 | fprintf(stderr, "qemu: unhandled CPU exception 0x%x - aborting\n", |
048f6b4d FB |
1871 | trapnr); |
1872 | cpu_dump_state(env, stderr, fprintf, 0); | |
1873 | abort(); | |
1874 | } | |
1875 | process_pending_signals(env); | |
1876 | } | |
1877 | } | |
1878 | #endif | |
1879 | ||
fdf9b3e8 FB |
1880 | #ifdef TARGET_SH4 |
1881 | void cpu_loop (CPUState *env) | |
1882 | { | |
1883 | int trapnr, ret; | |
355fb23d | 1884 | target_siginfo_t info; |
3b46e624 | 1885 | |
fdf9b3e8 FB |
1886 | while (1) { |
1887 | trapnr = cpu_sh4_exec (env); | |
3b46e624 | 1888 | |
fdf9b3e8 FB |
1889 | switch (trapnr) { |
1890 | case 0x160: | |
0b6d3ae0 | 1891 | env->pc += 2; |
5fafdf24 TS |
1892 | ret = do_syscall(env, |
1893 | env->gregs[3], | |
1894 | env->gregs[4], | |
1895 | env->gregs[5], | |
1896 | env->gregs[6], | |
1897 | env->gregs[7], | |
1898 | env->gregs[0], | |
fca743f3 | 1899 | env->gregs[1]); |
9c2a9ea1 | 1900 | env->gregs[0] = ret; |
fdf9b3e8 | 1901 | break; |
c3b5bc8a TS |
1902 | case EXCP_INTERRUPT: |
1903 | /* just indicate that signals should be handled asap */ | |
1904 | break; | |
355fb23d PB |
1905 | case EXCP_DEBUG: |
1906 | { | |
1907 | int sig; | |
1908 | ||
1909 | sig = gdb_handlesig (env, TARGET_SIGTRAP); | |
1910 | if (sig) | |
1911 | { | |
1912 | info.si_signo = sig; | |
1913 | info.si_errno = 0; | |
1914 | info.si_code = TARGET_TRAP_BRKPT; | |
624f7979 | 1915 | queue_signal(env, info.si_signo, &info); |
355fb23d PB |
1916 | } |
1917 | } | |
1918 | break; | |
c3b5bc8a TS |
1919 | case 0xa0: |
1920 | case 0xc0: | |
1921 | info.si_signo = SIGSEGV; | |
1922 | info.si_errno = 0; | |
1923 | info.si_code = TARGET_SEGV_MAPERR; | |
1924 | info._sifields._sigfault._addr = env->tea; | |
624f7979 | 1925 | queue_signal(env, info.si_signo, &info); |
c3b5bc8a TS |
1926 | break; |
1927 | ||
fdf9b3e8 FB |
1928 | default: |
1929 | printf ("Unhandled trap: 0x%x\n", trapnr); | |
1930 | cpu_dump_state(env, stderr, fprintf, 0); | |
1931 | exit (1); | |
1932 | } | |
1933 | process_pending_signals (env); | |
1934 | } | |
1935 | } | |
1936 | #endif | |
1937 | ||
48733d19 TS |
1938 | #ifdef TARGET_CRIS |
1939 | void cpu_loop (CPUState *env) | |
1940 | { | |
1941 | int trapnr, ret; | |
1942 | target_siginfo_t info; | |
1943 | ||
1944 | while (1) { | |
1945 | trapnr = cpu_cris_exec (env); | |
1946 | switch (trapnr) { | |
1947 | case 0xaa: | |
1948 | { | |
1949 | info.si_signo = SIGSEGV; | |
1950 | info.si_errno = 0; | |
1951 | /* XXX: check env->error_code */ | |
1952 | info.si_code = TARGET_SEGV_MAPERR; | |
e00c1e71 | 1953 | info._sifields._sigfault._addr = env->pregs[PR_EDA]; |
624f7979 | 1954 | queue_signal(env, info.si_signo, &info); |
48733d19 TS |
1955 | } |
1956 | break; | |
b6d3abda EI |
1957 | case EXCP_INTERRUPT: |
1958 | /* just indicate that signals should be handled asap */ | |
1959 | break; | |
48733d19 TS |
1960 | case EXCP_BREAK: |
1961 | ret = do_syscall(env, | |
1962 | env->regs[9], | |
1963 | env->regs[10], | |
1964 | env->regs[11], | |
1965 | env->regs[12], | |
1966 | env->regs[13], | |
1967 | env->pregs[7], | |
1968 | env->pregs[11]); | |
1969 | env->regs[10] = ret; | |
48733d19 TS |
1970 | break; |
1971 | case EXCP_DEBUG: | |
1972 | { | |
1973 | int sig; | |
1974 | ||
1975 | sig = gdb_handlesig (env, TARGET_SIGTRAP); | |
1976 | if (sig) | |
1977 | { | |
1978 | info.si_signo = sig; | |
1979 | info.si_errno = 0; | |
1980 | info.si_code = TARGET_TRAP_BRKPT; | |
624f7979 | 1981 | queue_signal(env, info.si_signo, &info); |
48733d19 TS |
1982 | } |
1983 | } | |
1984 | break; | |
1985 | default: | |
1986 | printf ("Unhandled trap: 0x%x\n", trapnr); | |
1987 | cpu_dump_state(env, stderr, fprintf, 0); | |
1988 | exit (1); | |
1989 | } | |
1990 | process_pending_signals (env); | |
1991 | } | |
1992 | } | |
1993 | #endif | |
1994 | ||
e6e5906b PB |
1995 | #ifdef TARGET_M68K |
1996 | ||
1997 | void cpu_loop(CPUM68KState *env) | |
1998 | { | |
1999 | int trapnr; | |
2000 | unsigned int n; | |
2001 | target_siginfo_t info; | |
2002 | TaskState *ts = env->opaque; | |
3b46e624 | 2003 | |
e6e5906b PB |
2004 | for(;;) { |
2005 | trapnr = cpu_m68k_exec(env); | |
2006 | switch(trapnr) { | |
2007 | case EXCP_ILLEGAL: | |
2008 | { | |
2009 | if (ts->sim_syscalls) { | |
2010 | uint16_t nr; | |
2011 | nr = lduw(env->pc + 2); | |
2012 | env->pc += 4; | |
2013 | do_m68k_simcall(env, nr); | |
2014 | } else { | |
2015 | goto do_sigill; | |
2016 | } | |
2017 | } | |
2018 | break; | |
a87295e8 | 2019 | case EXCP_HALT_INSN: |
e6e5906b | 2020 | /* Semihosing syscall. */ |
a87295e8 | 2021 | env->pc += 4; |
e6e5906b PB |
2022 | do_m68k_semihosting(env, env->dregs[0]); |
2023 | break; | |
2024 | case EXCP_LINEA: | |
2025 | case EXCP_LINEF: | |
2026 | case EXCP_UNSUPPORTED: | |
2027 | do_sigill: | |
2028 | info.si_signo = SIGILL; | |
2029 | info.si_errno = 0; | |
2030 | info.si_code = TARGET_ILL_ILLOPN; | |
2031 | info._sifields._sigfault._addr = env->pc; | |
624f7979 | 2032 | queue_signal(env, info.si_signo, &info); |
e6e5906b PB |
2033 | break; |
2034 | case EXCP_TRAP0: | |
2035 | { | |
2036 | ts->sim_syscalls = 0; | |
2037 | n = env->dregs[0]; | |
2038 | env->pc += 2; | |
5fafdf24 TS |
2039 | env->dregs[0] = do_syscall(env, |
2040 | n, | |
e6e5906b PB |
2041 | env->dregs[1], |
2042 | env->dregs[2], | |
2043 | env->dregs[3], | |
2044 | env->dregs[4], | |
2045 | env->dregs[5], | |
bb7ec043 | 2046 | env->aregs[0]); |
e6e5906b PB |
2047 | } |
2048 | break; | |
2049 | case EXCP_INTERRUPT: | |
2050 | /* just indicate that signals should be handled asap */ | |
2051 | break; | |
2052 | case EXCP_ACCESS: | |
2053 | { | |
2054 | info.si_signo = SIGSEGV; | |
2055 | info.si_errno = 0; | |
2056 | /* XXX: check env->error_code */ | |
2057 | info.si_code = TARGET_SEGV_MAPERR; | |
2058 | info._sifields._sigfault._addr = env->mmu.ar; | |
624f7979 | 2059 | queue_signal(env, info.si_signo, &info); |
e6e5906b PB |
2060 | } |
2061 | break; | |
2062 | case EXCP_DEBUG: | |
2063 | { | |
2064 | int sig; | |
2065 | ||
2066 | sig = gdb_handlesig (env, TARGET_SIGTRAP); | |
2067 | if (sig) | |
2068 | { | |
2069 | info.si_signo = sig; | |
2070 | info.si_errno = 0; | |
2071 | info.si_code = TARGET_TRAP_BRKPT; | |
624f7979 | 2072 | queue_signal(env, info.si_signo, &info); |
e6e5906b PB |
2073 | } |
2074 | } | |
2075 | break; | |
2076 | default: | |
5fafdf24 | 2077 | fprintf(stderr, "qemu: unhandled CPU exception 0x%x - aborting\n", |
e6e5906b PB |
2078 | trapnr); |
2079 | cpu_dump_state(env, stderr, fprintf, 0); | |
2080 | abort(); | |
2081 | } | |
2082 | process_pending_signals(env); | |
2083 | } | |
2084 | } | |
2085 | #endif /* TARGET_M68K */ | |
2086 | ||
7a3148a9 JM |
2087 | #ifdef TARGET_ALPHA |
2088 | void cpu_loop (CPUState *env) | |
2089 | { | |
e96efcfc | 2090 | int trapnr; |
7a3148a9 | 2091 | target_siginfo_t info; |
3b46e624 | 2092 | |
7a3148a9 JM |
2093 | while (1) { |
2094 | trapnr = cpu_alpha_exec (env); | |
3b46e624 | 2095 | |
7a3148a9 JM |
2096 | switch (trapnr) { |
2097 | case EXCP_RESET: | |
2098 | fprintf(stderr, "Reset requested. Exit\n"); | |
2099 | exit(1); | |
2100 | break; | |
2101 | case EXCP_MCHK: | |
2102 | fprintf(stderr, "Machine check exception. Exit\n"); | |
2103 | exit(1); | |
2104 | break; | |
2105 | case EXCP_ARITH: | |
2106 | fprintf(stderr, "Arithmetic trap.\n"); | |
2107 | exit(1); | |
2108 | break; | |
2109 | case EXCP_HW_INTERRUPT: | |
5fafdf24 | 2110 | fprintf(stderr, "External interrupt. Exit\n"); |
7a3148a9 JM |
2111 | exit(1); |
2112 | break; | |
2113 | case EXCP_DFAULT: | |
2114 | fprintf(stderr, "MMU data fault\n"); | |
2115 | exit(1); | |
2116 | break; | |
2117 | case EXCP_DTB_MISS_PAL: | |
2118 | fprintf(stderr, "MMU data TLB miss in PALcode\n"); | |
2119 | exit(1); | |
2120 | break; | |
2121 | case EXCP_ITB_MISS: | |
2122 | fprintf(stderr, "MMU instruction TLB miss\n"); | |
2123 | exit(1); | |
2124 | break; | |
2125 | case EXCP_ITB_ACV: | |
2126 | fprintf(stderr, "MMU instruction access violation\n"); | |
2127 | exit(1); | |
2128 | break; | |
2129 | case EXCP_DTB_MISS_NATIVE: | |
2130 | fprintf(stderr, "MMU data TLB miss\n"); | |
2131 | exit(1); | |
2132 | break; | |
2133 | case EXCP_UNALIGN: | |
2134 | fprintf(stderr, "Unaligned access\n"); | |
2135 | exit(1); | |
2136 | break; | |
2137 | case EXCP_OPCDEC: | |
2138 | fprintf(stderr, "Invalid instruction\n"); | |
2139 | exit(1); | |
2140 | break; | |
2141 | case EXCP_FEN: | |
2142 | fprintf(stderr, "Floating-point not allowed\n"); | |
2143 | exit(1); | |
2144 | break; | |
2145 | case EXCP_CALL_PAL ... (EXCP_CALL_PALP - 1): | |
7a3148a9 JM |
2146 | call_pal(env, (trapnr >> 6) | 0x80); |
2147 | break; | |
2148 | case EXCP_CALL_PALP ... (EXCP_CALL_PALE - 1): | |
7f75ffd3 | 2149 | fprintf(stderr, "Privileged call to PALcode\n"); |
7a3148a9 JM |
2150 | exit(1); |
2151 | break; | |
2152 | case EXCP_DEBUG: | |
2153 | { | |
2154 | int sig; | |
2155 | ||
2156 | sig = gdb_handlesig (env, TARGET_SIGTRAP); | |
2157 | if (sig) | |
2158 | { | |
2159 | info.si_signo = sig; | |
2160 | info.si_errno = 0; | |
2161 | info.si_code = TARGET_TRAP_BRKPT; | |
624f7979 | 2162 | queue_signal(env, info.si_signo, &info); |
7a3148a9 JM |
2163 | } |
2164 | } | |
2165 | break; | |
2166 | default: | |
2167 | printf ("Unhandled trap: 0x%x\n", trapnr); | |
2168 | cpu_dump_state(env, stderr, fprintf, 0); | |
2169 | exit (1); | |
2170 | } | |
2171 | process_pending_signals (env); | |
2172 | } | |
2173 | } | |
2174 | #endif /* TARGET_ALPHA */ | |
2175 | ||
8fcd3692 | 2176 | static void usage(void) |
31e31b8a | 2177 | { |
68d0f70e FB |
2178 | printf("qemu-" TARGET_ARCH " version " QEMU_VERSION ", Copyright (c) 2003-2008 Fabrice Bellard\n" |
2179 | "usage: qemu-" TARGET_ARCH " [options] program [arguments...]\n" | |
b346ff46 | 2180 | "Linux CPU emulator (compiled for %s emulation)\n" |
d691f669 | 2181 | "\n" |
68d0f70e | 2182 | "Standard options:\n" |
b12b6a18 TS |
2183 | "-h print this help\n" |
2184 | "-g port wait gdb connection to port\n" | |
2185 | "-L path set the elf interpreter prefix (default=%s)\n" | |
2186 | "-s size set the stack size in bytes (default=%ld)\n" | |
2187 | "-cpu model select CPU (-cpu ? for list)\n" | |
2188 | "-drop-ld-preload drop LD_PRELOAD for target process\n" | |
54936004 | 2189 | "\n" |
68d0f70e | 2190 | "Debug options:\n" |
6f1f31c0 | 2191 | "-d options activate log (logfile=%s)\n" |
b6741956 | 2192 | "-p pagesize set the host page size to 'pagesize'\n" |
b01bcae6 AZ |
2193 | "-strace log system calls\n" |
2194 | "\n" | |
68d0f70e | 2195 | "Environment variables:\n" |
b01bcae6 AZ |
2196 | "QEMU_STRACE Print system calls and arguments similar to the\n" |
2197 | " 'strace' program. Enable by setting to any value.\n" | |
2198 | , | |
b346ff46 | 2199 | TARGET_ARCH, |
5fafdf24 | 2200 | interp_prefix, |
54936004 FB |
2201 | x86_stack_size, |
2202 | DEBUG_LOGFILE); | |
74cd30b8 | 2203 | _exit(1); |
31e31b8a FB |
2204 | } |
2205 | ||
d5975363 | 2206 | THREAD CPUState *thread_env; |
59faf6d6 | 2207 | |
c3a92833 | 2208 | /* Assumes contents are already zeroed. */ |
624f7979 PB |
2209 | void init_task_state(TaskState *ts) |
2210 | { | |
2211 | int i; | |
2212 | ||
624f7979 PB |
2213 | ts->used = 1; |
2214 | ts->first_free = ts->sigqueue_table; | |
2215 | for (i = 0; i < MAX_SIGQUEUE_SIZE - 1; i++) { | |
2216 | ts->sigqueue_table[i].next = &ts->sigqueue_table[i + 1]; | |
2217 | } | |
2218 | ts->sigqueue_table[i].next = NULL; | |
2219 | } | |
2220 | ||
902b3d5c | 2221 | int main(int argc, char **argv, char **envp) |
31e31b8a FB |
2222 | { |
2223 | const char *filename; | |
b1f9be31 | 2224 | const char *cpu_model; |
01ffc75b | 2225 | struct target_pt_regs regs1, *regs = ®s1; |
31e31b8a | 2226 | struct image_info info1, *info = &info1; |
851e67a1 | 2227 | TaskState ts1, *ts = &ts1; |
b346ff46 | 2228 | CPUState *env; |
586314f2 | 2229 | int optind; |
d691f669 | 2230 | const char *r; |
74c33bed | 2231 | int gdbstub_port = 0; |
b12b6a18 TS |
2232 | int drop_ld_preload = 0, environ_count = 0; |
2233 | char **target_environ, **wrk, **dst; | |
2234 | ||
31e31b8a | 2235 | if (argc <= 1) |
44de1b33 | 2236 | usage(); |
f801f97e | 2237 | |
902b3d5c | 2238 | qemu_cache_utils_init(envp); |
2239 | ||
cc38b844 FB |
2240 | /* init debug */ |
2241 | cpu_set_log_filename(DEBUG_LOGFILE); | |
2242 | ||
b1f9be31 | 2243 | cpu_model = NULL; |
586314f2 | 2244 | optind = 1; |
d691f669 FB |
2245 | for(;;) { |
2246 | if (optind >= argc) | |
2247 | break; | |
2248 | r = argv[optind]; | |
2249 | if (r[0] != '-') | |
2250 | break; | |
586314f2 | 2251 | optind++; |
d691f669 FB |
2252 | r++; |
2253 | if (!strcmp(r, "-")) { | |
2254 | break; | |
2255 | } else if (!strcmp(r, "d")) { | |
e19e89a5 | 2256 | int mask; |
c7cd6a37 | 2257 | const CPULogItem *item; |
6f1f31c0 FB |
2258 | |
2259 | if (optind >= argc) | |
2260 | break; | |
3b46e624 | 2261 | |
6f1f31c0 FB |
2262 | r = argv[optind++]; |
2263 | mask = cpu_str_to_log_mask(r); | |
e19e89a5 FB |
2264 | if (!mask) { |
2265 | printf("Log items (comma separated):\n"); | |
2266 | for(item = cpu_log_items; item->mask != 0; item++) { | |
2267 | printf("%-10s %s\n", item->name, item->help); | |
2268 | } | |
2269 | exit(1); | |
2270 | } | |
2271 | cpu_set_log(mask); | |
d691f669 FB |
2272 | } else if (!strcmp(r, "s")) { |
2273 | r = argv[optind++]; | |
2274 | x86_stack_size = strtol(r, (char **)&r, 0); | |
2275 | if (x86_stack_size <= 0) | |
44de1b33 | 2276 | usage(); |
d691f669 FB |
2277 | if (*r == 'M') |
2278 | x86_stack_size *= 1024 * 1024; | |
2279 | else if (*r == 'k' || *r == 'K') | |
2280 | x86_stack_size *= 1024; | |
2281 | } else if (!strcmp(r, "L")) { | |
2282 | interp_prefix = argv[optind++]; | |
54936004 | 2283 | } else if (!strcmp(r, "p")) { |
83fb7adf FB |
2284 | qemu_host_page_size = atoi(argv[optind++]); |
2285 | if (qemu_host_page_size == 0 || | |
2286 | (qemu_host_page_size & (qemu_host_page_size - 1)) != 0) { | |
54936004 FB |
2287 | fprintf(stderr, "page size must be a power of two\n"); |
2288 | exit(1); | |
2289 | } | |
1fddef4b | 2290 | } else if (!strcmp(r, "g")) { |
74c33bed | 2291 | gdbstub_port = atoi(argv[optind++]); |
c5937220 PB |
2292 | } else if (!strcmp(r, "r")) { |
2293 | qemu_uname_release = argv[optind++]; | |
b1f9be31 JM |
2294 | } else if (!strcmp(r, "cpu")) { |
2295 | cpu_model = argv[optind++]; | |
2296 | if (strcmp(cpu_model, "?") == 0) { | |
c732abe2 JM |
2297 | /* XXX: implement xxx_cpu_list for targets that still miss it */ |
2298 | #if defined(cpu_list) | |
2299 | cpu_list(stdout, &fprintf); | |
b1f9be31 | 2300 | #endif |
cff4cbed | 2301 | _exit(1); |
b1f9be31 | 2302 | } |
b12b6a18 TS |
2303 | } else if (!strcmp(r, "drop-ld-preload")) { |
2304 | drop_ld_preload = 1; | |
b6741956 FB |
2305 | } else if (!strcmp(r, "strace")) { |
2306 | do_strace = 1; | |
5fafdf24 | 2307 | } else |
c6981055 | 2308 | { |
d691f669 FB |
2309 | usage(); |
2310 | } | |
586314f2 | 2311 | } |
d691f669 FB |
2312 | if (optind >= argc) |
2313 | usage(); | |
586314f2 FB |
2314 | filename = argv[optind]; |
2315 | ||
31e31b8a | 2316 | /* Zero out regs */ |
01ffc75b | 2317 | memset(regs, 0, sizeof(struct target_pt_regs)); |
31e31b8a FB |
2318 | |
2319 | /* Zero out image_info */ | |
2320 | memset(info, 0, sizeof(struct image_info)); | |
2321 | ||
74cd30b8 FB |
2322 | /* Scan interp_prefix dir for replacement files. */ |
2323 | init_paths(interp_prefix); | |
2324 | ||
46027c07 | 2325 | if (cpu_model == NULL) { |
aaed909a | 2326 | #if defined(TARGET_I386) |
46027c07 FB |
2327 | #ifdef TARGET_X86_64 |
2328 | cpu_model = "qemu64"; | |
2329 | #else | |
2330 | cpu_model = "qemu32"; | |
2331 | #endif | |
aaed909a FB |
2332 | #elif defined(TARGET_ARM) |
2333 | cpu_model = "arm926"; | |
2334 | #elif defined(TARGET_M68K) | |
2335 | cpu_model = "any"; | |
2336 | #elif defined(TARGET_SPARC) | |
2337 | #ifdef TARGET_SPARC64 | |
2338 | cpu_model = "TI UltraSparc II"; | |
2339 | #else | |
2340 | cpu_model = "Fujitsu MB86904"; | |
46027c07 | 2341 | #endif |
aaed909a FB |
2342 | #elif defined(TARGET_MIPS) |
2343 | #if defined(TARGET_ABI_MIPSN32) || defined(TARGET_ABI_MIPSN64) | |
2344 | cpu_model = "20Kc"; | |
2345 | #else | |
2346 | cpu_model = "24Kf"; | |
2347 | #endif | |
2348 | #elif defined(TARGET_PPC) | |
7ded4f52 FB |
2349 | #ifdef TARGET_PPC64 |
2350 | cpu_model = "970"; | |
2351 | #else | |
aaed909a | 2352 | cpu_model = "750"; |
7ded4f52 | 2353 | #endif |
aaed909a FB |
2354 | #else |
2355 | cpu_model = "any"; | |
2356 | #endif | |
2357 | } | |
26a5f13b | 2358 | cpu_exec_init_all(0); |
83fb7adf FB |
2359 | /* NOTE: we need to init the CPU at this stage to get |
2360 | qemu_host_page_size */ | |
aaed909a FB |
2361 | env = cpu_init(cpu_model); |
2362 | if (!env) { | |
2363 | fprintf(stderr, "Unable to find CPU definition\n"); | |
2364 | exit(1); | |
2365 | } | |
d5975363 | 2366 | thread_env = env; |
3b46e624 | 2367 | |
b6741956 FB |
2368 | if (getenv("QEMU_STRACE")) { |
2369 | do_strace = 1; | |
b92c47c1 TS |
2370 | } |
2371 | ||
b12b6a18 TS |
2372 | wrk = environ; |
2373 | while (*(wrk++)) | |
2374 | environ_count++; | |
2375 | ||
2376 | target_environ = malloc((environ_count + 1) * sizeof(char *)); | |
2377 | if (!target_environ) | |
2378 | abort(); | |
2379 | for (wrk = environ, dst = target_environ; *wrk; wrk++) { | |
2380 | if (drop_ld_preload && !strncmp(*wrk, "LD_PRELOAD=", 11)) | |
2381 | continue; | |
2382 | *(dst++) = strdup(*wrk); | |
2383 | } | |
403f14ef | 2384 | *dst = NULL; /* NULL terminate target_environ */ |
b12b6a18 TS |
2385 | |
2386 | if (loader_exec(filename, argv+optind, target_environ, regs, info) != 0) { | |
2387 | printf("Error loading %s\n", filename); | |
2388 | _exit(1); | |
2389 | } | |
2390 | ||
2391 | for (wrk = target_environ; *wrk; wrk++) { | |
2392 | free(*wrk); | |
31e31b8a | 2393 | } |
3b46e624 | 2394 | |
b12b6a18 TS |
2395 | free(target_environ); |
2396 | ||
2e77eac6 BS |
2397 | if (qemu_log_enabled()) { |
2398 | log_page_dump(); | |
2399 | ||
2400 | qemu_log("start_brk 0x" TARGET_ABI_FMT_lx "\n", info->start_brk); | |
2401 | qemu_log("end_code 0x" TARGET_ABI_FMT_lx "\n", info->end_code); | |
2402 | qemu_log("start_code 0x" TARGET_ABI_FMT_lx "\n", | |
2403 | info->start_code); | |
2404 | qemu_log("start_data 0x" TARGET_ABI_FMT_lx "\n", | |
2405 | info->start_data); | |
2406 | qemu_log("end_data 0x" TARGET_ABI_FMT_lx "\n", info->end_data); | |
2407 | qemu_log("start_stack 0x" TARGET_ABI_FMT_lx "\n", | |
2408 | info->start_stack); | |
2409 | qemu_log("brk 0x" TARGET_ABI_FMT_lx "\n", info->brk); | |
2410 | qemu_log("entry 0x" TARGET_ABI_FMT_lx "\n", info->entry); | |
2411 | } | |
31e31b8a | 2412 | |
53a5960a | 2413 | target_set_brk(info->brk); |
31e31b8a | 2414 | syscall_init(); |
66fb9763 | 2415 | signal_init(); |
31e31b8a | 2416 | |
851e67a1 FB |
2417 | /* build Task State */ |
2418 | memset(ts, 0, sizeof(TaskState)); | |
624f7979 | 2419 | init_task_state(ts); |
978efd6a | 2420 | ts->info = info; |
624f7979 | 2421 | env->opaque = ts; |
3b46e624 | 2422 | |
b346ff46 | 2423 | #if defined(TARGET_I386) |
2e255c6b FB |
2424 | cpu_x86_set_cpl(env, 3); |
2425 | ||
3802ce26 | 2426 | env->cr[0] = CR0_PG_MASK | CR0_WP_MASK | CR0_PE_MASK; |
1bde465e FB |
2427 | env->hflags |= HF_PE_MASK; |
2428 | if (env->cpuid_features & CPUID_SSE) { | |
2429 | env->cr[4] |= CR4_OSFXSR_MASK; | |
2430 | env->hflags |= HF_OSFXSR_MASK; | |
2431 | } | |
d2fd1af7 | 2432 | #ifndef TARGET_ABI32 |
4dbc422b FB |
2433 | /* enable 64 bit mode if possible */ |
2434 | if (!(env->cpuid_ext2_features & CPUID_EXT2_LM)) { | |
2435 | fprintf(stderr, "The selected x86 CPU does not support 64 bit mode\n"); | |
2436 | exit(1); | |
2437 | } | |
d2fd1af7 | 2438 | env->cr[4] |= CR4_PAE_MASK; |
4dbc422b | 2439 | env->efer |= MSR_EFER_LMA | MSR_EFER_LME; |
d2fd1af7 FB |
2440 | env->hflags |= HF_LMA_MASK; |
2441 | #endif | |
1bde465e | 2442 | |
415e561f FB |
2443 | /* flags setup : we activate the IRQs by default as in user mode */ |
2444 | env->eflags |= IF_MASK; | |
3b46e624 | 2445 | |
6dbad63e | 2446 | /* linux register setup */ |
d2fd1af7 | 2447 | #ifndef TARGET_ABI32 |
84409ddb JM |
2448 | env->regs[R_EAX] = regs->rax; |
2449 | env->regs[R_EBX] = regs->rbx; | |
2450 | env->regs[R_ECX] = regs->rcx; | |
2451 | env->regs[R_EDX] = regs->rdx; | |
2452 | env->regs[R_ESI] = regs->rsi; | |
2453 | env->regs[R_EDI] = regs->rdi; | |
2454 | env->regs[R_EBP] = regs->rbp; | |
2455 | env->regs[R_ESP] = regs->rsp; | |
2456 | env->eip = regs->rip; | |
2457 | #else | |
0ecfa993 FB |
2458 | env->regs[R_EAX] = regs->eax; |
2459 | env->regs[R_EBX] = regs->ebx; | |
2460 | env->regs[R_ECX] = regs->ecx; | |
2461 | env->regs[R_EDX] = regs->edx; | |
2462 | env->regs[R_ESI] = regs->esi; | |
2463 | env->regs[R_EDI] = regs->edi; | |
2464 | env->regs[R_EBP] = regs->ebp; | |
2465 | env->regs[R_ESP] = regs->esp; | |
dab2ed99 | 2466 | env->eip = regs->eip; |
84409ddb | 2467 | #endif |
31e31b8a | 2468 | |
f4beb510 | 2469 | /* linux interrupt setup */ |
e441570f AZ |
2470 | #ifndef TARGET_ABI32 |
2471 | env->idt.limit = 511; | |
2472 | #else | |
2473 | env->idt.limit = 255; | |
2474 | #endif | |
2475 | env->idt.base = target_mmap(0, sizeof(uint64_t) * (env->idt.limit + 1), | |
2476 | PROT_READ|PROT_WRITE, | |
2477 | MAP_ANONYMOUS|MAP_PRIVATE, -1, 0); | |
2478 | idt_table = g2h(env->idt.base); | |
f4beb510 FB |
2479 | set_idt(0, 0); |
2480 | set_idt(1, 0); | |
2481 | set_idt(2, 0); | |
2482 | set_idt(3, 3); | |
2483 | set_idt(4, 3); | |
ec95da6c | 2484 | set_idt(5, 0); |
f4beb510 FB |
2485 | set_idt(6, 0); |
2486 | set_idt(7, 0); | |
2487 | set_idt(8, 0); | |
2488 | set_idt(9, 0); | |
2489 | set_idt(10, 0); | |
2490 | set_idt(11, 0); | |
2491 | set_idt(12, 0); | |
2492 | set_idt(13, 0); | |
2493 | set_idt(14, 0); | |
2494 | set_idt(15, 0); | |
2495 | set_idt(16, 0); | |
2496 | set_idt(17, 0); | |
2497 | set_idt(18, 0); | |
2498 | set_idt(19, 0); | |
2499 | set_idt(0x80, 3); | |
2500 | ||
6dbad63e | 2501 | /* linux segment setup */ |
8d18e893 FB |
2502 | { |
2503 | uint64_t *gdt_table; | |
e441570f AZ |
2504 | env->gdt.base = target_mmap(0, sizeof(uint64_t) * TARGET_GDT_ENTRIES, |
2505 | PROT_READ|PROT_WRITE, | |
2506 | MAP_ANONYMOUS|MAP_PRIVATE, -1, 0); | |
8d18e893 | 2507 | env->gdt.limit = sizeof(uint64_t) * TARGET_GDT_ENTRIES - 1; |
e441570f | 2508 | gdt_table = g2h(env->gdt.base); |
d2fd1af7 | 2509 | #ifdef TARGET_ABI32 |
8d18e893 FB |
2510 | write_dt(&gdt_table[__USER_CS >> 3], 0, 0xfffff, |
2511 | DESC_G_MASK | DESC_B_MASK | DESC_P_MASK | DESC_S_MASK | | |
2512 | (3 << DESC_DPL_SHIFT) | (0xa << DESC_TYPE_SHIFT)); | |
d2fd1af7 FB |
2513 | #else |
2514 | /* 64 bit code segment */ | |
2515 | write_dt(&gdt_table[__USER_CS >> 3], 0, 0xfffff, | |
2516 | DESC_G_MASK | DESC_B_MASK | DESC_P_MASK | DESC_S_MASK | | |
2517 | DESC_L_MASK | | |
2518 | (3 << DESC_DPL_SHIFT) | (0xa << DESC_TYPE_SHIFT)); | |
2519 | #endif | |
8d18e893 FB |
2520 | write_dt(&gdt_table[__USER_DS >> 3], 0, 0xfffff, |
2521 | DESC_G_MASK | DESC_B_MASK | DESC_P_MASK | DESC_S_MASK | | |
2522 | (3 << DESC_DPL_SHIFT) | (0x2 << DESC_TYPE_SHIFT)); | |
2523 | } | |
6dbad63e | 2524 | cpu_x86_load_seg(env, R_CS, __USER_CS); |
d2fd1af7 FB |
2525 | cpu_x86_load_seg(env, R_SS, __USER_DS); |
2526 | #ifdef TARGET_ABI32 | |
6dbad63e FB |
2527 | cpu_x86_load_seg(env, R_DS, __USER_DS); |
2528 | cpu_x86_load_seg(env, R_ES, __USER_DS); | |
6dbad63e FB |
2529 | cpu_x86_load_seg(env, R_FS, __USER_DS); |
2530 | cpu_x86_load_seg(env, R_GS, __USER_DS); | |
d6eb40f6 TS |
2531 | /* This hack makes Wine work... */ |
2532 | env->segs[R_FS].selector = 0; | |
d2fd1af7 FB |
2533 | #else |
2534 | cpu_x86_load_seg(env, R_DS, 0); | |
2535 | cpu_x86_load_seg(env, R_ES, 0); | |
2536 | cpu_x86_load_seg(env, R_FS, 0); | |
2537 | cpu_x86_load_seg(env, R_GS, 0); | |
2538 | #endif | |
b346ff46 FB |
2539 | #elif defined(TARGET_ARM) |
2540 | { | |
2541 | int i; | |
b5ff1b31 | 2542 | cpsr_write(env, regs->uregs[16], 0xffffffff); |
b346ff46 FB |
2543 | for(i = 0; i < 16; i++) { |
2544 | env->regs[i] = regs->uregs[i]; | |
2545 | } | |
b346ff46 | 2546 | } |
93ac68bc | 2547 | #elif defined(TARGET_SPARC) |
060366c5 FB |
2548 | { |
2549 | int i; | |
2550 | env->pc = regs->pc; | |
2551 | env->npc = regs->npc; | |
2552 | env->y = regs->y; | |
2553 | for(i = 0; i < 8; i++) | |
2554 | env->gregs[i] = regs->u_regs[i]; | |
2555 | for(i = 0; i < 8; i++) | |
2556 | env->regwptr[i] = regs->u_regs[i + 8]; | |
2557 | } | |
67867308 FB |
2558 | #elif defined(TARGET_PPC) |
2559 | { | |
2560 | int i; | |
3fc6c082 | 2561 | |
0411a972 JM |
2562 | #if defined(TARGET_PPC64) |
2563 | #if defined(TARGET_ABI32) | |
2564 | env->msr &= ~((target_ulong)1 << MSR_SF); | |
e85e7c6e | 2565 | #else |
0411a972 JM |
2566 | env->msr |= (target_ulong)1 << MSR_SF; |
2567 | #endif | |
84409ddb | 2568 | #endif |
67867308 FB |
2569 | env->nip = regs->nip; |
2570 | for(i = 0; i < 32; i++) { | |
2571 | env->gpr[i] = regs->gpr[i]; | |
2572 | } | |
2573 | } | |
e6e5906b PB |
2574 | #elif defined(TARGET_M68K) |
2575 | { | |
e6e5906b PB |
2576 | env->pc = regs->pc; |
2577 | env->dregs[0] = regs->d0; | |
2578 | env->dregs[1] = regs->d1; | |
2579 | env->dregs[2] = regs->d2; | |
2580 | env->dregs[3] = regs->d3; | |
2581 | env->dregs[4] = regs->d4; | |
2582 | env->dregs[5] = regs->d5; | |
2583 | env->dregs[6] = regs->d6; | |
2584 | env->dregs[7] = regs->d7; | |
2585 | env->aregs[0] = regs->a0; | |
2586 | env->aregs[1] = regs->a1; | |
2587 | env->aregs[2] = regs->a2; | |
2588 | env->aregs[3] = regs->a3; | |
2589 | env->aregs[4] = regs->a4; | |
2590 | env->aregs[5] = regs->a5; | |
2591 | env->aregs[6] = regs->a6; | |
2592 | env->aregs[7] = regs->usp; | |
2593 | env->sr = regs->sr; | |
2594 | ts->sim_syscalls = 1; | |
2595 | } | |
048f6b4d FB |
2596 | #elif defined(TARGET_MIPS) |
2597 | { | |
2598 | int i; | |
2599 | ||
2600 | for(i = 0; i < 32; i++) { | |
b5dc7732 | 2601 | env->active_tc.gpr[i] = regs->regs[i]; |
048f6b4d | 2602 | } |
b5dc7732 | 2603 | env->active_tc.PC = regs->cp0_epc; |
048f6b4d | 2604 | } |
fdf9b3e8 FB |
2605 | #elif defined(TARGET_SH4) |
2606 | { | |
2607 | int i; | |
2608 | ||
2609 | for(i = 0; i < 16; i++) { | |
2610 | env->gregs[i] = regs->regs[i]; | |
2611 | } | |
2612 | env->pc = regs->pc; | |
2613 | } | |
7a3148a9 JM |
2614 | #elif defined(TARGET_ALPHA) |
2615 | { | |
2616 | int i; | |
2617 | ||
2618 | for(i = 0; i < 28; i++) { | |
992f48a0 | 2619 | env->ir[i] = ((abi_ulong *)regs)[i]; |
7a3148a9 JM |
2620 | } |
2621 | env->ipr[IPR_USP] = regs->usp; | |
2622 | env->ir[30] = regs->usp; | |
2623 | env->pc = regs->pc; | |
2624 | env->unique = regs->unique; | |
2625 | } | |
48733d19 TS |
2626 | #elif defined(TARGET_CRIS) |
2627 | { | |
2628 | env->regs[0] = regs->r0; | |
2629 | env->regs[1] = regs->r1; | |
2630 | env->regs[2] = regs->r2; | |
2631 | env->regs[3] = regs->r3; | |
2632 | env->regs[4] = regs->r4; | |
2633 | env->regs[5] = regs->r5; | |
2634 | env->regs[6] = regs->r6; | |
2635 | env->regs[7] = regs->r7; | |
2636 | env->regs[8] = regs->r8; | |
2637 | env->regs[9] = regs->r9; | |
2638 | env->regs[10] = regs->r10; | |
2639 | env->regs[11] = regs->r11; | |
2640 | env->regs[12] = regs->r12; | |
2641 | env->regs[13] = regs->r13; | |
2642 | env->regs[14] = info->start_stack; | |
2643 | env->regs[15] = regs->acr; | |
2644 | env->pc = regs->erp; | |
2645 | } | |
b346ff46 FB |
2646 | #else |
2647 | #error unsupported target CPU | |
2648 | #endif | |
31e31b8a | 2649 | |
a87295e8 PB |
2650 | #if defined(TARGET_ARM) || defined(TARGET_M68K) |
2651 | ts->stack_base = info->start_stack; | |
2652 | ts->heap_base = info->brk; | |
2653 | /* This will be filled in on the first SYS_HEAPINFO call. */ | |
2654 | ts->heap_limit = 0; | |
2655 | #endif | |
2656 | ||
74c33bed FB |
2657 | if (gdbstub_port) { |
2658 | gdbserver_start (gdbstub_port); | |
1fddef4b FB |
2659 | gdb_handlesig(env, 0); |
2660 | } | |
1b6b029e FB |
2661 | cpu_loop(env); |
2662 | /* never exits */ | |
31e31b8a FB |
2663 | return 0; |
2664 | } |