]> Git Repo - qemu.git/blame - hw/pci-bridge/xio3130_downstream.c
hw/pci-bridge/dec: Classify the DEC PCI bridge as bridge device
[qemu.git] / hw / pci-bridge / xio3130_downstream.c
CommitLineData
48ebf2f9
IY
1/*
2 * x3130_downstream.c
3 * TI X3130 pci express downstream port switch
4 *
5 * Copyright (c) 2010 Isaku Yamahata <yamahata at valinux co jp>
6 * VA Linux Systems Japan K.K.
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License along
19 * with this program; if not, see <http://www.gnu.org/licenses/>.
20 */
21
97d5408f 22#include "qemu/osdep.h"
83c9f4ca
PB
23#include "hw/pci/pci_ids.h"
24#include "hw/pci/msi.h"
25#include "hw/pci/pcie.h"
47b43a1f 26#include "xio3130_downstream.h"
1108b2f8 27#include "qapi/error.h"
48ebf2f9
IY
28
29#define PCI_DEVICE_ID_TI_XIO3130D 0x8233 /* downstream port */
30#define XIO3130_REVISION 0x1
31#define XIO3130_MSI_OFFSET 0x70
32#define XIO3130_MSI_SUPPORTED_FLAGS PCI_MSI_FLAGS_64BIT
33#define XIO3130_MSI_NR_VECTOR 1
34#define XIO3130_SSVID_OFFSET 0x80
35#define XIO3130_SSVID_SVID 0
36#define XIO3130_SSVID_SSID 0
37#define XIO3130_EXP_OFFSET 0x90
38#define XIO3130_AER_OFFSET 0x100
39
40static void xio3130_downstream_write_config(PCIDevice *d, uint32_t address,
41 uint32_t val, int len)
42{
48ebf2f9
IY
43 pci_bridge_write_config(d, address, val, len);
44 pcie_cap_flr_write_config(d, address, val, len);
6bde6aaa 45 pcie_cap_slot_write_config(d, address, val, len);
09b926d4 46 pcie_aer_write_config(d, address, val, len);
48ebf2f9
IY
47}
48
49static void xio3130_downstream_reset(DeviceState *qdev)
50{
40021f08 51 PCIDevice *d = PCI_DEVICE(qdev);
cbd2d434 52
48ebf2f9
IY
53 pcie_cap_deverr_reset(d);
54 pcie_cap_slot_reset(d);
821be9db 55 pcie_cap_arifwd_reset(d);
48ebf2f9
IY
56 pci_bridge_reset(qdev);
57}
58
59static int xio3130_downstream_initfn(PCIDevice *d)
60{
bcb75750
AF
61 PCIEPort *p = PCIE_PORT(d);
62 PCIESlot *s = PCIE_SLOT(d);
48ebf2f9 63 int rc;
1108b2f8 64 Error *err = NULL;
48ebf2f9 65
9cfaa007 66 pci_bridge_initfn(d, TYPE_PCIE_BUS);
48ebf2f9 67 pcie_port_init_reg(d);
48ebf2f9
IY
68
69 rc = msi_init(d, XIO3130_MSI_OFFSET, XIO3130_MSI_NR_VECTOR,
70 XIO3130_MSI_SUPPORTED_FLAGS & PCI_MSI_FLAGS_64BIT,
1108b2f8 71 XIO3130_MSI_SUPPORTED_FLAGS & PCI_MSI_FLAGS_MASKBIT, &err);
48ebf2f9 72 if (rc < 0) {
1108b2f8
C
73 assert(rc == -ENOTSUP);
74 error_report_err(err);
09b926d4 75 goto err_bridge;
48ebf2f9 76 }
52ea63de 77
48ebf2f9
IY
78 rc = pci_bridge_ssvid_init(d, XIO3130_SSVID_OFFSET,
79 XIO3130_SSVID_SVID, XIO3130_SSVID_SSID);
80 if (rc < 0) {
09b926d4 81 goto err_bridge;
48ebf2f9 82 }
52ea63de 83
48ebf2f9
IY
84 rc = pcie_cap_init(d, XIO3130_EXP_OFFSET, PCI_EXP_TYPE_DOWNSTREAM,
85 p->port);
86 if (rc < 0) {
09b926d4 87 goto err_msi;
48ebf2f9 88 }
0ead87c8 89 pcie_cap_flr_init(d);
48ebf2f9
IY
90 pcie_cap_deverr_init(d);
91 pcie_cap_slot_init(d, s->slot);
52ea63de
C
92 pcie_cap_arifwd_init(d);
93
48ebf2f9
IY
94 pcie_chassis_create(s->chassis);
95 rc = pcie_chassis_add_slot(s);
96 if (rc < 0) {
09b926d4 97 goto err_pcie_cap;
48ebf2f9 98 }
52ea63de 99
f18c697b
DL
100 rc = pcie_aer_init(d, PCI_ERR_VER, XIO3130_AER_OFFSET,
101 PCI_ERR_SIZEOF, &err);
09b926d4 102 if (rc < 0) {
33848cee 103 error_report_err(err);
09b926d4
IY
104 goto err;
105 }
48ebf2f9
IY
106
107 return 0;
09b926d4
IY
108
109err:
110 pcie_chassis_del_slot(s);
111err_pcie_cap:
112 pcie_cap_exit(d);
113err_msi:
114 msi_uninit(d);
115err_bridge:
f90c2bcd 116 pci_bridge_exitfn(d);
09b926d4 117 return rc;
48ebf2f9
IY
118}
119
f90c2bcd 120static void xio3130_downstream_exitfn(PCIDevice *d)
48ebf2f9 121{
bcb75750 122 PCIESlot *s = PCIE_SLOT(d);
09b926d4
IY
123
124 pcie_aer_exit(d);
125 pcie_chassis_del_slot(s);
48ebf2f9 126 pcie_cap_exit(d);
09b926d4 127 msi_uninit(d);
f90c2bcd 128 pci_bridge_exitfn(d);
48ebf2f9
IY
129}
130
131PCIESlot *xio3130_downstream_init(PCIBus *bus, int devfn, bool multifunction,
132 const char *bus_name, pci_map_irq_fn map_irq,
133 uint8_t port, uint8_t chassis,
134 uint16_t slot)
135{
136 PCIDevice *d;
137 PCIBridge *br;
138 DeviceState *qdev;
139
140 d = pci_create_multifunction(bus, devfn, multifunction,
141 "xio3130-downstream");
142 if (!d) {
143 return NULL;
144 }
f055e96b 145 br = PCI_BRIDGE(d);
48ebf2f9 146
f055e96b 147 qdev = DEVICE(d);
48ebf2f9
IY
148 pci_bridge_map_irq(br, bus_name, map_irq);
149 qdev_prop_set_uint8(qdev, "port", port);
150 qdev_prop_set_uint8(qdev, "chassis", chassis);
151 qdev_prop_set_uint16(qdev, "slot", slot);
152 qdev_init_nofail(qdev);
153
bcb75750 154 return PCIE_SLOT(d);
48ebf2f9
IY
155}
156
f23b6bdc
MA
157static Property xio3130_downstream_props[] = {
158 DEFINE_PROP_BIT(COMPAT_PROP_PCP, PCIDevice, cap_present,
159 QEMU_PCIE_SLTCAP_PCP_BITNR, true),
160 DEFINE_PROP_END_OF_LIST()
161};
162
48ebf2f9
IY
163static const VMStateDescription vmstate_xio3130_downstream = {
164 .name = "xio3130-express-downstream-port",
165 .version_id = 1,
166 .minimum_version_id = 1,
6bde6aaa 167 .post_load = pcie_cap_slot_post_load,
48ebf2f9 168 .fields = (VMStateField[]) {
20daa90a 169 VMSTATE_PCI_DEVICE(parent_obj.parent_obj.parent_obj, PCIESlot),
bcb75750
AF
170 VMSTATE_STRUCT(parent_obj.parent_obj.parent_obj.exp.aer_log,
171 PCIESlot, 0, vmstate_pcie_aer_log, PCIEAERLog),
48ebf2f9
IY
172 VMSTATE_END_OF_LIST()
173 }
174};
175
40021f08
AL
176static void xio3130_downstream_class_init(ObjectClass *klass, void *data)
177{
39bffca2 178 DeviceClass *dc = DEVICE_CLASS(klass);
40021f08
AL
179 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
180
181 k->is_express = 1;
182 k->is_bridge = 1;
183 k->config_write = xio3130_downstream_write_config;
184 k->init = xio3130_downstream_initfn;
185 k->exit = xio3130_downstream_exitfn;
186 k->vendor_id = PCI_VENDOR_ID_TI;
187 k->device_id = PCI_DEVICE_ID_TI_XIO3130D;
188 k->revision = XIO3130_REVISION;
125ee0ed 189 set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories);
39bffca2
AL
190 dc->desc = "TI X3130 Downstream Port of PCI Express Switch";
191 dc->reset = xio3130_downstream_reset;
192 dc->vmsd = &vmstate_xio3130_downstream;
f23b6bdc 193 dc->props = xio3130_downstream_props;
40021f08
AL
194}
195
8c43a6f0 196static const TypeInfo xio3130_downstream_info = {
39bffca2 197 .name = "xio3130-downstream",
bcb75750 198 .parent = TYPE_PCIE_SLOT,
39bffca2 199 .class_init = xio3130_downstream_class_init,
48ebf2f9
IY
200};
201
83f7d43a 202static void xio3130_downstream_register_types(void)
48ebf2f9 203{
39bffca2 204 type_register_static(&xio3130_downstream_info);
48ebf2f9
IY
205}
206
83f7d43a 207type_init(xio3130_downstream_register_types)
This page took 0.528958 seconds and 4 git commands to generate.