]>
Commit | Line | Data |
---|---|---|
0cac1b66 BS |
1 | /* |
2 | * Common CPU TLB handling | |
3 | * | |
4 | * Copyright (c) 2003 Fabrice Bellard | |
5 | * | |
6 | * This library is free software; you can redistribute it and/or | |
7 | * modify it under the terms of the GNU Lesser General Public | |
8 | * License as published by the Free Software Foundation; either | |
9 | * version 2 of the License, or (at your option) any later version. | |
10 | * | |
11 | * This library is distributed in the hope that it will be useful, | |
12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU | |
14 | * Lesser General Public License for more details. | |
15 | * | |
16 | * You should have received a copy of the GNU Lesser General Public | |
17 | * License along with this library; if not, see <http://www.gnu.org/licenses/>. | |
18 | */ | |
19 | ||
7b31bbc2 | 20 | #include "qemu/osdep.h" |
0cac1b66 | 21 | #include "cpu.h" |
022c62cb PB |
22 | #include "exec/exec-all.h" |
23 | #include "exec/memory.h" | |
24 | #include "exec/address-spaces.h" | |
f08b6170 | 25 | #include "exec/cpu_ldst.h" |
0cac1b66 | 26 | |
022c62cb | 27 | #include "exec/cputlb.h" |
0cac1b66 | 28 | |
022c62cb | 29 | #include "exec/memory-internal.h" |
220c3ebd | 30 | #include "exec/ram_addr.h" |
63c91552 | 31 | #include "exec/exec-all.h" |
0f590e74 | 32 | #include "tcg/tcg.h" |
0cac1b66 | 33 | |
8526e1f4 AB |
34 | /* DEBUG defines, enable DEBUG_TLB_LOG to log to the CPU_LOG_MMU target */ |
35 | /* #define DEBUG_TLB */ | |
36 | /* #define DEBUG_TLB_LOG */ | |
37 | ||
38 | #ifdef DEBUG_TLB | |
39 | # define DEBUG_TLB_GATE 1 | |
40 | # ifdef DEBUG_TLB_LOG | |
41 | # define DEBUG_TLB_LOG_GATE 1 | |
42 | # else | |
43 | # define DEBUG_TLB_LOG_GATE 0 | |
44 | # endif | |
45 | #else | |
46 | # define DEBUG_TLB_GATE 0 | |
47 | # define DEBUG_TLB_LOG_GATE 0 | |
48 | #endif | |
49 | ||
50 | #define tlb_debug(fmt, ...) do { \ | |
51 | if (DEBUG_TLB_LOG_GATE) { \ | |
52 | qemu_log_mask(CPU_LOG_MMU, "%s: " fmt, __func__, \ | |
53 | ## __VA_ARGS__); \ | |
54 | } else if (DEBUG_TLB_GATE) { \ | |
55 | fprintf(stderr, "%s: " fmt, __func__, ## __VA_ARGS__); \ | |
56 | } \ | |
57 | } while (0) | |
0cac1b66 BS |
58 | |
59 | /* statistics */ | |
60 | int tlb_flush_count; | |
61 | ||
0cac1b66 BS |
62 | /* NOTE: |
63 | * If flush_global is true (the usual case), flush all tlb entries. | |
64 | * If flush_global is false, flush (at least) all tlb entries not | |
65 | * marked global. | |
66 | * | |
67 | * Since QEMU doesn't currently implement a global/not-global flag | |
68 | * for tlb entries, at the moment tlb_flush() will also flush all | |
69 | * tlb entries in the flush_global == false case. This is OK because | |
70 | * CPU architectures generally permit an implementation to drop | |
71 | * entries from the TLB at any time, so flushing more entries than | |
72 | * required is only an efficiency issue, not a correctness issue. | |
73 | */ | |
00c8cb0a | 74 | void tlb_flush(CPUState *cpu, int flush_global) |
0cac1b66 | 75 | { |
00c8cb0a | 76 | CPUArchState *env = cpu->env_ptr; |
0cac1b66 | 77 | |
8526e1f4 AB |
78 | tlb_debug("(%d)\n", flush_global); |
79 | ||
4fadb3bb | 80 | memset(env->tlb_table, -1, sizeof(env->tlb_table)); |
88e89a57 | 81 | memset(env->tlb_v_table, -1, sizeof(env->tlb_v_table)); |
8cd70437 | 82 | memset(cpu->tb_jmp_cache, 0, sizeof(cpu->tb_jmp_cache)); |
0cac1b66 | 83 | |
88e89a57 | 84 | env->vtlb_index = 0; |
0cac1b66 BS |
85 | env->tlb_flush_addr = -1; |
86 | env->tlb_flush_mask = 0; | |
87 | tlb_flush_count++; | |
88 | } | |
89 | ||
d7a74a9d PM |
90 | static inline void v_tlb_flush_by_mmuidx(CPUState *cpu, va_list argp) |
91 | { | |
92 | CPUArchState *env = cpu->env_ptr; | |
93 | ||
8526e1f4 | 94 | tlb_debug("start\n"); |
d7a74a9d PM |
95 | |
96 | for (;;) { | |
97 | int mmu_idx = va_arg(argp, int); | |
98 | ||
99 | if (mmu_idx < 0) { | |
100 | break; | |
101 | } | |
102 | ||
8526e1f4 | 103 | tlb_debug("%d\n", mmu_idx); |
d7a74a9d PM |
104 | |
105 | memset(env->tlb_table[mmu_idx], -1, sizeof(env->tlb_table[0])); | |
106 | memset(env->tlb_v_table[mmu_idx], -1, sizeof(env->tlb_v_table[0])); | |
107 | } | |
108 | ||
d7a74a9d PM |
109 | memset(cpu->tb_jmp_cache, 0, sizeof(cpu->tb_jmp_cache)); |
110 | } | |
111 | ||
112 | void tlb_flush_by_mmuidx(CPUState *cpu, ...) | |
113 | { | |
114 | va_list argp; | |
115 | va_start(argp, cpu); | |
116 | v_tlb_flush_by_mmuidx(cpu, argp); | |
117 | va_end(argp); | |
118 | } | |
119 | ||
0cac1b66 BS |
120 | static inline void tlb_flush_entry(CPUTLBEntry *tlb_entry, target_ulong addr) |
121 | { | |
122 | if (addr == (tlb_entry->addr_read & | |
123 | (TARGET_PAGE_MASK | TLB_INVALID_MASK)) || | |
124 | addr == (tlb_entry->addr_write & | |
125 | (TARGET_PAGE_MASK | TLB_INVALID_MASK)) || | |
126 | addr == (tlb_entry->addr_code & | |
127 | (TARGET_PAGE_MASK | TLB_INVALID_MASK))) { | |
4fadb3bb | 128 | memset(tlb_entry, -1, sizeof(*tlb_entry)); |
0cac1b66 BS |
129 | } |
130 | } | |
131 | ||
31b030d4 | 132 | void tlb_flush_page(CPUState *cpu, target_ulong addr) |
0cac1b66 | 133 | { |
31b030d4 | 134 | CPUArchState *env = cpu->env_ptr; |
0cac1b66 BS |
135 | int i; |
136 | int mmu_idx; | |
137 | ||
8526e1f4 AB |
138 | tlb_debug("page :" TARGET_FMT_lx "\n", addr); |
139 | ||
0cac1b66 BS |
140 | /* Check if we need to flush due to large pages. */ |
141 | if ((addr & env->tlb_flush_mask) == env->tlb_flush_addr) { | |
8526e1f4 AB |
142 | tlb_debug("forcing full flush (" |
143 | TARGET_FMT_lx "/" TARGET_FMT_lx ")\n", | |
144 | env->tlb_flush_addr, env->tlb_flush_mask); | |
145 | ||
00c8cb0a | 146 | tlb_flush(cpu, 1); |
0cac1b66 BS |
147 | return; |
148 | } | |
0cac1b66 BS |
149 | |
150 | addr &= TARGET_PAGE_MASK; | |
151 | i = (addr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1); | |
152 | for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++) { | |
153 | tlb_flush_entry(&env->tlb_table[mmu_idx][i], addr); | |
154 | } | |
155 | ||
88e89a57 XT |
156 | /* check whether there are entries that need to be flushed in the vtlb */ |
157 | for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++) { | |
158 | int k; | |
159 | for (k = 0; k < CPU_VTLB_SIZE; k++) { | |
160 | tlb_flush_entry(&env->tlb_v_table[mmu_idx][k], addr); | |
161 | } | |
162 | } | |
163 | ||
611d4f99 | 164 | tb_flush_jmp_cache(cpu, addr); |
0cac1b66 BS |
165 | } |
166 | ||
d7a74a9d PM |
167 | void tlb_flush_page_by_mmuidx(CPUState *cpu, target_ulong addr, ...) |
168 | { | |
169 | CPUArchState *env = cpu->env_ptr; | |
170 | int i, k; | |
171 | va_list argp; | |
172 | ||
173 | va_start(argp, addr); | |
174 | ||
8526e1f4 AB |
175 | tlb_debug("addr "TARGET_FMT_lx"\n", addr); |
176 | ||
d7a74a9d PM |
177 | /* Check if we need to flush due to large pages. */ |
178 | if ((addr & env->tlb_flush_mask) == env->tlb_flush_addr) { | |
8526e1f4 AB |
179 | tlb_debug("forced full flush (" |
180 | TARGET_FMT_lx "/" TARGET_FMT_lx ")\n", | |
181 | env->tlb_flush_addr, env->tlb_flush_mask); | |
182 | ||
d7a74a9d PM |
183 | v_tlb_flush_by_mmuidx(cpu, argp); |
184 | va_end(argp); | |
185 | return; | |
186 | } | |
d7a74a9d PM |
187 | |
188 | addr &= TARGET_PAGE_MASK; | |
189 | i = (addr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1); | |
190 | ||
191 | for (;;) { | |
192 | int mmu_idx = va_arg(argp, int); | |
193 | ||
194 | if (mmu_idx < 0) { | |
195 | break; | |
196 | } | |
197 | ||
8526e1f4 | 198 | tlb_debug("idx %d\n", mmu_idx); |
d7a74a9d PM |
199 | |
200 | tlb_flush_entry(&env->tlb_table[mmu_idx][i], addr); | |
201 | ||
202 | /* check whether there are vltb entries that need to be flushed */ | |
203 | for (k = 0; k < CPU_VTLB_SIZE; k++) { | |
204 | tlb_flush_entry(&env->tlb_v_table[mmu_idx][k], addr); | |
205 | } | |
206 | } | |
207 | va_end(argp); | |
208 | ||
d7a74a9d PM |
209 | tb_flush_jmp_cache(cpu, addr); |
210 | } | |
211 | ||
0cac1b66 BS |
212 | /* update the TLBs so that writes to code in the virtual page 'addr' |
213 | can be detected */ | |
214 | void tlb_protect_code(ram_addr_t ram_addr) | |
215 | { | |
03eebc9e SH |
216 | cpu_physical_memory_test_and_clear_dirty(ram_addr, TARGET_PAGE_SIZE, |
217 | DIRTY_MEMORY_CODE); | |
0cac1b66 BS |
218 | } |
219 | ||
220 | /* update the TLB so that writes in physical page 'phys_addr' are no longer | |
221 | tested for self modifying code */ | |
9564f52d | 222 | void tlb_unprotect_code(ram_addr_t ram_addr) |
0cac1b66 | 223 | { |
52159192 | 224 | cpu_physical_memory_set_dirty_flag(ram_addr, DIRTY_MEMORY_CODE); |
0cac1b66 BS |
225 | } |
226 | ||
227 | static bool tlb_is_dirty_ram(CPUTLBEntry *tlbe) | |
228 | { | |
229 | return (tlbe->addr_write & (TLB_INVALID_MASK|TLB_MMIO|TLB_NOTDIRTY)) == 0; | |
230 | } | |
231 | ||
232 | void tlb_reset_dirty_range(CPUTLBEntry *tlb_entry, uintptr_t start, | |
233 | uintptr_t length) | |
234 | { | |
235 | uintptr_t addr; | |
236 | ||
237 | if (tlb_is_dirty_ram(tlb_entry)) { | |
238 | addr = (tlb_entry->addr_write & TARGET_PAGE_MASK) + tlb_entry->addend; | |
239 | if ((addr - start) < length) { | |
240 | tlb_entry->addr_write |= TLB_NOTDIRTY; | |
241 | } | |
242 | } | |
243 | } | |
244 | ||
7443b437 PB |
245 | static inline ram_addr_t qemu_ram_addr_from_host_nofail(void *ptr) |
246 | { | |
247 | ram_addr_t ram_addr; | |
248 | ||
07bdaa41 PB |
249 | ram_addr = qemu_ram_addr_from_host(ptr); |
250 | if (ram_addr == RAM_ADDR_INVALID) { | |
7443b437 PB |
251 | fprintf(stderr, "Bad ram pointer %p\n", ptr); |
252 | abort(); | |
253 | } | |
254 | return ram_addr; | |
255 | } | |
256 | ||
9a13565d | 257 | void tlb_reset_dirty(CPUState *cpu, ram_addr_t start1, ram_addr_t length) |
0cac1b66 BS |
258 | { |
259 | CPUArchState *env; | |
260 | ||
9a13565d | 261 | int mmu_idx; |
0cac1b66 | 262 | |
9a13565d PC |
263 | env = cpu->env_ptr; |
264 | for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++) { | |
265 | unsigned int i; | |
0cac1b66 | 266 | |
9a13565d PC |
267 | for (i = 0; i < CPU_TLB_SIZE; i++) { |
268 | tlb_reset_dirty_range(&env->tlb_table[mmu_idx][i], | |
269 | start1, length); | |
270 | } | |
88e89a57 | 271 | |
9a13565d PC |
272 | for (i = 0; i < CPU_VTLB_SIZE; i++) { |
273 | tlb_reset_dirty_range(&env->tlb_v_table[mmu_idx][i], | |
274 | start1, length); | |
0cac1b66 BS |
275 | } |
276 | } | |
277 | } | |
278 | ||
279 | static inline void tlb_set_dirty1(CPUTLBEntry *tlb_entry, target_ulong vaddr) | |
280 | { | |
281 | if (tlb_entry->addr_write == (vaddr | TLB_NOTDIRTY)) { | |
282 | tlb_entry->addr_write = vaddr; | |
283 | } | |
284 | } | |
285 | ||
286 | /* update the TLB corresponding to virtual page vaddr | |
287 | so that it is no longer dirty */ | |
bcae01e4 | 288 | void tlb_set_dirty(CPUState *cpu, target_ulong vaddr) |
0cac1b66 | 289 | { |
bcae01e4 | 290 | CPUArchState *env = cpu->env_ptr; |
0cac1b66 BS |
291 | int i; |
292 | int mmu_idx; | |
293 | ||
294 | vaddr &= TARGET_PAGE_MASK; | |
295 | i = (vaddr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1); | |
296 | for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++) { | |
297 | tlb_set_dirty1(&env->tlb_table[mmu_idx][i], vaddr); | |
298 | } | |
88e89a57 XT |
299 | |
300 | for (mmu_idx = 0; mmu_idx < NB_MMU_MODES; mmu_idx++) { | |
301 | int k; | |
302 | for (k = 0; k < CPU_VTLB_SIZE; k++) { | |
303 | tlb_set_dirty1(&env->tlb_v_table[mmu_idx][k], vaddr); | |
304 | } | |
305 | } | |
0cac1b66 BS |
306 | } |
307 | ||
308 | /* Our TLB does not support large pages, so remember the area covered by | |
309 | large pages and trigger a full TLB flush if these are invalidated. */ | |
310 | static void tlb_add_large_page(CPUArchState *env, target_ulong vaddr, | |
311 | target_ulong size) | |
312 | { | |
313 | target_ulong mask = ~(size - 1); | |
314 | ||
315 | if (env->tlb_flush_addr == (target_ulong)-1) { | |
316 | env->tlb_flush_addr = vaddr & mask; | |
317 | env->tlb_flush_mask = mask; | |
318 | return; | |
319 | } | |
320 | /* Extend the existing region to include the new page. | |
321 | This is a compromise between unnecessary flushes and the cost | |
322 | of maintaining a full variable size TLB. */ | |
323 | mask &= env->tlb_flush_mask; | |
324 | while (((env->tlb_flush_addr ^ vaddr) & mask) != 0) { | |
325 | mask <<= 1; | |
326 | } | |
327 | env->tlb_flush_addr &= mask; | |
328 | env->tlb_flush_mask = mask; | |
329 | } | |
330 | ||
331 | /* Add a new TLB entry. At most one entry for a given virtual address | |
79e2b9ae PB |
332 | * is permitted. Only a single TARGET_PAGE_SIZE region is mapped, the |
333 | * supplied size is only used by tlb_flush_page. | |
334 | * | |
335 | * Called from TCG-generated code, which is under an RCU read-side | |
336 | * critical section. | |
337 | */ | |
fadc1cbe PM |
338 | void tlb_set_page_with_attrs(CPUState *cpu, target_ulong vaddr, |
339 | hwaddr paddr, MemTxAttrs attrs, int prot, | |
340 | int mmu_idx, target_ulong size) | |
0cac1b66 | 341 | { |
0c591eb0 | 342 | CPUArchState *env = cpu->env_ptr; |
0cac1b66 BS |
343 | MemoryRegionSection *section; |
344 | unsigned int index; | |
345 | target_ulong address; | |
346 | target_ulong code_address; | |
347 | uintptr_t addend; | |
348 | CPUTLBEntry *te; | |
149f54b5 | 349 | hwaddr iotlb, xlat, sz; |
88e89a57 | 350 | unsigned vidx = env->vtlb_index++ % CPU_VTLB_SIZE; |
d7898cda | 351 | int asidx = cpu_asidx_from_attrs(cpu, attrs); |
0cac1b66 BS |
352 | |
353 | assert(size >= TARGET_PAGE_SIZE); | |
354 | if (size != TARGET_PAGE_SIZE) { | |
355 | tlb_add_large_page(env, vaddr, size); | |
356 | } | |
149f54b5 PB |
357 | |
358 | sz = size; | |
d7898cda | 359 | section = address_space_translate_for_iotlb(cpu, asidx, paddr, &xlat, &sz); |
149f54b5 PB |
360 | assert(sz >= TARGET_PAGE_SIZE); |
361 | ||
8526e1f4 AB |
362 | tlb_debug("vaddr=" TARGET_FMT_lx " paddr=0x" TARGET_FMT_plx |
363 | " prot=%x idx=%d\n", | |
364 | vaddr, paddr, prot, mmu_idx); | |
0cac1b66 BS |
365 | |
366 | address = vaddr; | |
8f3e03cb PB |
367 | if (!memory_region_is_ram(section->mr) && !memory_region_is_romd(section->mr)) { |
368 | /* IO memory case */ | |
0cac1b66 | 369 | address |= TLB_MMIO; |
8f3e03cb PB |
370 | addend = 0; |
371 | } else { | |
372 | /* TLB_MMIO for rom/romd handled below */ | |
149f54b5 | 373 | addend = (uintptr_t)memory_region_get_ram_ptr(section->mr) + xlat; |
0cac1b66 | 374 | } |
0cac1b66 BS |
375 | |
376 | code_address = address; | |
bb0e627a | 377 | iotlb = memory_region_section_get_iotlb(cpu, section, vaddr, paddr, xlat, |
149f54b5 | 378 | prot, &address); |
0cac1b66 BS |
379 | |
380 | index = (vaddr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1); | |
0cac1b66 | 381 | te = &env->tlb_table[mmu_idx][index]; |
88e89a57 XT |
382 | |
383 | /* do not discard the translation in te, evict it into a victim tlb */ | |
384 | env->tlb_v_table[mmu_idx][vidx] = *te; | |
385 | env->iotlb_v[mmu_idx][vidx] = env->iotlb[mmu_idx][index]; | |
386 | ||
387 | /* refill the tlb */ | |
e469b22f | 388 | env->iotlb[mmu_idx][index].addr = iotlb - vaddr; |
fadc1cbe | 389 | env->iotlb[mmu_idx][index].attrs = attrs; |
0cac1b66 BS |
390 | te->addend = addend - vaddr; |
391 | if (prot & PAGE_READ) { | |
392 | te->addr_read = address; | |
393 | } else { | |
394 | te->addr_read = -1; | |
395 | } | |
396 | ||
397 | if (prot & PAGE_EXEC) { | |
398 | te->addr_code = code_address; | |
399 | } else { | |
400 | te->addr_code = -1; | |
401 | } | |
402 | if (prot & PAGE_WRITE) { | |
403 | if ((memory_region_is_ram(section->mr) && section->readonly) | |
cc5bea60 | 404 | || memory_region_is_romd(section->mr)) { |
0cac1b66 BS |
405 | /* Write access calls the I/O callback. */ |
406 | te->addr_write = address | TLB_MMIO; | |
407 | } else if (memory_region_is_ram(section->mr) | |
8e41fb63 FZ |
408 | && cpu_physical_memory_is_clean( |
409 | memory_region_get_ram_addr(section->mr) + xlat)) { | |
0cac1b66 BS |
410 | te->addr_write = address | TLB_NOTDIRTY; |
411 | } else { | |
412 | te->addr_write = address; | |
413 | } | |
414 | } else { | |
415 | te->addr_write = -1; | |
416 | } | |
417 | } | |
418 | ||
fadc1cbe PM |
419 | /* Add a new TLB entry, but without specifying the memory |
420 | * transaction attributes to be used. | |
421 | */ | |
422 | void tlb_set_page(CPUState *cpu, target_ulong vaddr, | |
423 | hwaddr paddr, int prot, | |
424 | int mmu_idx, target_ulong size) | |
425 | { | |
426 | tlb_set_page_with_attrs(cpu, vaddr, paddr, MEMTXATTRS_UNSPECIFIED, | |
427 | prot, mmu_idx, size); | |
428 | } | |
429 | ||
0cac1b66 BS |
430 | /* NOTE: this function can trigger an exception */ |
431 | /* NOTE2: the returned address is not exactly the physical address: it | |
116aae36 PM |
432 | * is actually a ram_addr_t (in system mode; the user mode emulation |
433 | * version of this function returns a guest virtual address). | |
434 | */ | |
0cac1b66 BS |
435 | tb_page_addr_t get_page_addr_code(CPUArchState *env1, target_ulong addr) |
436 | { | |
437 | int mmu_idx, page_index, pd; | |
438 | void *p; | |
439 | MemoryRegion *mr; | |
09daed84 | 440 | CPUState *cpu = ENV_GET_CPU(env1); |
a54c87b6 | 441 | CPUIOTLBEntry *iotlbentry; |
0cac1b66 BS |
442 | |
443 | page_index = (addr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1); | |
97ed5ccd | 444 | mmu_idx = cpu_mmu_index(env1, true); |
0cac1b66 BS |
445 | if (unlikely(env1->tlb_table[mmu_idx][page_index].addr_code != |
446 | (addr & TARGET_PAGE_MASK))) { | |
0cac1b66 | 447 | cpu_ldub_code(env1, addr); |
0cac1b66 | 448 | } |
a54c87b6 PM |
449 | iotlbentry = &env1->iotlb[mmu_idx][page_index]; |
450 | pd = iotlbentry->addr & ~TARGET_PAGE_MASK; | |
451 | mr = iotlb_to_region(cpu, pd, iotlbentry->attrs); | |
0cac1b66 | 452 | if (memory_region_is_unassigned(mr)) { |
c658b94f AF |
453 | CPUClass *cc = CPU_GET_CLASS(cpu); |
454 | ||
455 | if (cc->do_unassigned_access) { | |
456 | cc->do_unassigned_access(cpu, addr, false, true, 0, 4); | |
457 | } else { | |
a47dddd7 | 458 | cpu_abort(cpu, "Trying to execute code outside RAM or ROM at 0x" |
c658b94f AF |
459 | TARGET_FMT_lx "\n", addr); |
460 | } | |
0cac1b66 BS |
461 | } |
462 | p = (void *)((uintptr_t)addr + env1->tlb_table[mmu_idx][page_index].addend); | |
463 | return qemu_ram_addr_from_host_nofail(p); | |
464 | } | |
465 | ||
0f590e74 PB |
466 | #define MMUSUFFIX _mmu |
467 | ||
468 | #define SHIFT 0 | |
58ed270d | 469 | #include "softmmu_template.h" |
0f590e74 PB |
470 | |
471 | #define SHIFT 1 | |
58ed270d | 472 | #include "softmmu_template.h" |
0f590e74 PB |
473 | |
474 | #define SHIFT 2 | |
58ed270d | 475 | #include "softmmu_template.h" |
0f590e74 PB |
476 | |
477 | #define SHIFT 3 | |
58ed270d | 478 | #include "softmmu_template.h" |
0f590e74 PB |
479 | #undef MMUSUFFIX |
480 | ||
0cac1b66 | 481 | #define MMUSUFFIX _cmmu |
7e4e8865 SW |
482 | #undef GETPC_ADJ |
483 | #define GETPC_ADJ 0 | |
484 | #undef GETRA | |
485 | #define GETRA() ((uintptr_t)0) | |
0cac1b66 BS |
486 | #define SOFTMMU_CODE_ACCESS |
487 | ||
488 | #define SHIFT 0 | |
58ed270d | 489 | #include "softmmu_template.h" |
0cac1b66 BS |
490 | |
491 | #define SHIFT 1 | |
58ed270d | 492 | #include "softmmu_template.h" |
0cac1b66 BS |
493 | |
494 | #define SHIFT 2 | |
58ed270d | 495 | #include "softmmu_template.h" |
0cac1b66 BS |
496 | |
497 | #define SHIFT 3 | |
58ed270d | 498 | #include "softmmu_template.h" |