]>
Commit | Line | Data |
---|---|---|
83fa1010 TS |
1 | /* |
2 | * QEMU ETRAX System Emulator | |
3 | * | |
4 | * Copyright (c) 2007 Edgar E. Iglesias, Axis Communications AB. | |
5 | * | |
6 | * Permission is hereby granted, free of charge, to any person obtaining a copy | |
7 | * of this software and associated documentation files (the "Software"), to deal | |
8 | * in the Software without restriction, including without limitation the rights | |
9 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | |
10 | * copies of the Software, and to permit persons to whom the Software is | |
11 | * furnished to do so, subject to the following conditions: | |
12 | * | |
13 | * The above copyright notice and this permission notice shall be included in | |
14 | * all copies or substantial portions of the Software. | |
15 | * | |
16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | |
17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | |
18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | |
19 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | |
20 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | |
21 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | |
22 | * THE SOFTWARE. | |
23 | */ | |
24 | ||
25 | #include <stdio.h> | |
26 | #include <ctype.h> | |
87ecb68b | 27 | #include "hw.h" |
83fa1010 | 28 | |
bbaf29c7 EI |
29 | #define D(x) |
30 | ||
31 | #define RW_TR_DMA_EN 0x04 | |
32 | #define RW_DOUT 0x1c | |
33 | #define RW_STAT_DIN 0x20 | |
34 | #define R_STAT_DIN 0x24 | |
83fa1010 TS |
35 | |
36 | static uint32_t ser_readb (void *opaque, target_phys_addr_t addr) | |
37 | { | |
ca87d03b | 38 | D(CPUState *env = opaque); |
bbaf29c7 | 39 | D(printf ("%s %x pc=%x\n", __func__, addr, env->pc)); |
ca87d03b | 40 | return 0; |
83fa1010 TS |
41 | } |
42 | static uint32_t ser_readw (void *opaque, target_phys_addr_t addr) | |
43 | { | |
ca87d03b | 44 | D(CPUState *env = opaque); |
bbaf29c7 | 45 | D(printf ("%s %x pc=%x\n", __func__, addr, env->pc)); |
ca87d03b | 46 | return 0; |
83fa1010 TS |
47 | } |
48 | ||
49 | static uint32_t ser_readl (void *opaque, target_phys_addr_t addr) | |
50 | { | |
ca87d03b | 51 | D(CPUState *env = opaque); |
83fa1010 TS |
52 | uint32_t r = 0; |
53 | ||
bbaf29c7 | 54 | switch (addr & 0xfff) |
83fa1010 TS |
55 | { |
56 | case RW_TR_DMA_EN: | |
57 | break; | |
58 | case R_STAT_DIN: | |
59 | r |= 1 << 24; /* set tr_rdy. */ | |
60 | r |= 1 << 22; /* set tr_idle. */ | |
61 | break; | |
62 | ||
63 | default: | |
e62b5b13 | 64 | D(printf ("%s %x p=%x\n", __func__, addr, env->pc)); |
83fa1010 TS |
65 | break; |
66 | } | |
67 | return r; | |
68 | } | |
69 | ||
70 | static void | |
71 | ser_writeb (void *opaque, target_phys_addr_t addr, uint32_t value) | |
72 | { | |
ca87d03b | 73 | D(CPUState *env = opaque); |
bbaf29c7 | 74 | D(printf ("%s %x %x pc=%x\n", __func__, addr, value, env->pc)); |
83fa1010 TS |
75 | } |
76 | static void | |
77 | ser_writew (void *opaque, target_phys_addr_t addr, uint32_t value) | |
78 | { | |
ca87d03b | 79 | D(CPUState *env = opaque); |
bbaf29c7 | 80 | D(printf ("%s %x %x pc=%x\n", __func__, addr, value, env->pc)); |
83fa1010 TS |
81 | } |
82 | static void | |
83 | ser_writel (void *opaque, target_phys_addr_t addr, uint32_t value) | |
84 | { | |
ca87d03b | 85 | D(CPUState *env = opaque); |
83fa1010 | 86 | |
bbaf29c7 | 87 | switch (addr & 0xfff) |
83fa1010 TS |
88 | { |
89 | case RW_TR_DMA_EN: | |
90 | break; | |
91 | case RW_DOUT: | |
92 | if (isprint(value) || isspace(value)) | |
93 | putchar(value); | |
94 | else | |
95 | putchar('.'); | |
e62b5b13 | 96 | fflush(stdout); |
83fa1010 TS |
97 | break; |
98 | default: | |
e62b5b13 EI |
99 | D(printf ("%s %x %x pc=%x\n", |
100 | __func__, addr, value, env->pc)); | |
83fa1010 TS |
101 | break; |
102 | } | |
103 | } | |
104 | ||
105 | static CPUReadMemoryFunc *ser_read[] = { | |
ca87d03b EI |
106 | &ser_readb, |
107 | &ser_readw, | |
108 | &ser_readl, | |
83fa1010 TS |
109 | }; |
110 | ||
111 | static CPUWriteMemoryFunc *ser_write[] = { | |
ca87d03b EI |
112 | &ser_writeb, |
113 | &ser_writew, | |
114 | &ser_writel, | |
83fa1010 TS |
115 | }; |
116 | ||
ca87d03b | 117 | void etraxfs_ser_init(CPUState *env, qemu_irq *irqs, target_phys_addr_t base) |
83fa1010 TS |
118 | { |
119 | int ser_regs; | |
83fa1010 | 120 | ser_regs = cpu_register_io_memory(0, ser_read, ser_write, env); |
ca87d03b | 121 | cpu_register_physical_memory (base, 0x3c, ser_regs); |
83fa1010 | 122 | } |