]>
Commit | Line | Data |
---|---|---|
420557e8 | 1 | /* |
6f7e9aec | 2 | * QEMU TCX Frame buffer |
5fafdf24 | 3 | * |
6f7e9aec | 4 | * Copyright (c) 2003-2005 Fabrice Bellard |
5fafdf24 | 5 | * |
420557e8 FB |
6 | * Permission is hereby granted, free of charge, to any person obtaining a copy |
7 | * of this software and associated documentation files (the "Software"), to deal | |
8 | * in the Software without restriction, including without limitation the rights | |
9 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | |
10 | * copies of the Software, and to permit persons to whom the Software is | |
11 | * furnished to do so, subject to the following conditions: | |
12 | * | |
13 | * The above copyright notice and this permission notice shall be included in | |
14 | * all copies or substantial portions of the Software. | |
15 | * | |
16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | |
17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | |
18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | |
19 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | |
20 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | |
21 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | |
22 | * THE SOFTWARE. | |
23 | */ | |
f40070c3 | 24 | |
87ecb68b | 25 | #include "console.h" |
94470844 | 26 | #include "pixel_ops.h" |
f40070c3 | 27 | #include "sysbus.h" |
ee6847d1 | 28 | #include "qdev-addr.h" |
420557e8 | 29 | |
420557e8 FB |
30 | #define MAXX 1024 |
31 | #define MAXY 768 | |
6f7e9aec | 32 | #define TCX_DAC_NREGS 16 |
8508b89e BS |
33 | #define TCX_THC_NREGS_8 0x081c |
34 | #define TCX_THC_NREGS_24 0x1000 | |
35 | #define TCX_TEC_NREGS 0x1000 | |
420557e8 | 36 | |
420557e8 | 37 | typedef struct TCXState { |
f40070c3 | 38 | SysBusDevice busdev; |
c227f099 | 39 | target_phys_addr_t addr; |
420557e8 | 40 | DisplayState *ds; |
8d5f07fa | 41 | uint8_t *vram; |
eee0b836 | 42 | uint32_t *vram24, *cplane; |
d08151bf AK |
43 | MemoryRegion vram_mem; |
44 | MemoryRegion vram_8bit; | |
45 | MemoryRegion vram_24bit; | |
46 | MemoryRegion vram_cplane; | |
47 | MemoryRegion dac; | |
48 | MemoryRegion tec; | |
49 | MemoryRegion thc24; | |
50 | MemoryRegion thc8; | |
51 | ram_addr_t vram24_offset, cplane_offset; | |
ee6847d1 | 52 | uint32_t vram_size; |
21206a10 | 53 | uint32_t palette[256]; |
427a66c3 BS |
54 | uint8_t r[256], g[256], b[256]; |
55 | uint16_t width, height, depth; | |
6f7e9aec | 56 | uint8_t dac_index, dac_state; |
420557e8 FB |
57 | } TCXState; |
58 | ||
d7098135 LC |
59 | static void tcx_screen_dump(void *opaque, const char *filename, bool cswitch, |
60 | Error **errp); | |
61 | static void tcx24_screen_dump(void *opaque, const char *filename, bool cswitch, | |
62 | Error **errp); | |
d3ffcafe BS |
63 | |
64 | static void tcx_set_dirty(TCXState *s) | |
65 | { | |
fd4aa979 | 66 | memory_region_set_dirty(&s->vram_mem, 0, MAXX * MAXY); |
d3ffcafe BS |
67 | } |
68 | ||
69 | static void tcx24_set_dirty(TCXState *s) | |
70 | { | |
fd4aa979 BS |
71 | memory_region_set_dirty(&s->vram_mem, s->vram24_offset, MAXX * MAXY * 4); |
72 | memory_region_set_dirty(&s->vram_mem, s->cplane_offset, MAXX * MAXY * 4); | |
d3ffcafe | 73 | } |
95219897 | 74 | |
21206a10 FB |
75 | static void update_palette_entries(TCXState *s, int start, int end) |
76 | { | |
77 | int i; | |
78 | for(i = start; i < end; i++) { | |
0e1f5a0c | 79 | switch(ds_get_bits_per_pixel(s->ds)) { |
21206a10 FB |
80 | default: |
81 | case 8: | |
82 | s->palette[i] = rgb_to_pixel8(s->r[i], s->g[i], s->b[i]); | |
83 | break; | |
84 | case 15: | |
8927bcfd | 85 | s->palette[i] = rgb_to_pixel15(s->r[i], s->g[i], s->b[i]); |
21206a10 FB |
86 | break; |
87 | case 16: | |
8927bcfd | 88 | s->palette[i] = rgb_to_pixel16(s->r[i], s->g[i], s->b[i]); |
21206a10 FB |
89 | break; |
90 | case 32: | |
7b5d76da AL |
91 | if (is_surface_bgr(s->ds->surface)) |
92 | s->palette[i] = rgb_to_pixel32bgr(s->r[i], s->g[i], s->b[i]); | |
93 | else | |
94 | s->palette[i] = rgb_to_pixel32(s->r[i], s->g[i], s->b[i]); | |
21206a10 FB |
95 | break; |
96 | } | |
97 | } | |
d3ffcafe BS |
98 | if (s->depth == 24) { |
99 | tcx24_set_dirty(s); | |
100 | } else { | |
101 | tcx_set_dirty(s); | |
102 | } | |
21206a10 FB |
103 | } |
104 | ||
5fafdf24 | 105 | static void tcx_draw_line32(TCXState *s1, uint8_t *d, |
f930d07e | 106 | const uint8_t *s, int width) |
420557e8 | 107 | { |
e80cfcfc FB |
108 | int x; |
109 | uint8_t val; | |
8bdc2159 | 110 | uint32_t *p = (uint32_t *)d; |
e80cfcfc FB |
111 | |
112 | for(x = 0; x < width; x++) { | |
f930d07e | 113 | val = *s++; |
8bdc2159 | 114 | *p++ = s1->palette[val]; |
e80cfcfc | 115 | } |
420557e8 FB |
116 | } |
117 | ||
5fafdf24 | 118 | static void tcx_draw_line16(TCXState *s1, uint8_t *d, |
f930d07e | 119 | const uint8_t *s, int width) |
e80cfcfc FB |
120 | { |
121 | int x; | |
122 | uint8_t val; | |
8bdc2159 | 123 | uint16_t *p = (uint16_t *)d; |
8d5f07fa | 124 | |
e80cfcfc | 125 | for(x = 0; x < width; x++) { |
f930d07e | 126 | val = *s++; |
8bdc2159 | 127 | *p++ = s1->palette[val]; |
e80cfcfc FB |
128 | } |
129 | } | |
130 | ||
5fafdf24 | 131 | static void tcx_draw_line8(TCXState *s1, uint8_t *d, |
f930d07e | 132 | const uint8_t *s, int width) |
420557e8 | 133 | { |
e80cfcfc FB |
134 | int x; |
135 | uint8_t val; | |
136 | ||
137 | for(x = 0; x < width; x++) { | |
f930d07e | 138 | val = *s++; |
21206a10 | 139 | *d++ = s1->palette[val]; |
420557e8 | 140 | } |
420557e8 FB |
141 | } |
142 | ||
688ea2eb BS |
143 | /* |
144 | XXX Could be much more optimal: | |
145 | * detect if line/page/whole screen is in 24 bit mode | |
146 | * if destination is also BGR, use memcpy | |
147 | */ | |
eee0b836 BS |
148 | static inline void tcx24_draw_line32(TCXState *s1, uint8_t *d, |
149 | const uint8_t *s, int width, | |
150 | const uint32_t *cplane, | |
151 | const uint32_t *s24) | |
152 | { | |
7b5d76da | 153 | int x, bgr, r, g, b; |
688ea2eb | 154 | uint8_t val, *p8; |
eee0b836 BS |
155 | uint32_t *p = (uint32_t *)d; |
156 | uint32_t dval; | |
157 | ||
7b5d76da | 158 | bgr = is_surface_bgr(s1->ds->surface); |
eee0b836 | 159 | for(x = 0; x < width; x++, s++, s24++) { |
688ea2eb BS |
160 | if ((be32_to_cpu(*cplane++) & 0xff000000) == 0x03000000) { |
161 | // 24-bit direct, BGR order | |
162 | p8 = (uint8_t *)s24; | |
163 | p8++; | |
164 | b = *p8++; | |
165 | g = *p8++; | |
f7e683b8 | 166 | r = *p8; |
7b5d76da AL |
167 | if (bgr) |
168 | dval = rgb_to_pixel32bgr(r, g, b); | |
169 | else | |
170 | dval = rgb_to_pixel32(r, g, b); | |
eee0b836 BS |
171 | } else { |
172 | val = *s; | |
173 | dval = s1->palette[val]; | |
174 | } | |
175 | *p++ = dval; | |
176 | } | |
177 | } | |
178 | ||
d08151bf | 179 | static inline int check_dirty(TCXState *s, ram_addr_t page, ram_addr_t page24, |
c227f099 | 180 | ram_addr_t cpage) |
eee0b836 BS |
181 | { |
182 | int ret; | |
eee0b836 | 183 | |
cd7a45c9 BS |
184 | ret = memory_region_get_dirty(&s->vram_mem, page, TARGET_PAGE_SIZE, |
185 | DIRTY_MEMORY_VGA); | |
186 | ret |= memory_region_get_dirty(&s->vram_mem, page24, TARGET_PAGE_SIZE * 4, | |
187 | DIRTY_MEMORY_VGA); | |
188 | ret |= memory_region_get_dirty(&s->vram_mem, cpage, TARGET_PAGE_SIZE * 4, | |
189 | DIRTY_MEMORY_VGA); | |
eee0b836 BS |
190 | return ret; |
191 | } | |
192 | ||
c227f099 AL |
193 | static inline void reset_dirty(TCXState *ts, ram_addr_t page_min, |
194 | ram_addr_t page_max, ram_addr_t page24, | |
195 | ram_addr_t cpage) | |
eee0b836 | 196 | { |
d08151bf AK |
197 | memory_region_reset_dirty(&ts->vram_mem, |
198 | page_min, page_max + TARGET_PAGE_SIZE, | |
199 | DIRTY_MEMORY_VGA); | |
200 | memory_region_reset_dirty(&ts->vram_mem, | |
201 | page24 + page_min * 4, | |
202 | page24 + page_max * 4 + TARGET_PAGE_SIZE, | |
203 | DIRTY_MEMORY_VGA); | |
204 | memory_region_reset_dirty(&ts->vram_mem, | |
205 | cpage + page_min * 4, | |
206 | cpage + page_max * 4 + TARGET_PAGE_SIZE, | |
207 | DIRTY_MEMORY_VGA); | |
eee0b836 BS |
208 | } |
209 | ||
e80cfcfc FB |
210 | /* Fixed line length 1024 allows us to do nice tricks not possible on |
211 | VGA... */ | |
95219897 | 212 | static void tcx_update_display(void *opaque) |
420557e8 | 213 | { |
e80cfcfc | 214 | TCXState *ts = opaque; |
c227f099 | 215 | ram_addr_t page, page_min, page_max; |
550be127 | 216 | int y, y_start, dd, ds; |
e80cfcfc | 217 | uint8_t *d, *s; |
b3ceef24 | 218 | void (*f)(TCXState *s1, uint8_t *dst, const uint8_t *src, int width); |
e80cfcfc | 219 | |
0e1f5a0c | 220 | if (ds_get_bits_per_pixel(ts->ds) == 0) |
f930d07e | 221 | return; |
d08151bf | 222 | page = 0; |
e80cfcfc | 223 | y_start = -1; |
c0c440f3 | 224 | page_min = -1; |
550be127 | 225 | page_max = 0; |
0e1f5a0c | 226 | d = ds_get_data(ts->ds); |
6f7e9aec | 227 | s = ts->vram; |
0e1f5a0c | 228 | dd = ds_get_linesize(ts->ds); |
e80cfcfc FB |
229 | ds = 1024; |
230 | ||
0e1f5a0c | 231 | switch (ds_get_bits_per_pixel(ts->ds)) { |
e80cfcfc | 232 | case 32: |
f930d07e BS |
233 | f = tcx_draw_line32; |
234 | break; | |
21206a10 FB |
235 | case 15: |
236 | case 16: | |
f930d07e BS |
237 | f = tcx_draw_line16; |
238 | break; | |
e80cfcfc FB |
239 | default: |
240 | case 8: | |
f930d07e BS |
241 | f = tcx_draw_line8; |
242 | break; | |
e80cfcfc | 243 | case 0: |
f930d07e | 244 | return; |
e80cfcfc | 245 | } |
3b46e624 | 246 | |
6f7e9aec | 247 | for(y = 0; y < ts->height; y += 4, page += TARGET_PAGE_SIZE) { |
cd7a45c9 BS |
248 | if (memory_region_get_dirty(&ts->vram_mem, page, TARGET_PAGE_SIZE, |
249 | DIRTY_MEMORY_VGA)) { | |
f930d07e | 250 | if (y_start < 0) |
e80cfcfc FB |
251 | y_start = y; |
252 | if (page < page_min) | |
253 | page_min = page; | |
254 | if (page > page_max) | |
255 | page_max = page; | |
f930d07e BS |
256 | f(ts, d, s, ts->width); |
257 | d += dd; | |
258 | s += ds; | |
259 | f(ts, d, s, ts->width); | |
260 | d += dd; | |
261 | s += ds; | |
262 | f(ts, d, s, ts->width); | |
263 | d += dd; | |
264 | s += ds; | |
265 | f(ts, d, s, ts->width); | |
266 | d += dd; | |
267 | s += ds; | |
268 | } else { | |
e80cfcfc FB |
269 | if (y_start >= 0) { |
270 | /* flush to display */ | |
5fafdf24 | 271 | dpy_update(ts->ds, 0, y_start, |
6f7e9aec | 272 | ts->width, y - y_start); |
e80cfcfc FB |
273 | y_start = -1; |
274 | } | |
f930d07e BS |
275 | d += dd * 4; |
276 | s += ds * 4; | |
277 | } | |
e80cfcfc FB |
278 | } |
279 | if (y_start >= 0) { | |
f930d07e BS |
280 | /* flush to display */ |
281 | dpy_update(ts->ds, 0, y_start, | |
282 | ts->width, y - y_start); | |
e80cfcfc FB |
283 | } |
284 | /* reset modified pages */ | |
c0c440f3 | 285 | if (page_max >= page_min) { |
d08151bf AK |
286 | memory_region_reset_dirty(&ts->vram_mem, |
287 | page_min, page_max + TARGET_PAGE_SIZE, | |
288 | DIRTY_MEMORY_VGA); | |
e80cfcfc | 289 | } |
420557e8 FB |
290 | } |
291 | ||
eee0b836 BS |
292 | static void tcx24_update_display(void *opaque) |
293 | { | |
294 | TCXState *ts = opaque; | |
c227f099 | 295 | ram_addr_t page, page_min, page_max, cpage, page24; |
eee0b836 BS |
296 | int y, y_start, dd, ds; |
297 | uint8_t *d, *s; | |
298 | uint32_t *cptr, *s24; | |
299 | ||
0e1f5a0c | 300 | if (ds_get_bits_per_pixel(ts->ds) != 32) |
eee0b836 | 301 | return; |
d08151bf | 302 | page = 0; |
eee0b836 BS |
303 | page24 = ts->vram24_offset; |
304 | cpage = ts->cplane_offset; | |
305 | y_start = -1; | |
c0c440f3 | 306 | page_min = -1; |
eee0b836 | 307 | page_max = 0; |
0e1f5a0c | 308 | d = ds_get_data(ts->ds); |
eee0b836 BS |
309 | s = ts->vram; |
310 | s24 = ts->vram24; | |
311 | cptr = ts->cplane; | |
0e1f5a0c | 312 | dd = ds_get_linesize(ts->ds); |
eee0b836 BS |
313 | ds = 1024; |
314 | ||
315 | for(y = 0; y < ts->height; y += 4, page += TARGET_PAGE_SIZE, | |
316 | page24 += TARGET_PAGE_SIZE, cpage += TARGET_PAGE_SIZE) { | |
d08151bf | 317 | if (check_dirty(ts, page, page24, cpage)) { |
eee0b836 BS |
318 | if (y_start < 0) |
319 | y_start = y; | |
320 | if (page < page_min) | |
321 | page_min = page; | |
322 | if (page > page_max) | |
323 | page_max = page; | |
324 | tcx24_draw_line32(ts, d, s, ts->width, cptr, s24); | |
325 | d += dd; | |
326 | s += ds; | |
327 | cptr += ds; | |
328 | s24 += ds; | |
329 | tcx24_draw_line32(ts, d, s, ts->width, cptr, s24); | |
330 | d += dd; | |
331 | s += ds; | |
332 | cptr += ds; | |
333 | s24 += ds; | |
334 | tcx24_draw_line32(ts, d, s, ts->width, cptr, s24); | |
335 | d += dd; | |
336 | s += ds; | |
337 | cptr += ds; | |
338 | s24 += ds; | |
339 | tcx24_draw_line32(ts, d, s, ts->width, cptr, s24); | |
340 | d += dd; | |
341 | s += ds; | |
342 | cptr += ds; | |
343 | s24 += ds; | |
344 | } else { | |
345 | if (y_start >= 0) { | |
346 | /* flush to display */ | |
347 | dpy_update(ts->ds, 0, y_start, | |
348 | ts->width, y - y_start); | |
349 | y_start = -1; | |
350 | } | |
351 | d += dd * 4; | |
352 | s += ds * 4; | |
353 | cptr += ds * 4; | |
354 | s24 += ds * 4; | |
355 | } | |
356 | } | |
357 | if (y_start >= 0) { | |
358 | /* flush to display */ | |
359 | dpy_update(ts->ds, 0, y_start, | |
360 | ts->width, y - y_start); | |
361 | } | |
362 | /* reset modified pages */ | |
c0c440f3 | 363 | if (page_max >= page_min) { |
eee0b836 BS |
364 | reset_dirty(ts, page_min, page_max, page24, cpage); |
365 | } | |
366 | } | |
367 | ||
95219897 | 368 | static void tcx_invalidate_display(void *opaque) |
420557e8 | 369 | { |
e80cfcfc | 370 | TCXState *s = opaque; |
e80cfcfc | 371 | |
d3ffcafe BS |
372 | tcx_set_dirty(s); |
373 | qemu_console_resize(s->ds, s->width, s->height); | |
420557e8 FB |
374 | } |
375 | ||
eee0b836 BS |
376 | static void tcx24_invalidate_display(void *opaque) |
377 | { | |
378 | TCXState *s = opaque; | |
eee0b836 | 379 | |
d3ffcafe BS |
380 | tcx_set_dirty(s); |
381 | tcx24_set_dirty(s); | |
382 | qemu_console_resize(s->ds, s->width, s->height); | |
eee0b836 BS |
383 | } |
384 | ||
e59fb374 | 385 | static int vmstate_tcx_post_load(void *opaque, int version_id) |
420557e8 FB |
386 | { |
387 | TCXState *s = opaque; | |
3b46e624 | 388 | |
21206a10 | 389 | update_palette_entries(s, 0, 256); |
d3ffcafe BS |
390 | if (s->depth == 24) { |
391 | tcx24_set_dirty(s); | |
392 | } else { | |
393 | tcx_set_dirty(s); | |
394 | } | |
5425a216 | 395 | |
e80cfcfc | 396 | return 0; |
420557e8 FB |
397 | } |
398 | ||
c0c41a4b BS |
399 | static const VMStateDescription vmstate_tcx = { |
400 | .name ="tcx", | |
401 | .version_id = 4, | |
402 | .minimum_version_id = 4, | |
403 | .minimum_version_id_old = 4, | |
752ff2fa | 404 | .post_load = vmstate_tcx_post_load, |
c0c41a4b BS |
405 | .fields = (VMStateField []) { |
406 | VMSTATE_UINT16(height, TCXState), | |
407 | VMSTATE_UINT16(width, TCXState), | |
408 | VMSTATE_UINT16(depth, TCXState), | |
409 | VMSTATE_BUFFER(r, TCXState), | |
410 | VMSTATE_BUFFER(g, TCXState), | |
411 | VMSTATE_BUFFER(b, TCXState), | |
412 | VMSTATE_UINT8(dac_index, TCXState), | |
413 | VMSTATE_UINT8(dac_state, TCXState), | |
414 | VMSTATE_END_OF_LIST() | |
415 | } | |
416 | }; | |
417 | ||
7f23f812 | 418 | static void tcx_reset(DeviceState *d) |
420557e8 | 419 | { |
7f23f812 | 420 | TCXState *s = container_of(d, TCXState, busdev.qdev); |
e80cfcfc FB |
421 | |
422 | /* Initialize palette */ | |
423 | memset(s->r, 0, 256); | |
424 | memset(s->g, 0, 256); | |
425 | memset(s->b, 0, 256); | |
426 | s->r[255] = s->g[255] = s->b[255] = 255; | |
21206a10 | 427 | update_palette_entries(s, 0, 256); |
e80cfcfc | 428 | memset(s->vram, 0, MAXX*MAXY); |
d08151bf AK |
429 | memory_region_reset_dirty(&s->vram_mem, 0, MAXX * MAXY * (1 + 4 + 4), |
430 | DIRTY_MEMORY_VGA); | |
6f7e9aec FB |
431 | s->dac_index = 0; |
432 | s->dac_state = 0; | |
433 | } | |
434 | ||
d08151bf AK |
435 | static uint64_t tcx_dac_readl(void *opaque, target_phys_addr_t addr, |
436 | unsigned size) | |
6f7e9aec FB |
437 | { |
438 | return 0; | |
439 | } | |
440 | ||
d08151bf AK |
441 | static void tcx_dac_writel(void *opaque, target_phys_addr_t addr, uint64_t val, |
442 | unsigned size) | |
6f7e9aec FB |
443 | { |
444 | TCXState *s = opaque; | |
6f7e9aec | 445 | |
e64d7d59 | 446 | switch (addr) { |
6f7e9aec | 447 | case 0: |
f930d07e BS |
448 | s->dac_index = val >> 24; |
449 | s->dac_state = 0; | |
450 | break; | |
e64d7d59 | 451 | case 4: |
f930d07e BS |
452 | switch (s->dac_state) { |
453 | case 0: | |
454 | s->r[s->dac_index] = val >> 24; | |
21206a10 | 455 | update_palette_entries(s, s->dac_index, s->dac_index + 1); |
f930d07e BS |
456 | s->dac_state++; |
457 | break; | |
458 | case 1: | |
459 | s->g[s->dac_index] = val >> 24; | |
21206a10 | 460 | update_palette_entries(s, s->dac_index, s->dac_index + 1); |
f930d07e BS |
461 | s->dac_state++; |
462 | break; | |
463 | case 2: | |
464 | s->b[s->dac_index] = val >> 24; | |
21206a10 | 465 | update_palette_entries(s, s->dac_index, s->dac_index + 1); |
5c8cdbf8 | 466 | s->dac_index = (s->dac_index + 1) & 255; // Index autoincrement |
f930d07e BS |
467 | default: |
468 | s->dac_state = 0; | |
469 | break; | |
470 | } | |
471 | break; | |
6f7e9aec | 472 | default: |
f930d07e | 473 | break; |
6f7e9aec FB |
474 | } |
475 | return; | |
420557e8 FB |
476 | } |
477 | ||
d08151bf AK |
478 | static const MemoryRegionOps tcx_dac_ops = { |
479 | .read = tcx_dac_readl, | |
480 | .write = tcx_dac_writel, | |
481 | .endianness = DEVICE_NATIVE_ENDIAN, | |
482 | .valid = { | |
483 | .min_access_size = 4, | |
484 | .max_access_size = 4, | |
485 | }, | |
6f7e9aec FB |
486 | }; |
487 | ||
d08151bf AK |
488 | static uint64_t dummy_readl(void *opaque, target_phys_addr_t addr, |
489 | unsigned size) | |
8508b89e BS |
490 | { |
491 | return 0; | |
492 | } | |
493 | ||
d08151bf AK |
494 | static void dummy_writel(void *opaque, target_phys_addr_t addr, |
495 | uint64_t val, unsigned size) | |
8508b89e BS |
496 | { |
497 | } | |
498 | ||
d08151bf AK |
499 | static const MemoryRegionOps dummy_ops = { |
500 | .read = dummy_readl, | |
501 | .write = dummy_writel, | |
502 | .endianness = DEVICE_NATIVE_ENDIAN, | |
503 | .valid = { | |
504 | .min_access_size = 4, | |
505 | .max_access_size = 4, | |
506 | }, | |
8508b89e BS |
507 | }; |
508 | ||
81a322d4 | 509 | static int tcx_init1(SysBusDevice *dev) |
f40070c3 BS |
510 | { |
511 | TCXState *s = FROM_SYSBUS(TCXState, dev); | |
d08151bf | 512 | ram_addr_t vram_offset = 0; |
ee6847d1 | 513 | int size; |
dc828ca1 PB |
514 | uint8_t *vram_base; |
515 | ||
c5705a77 | 516 | memory_region_init_ram(&s->vram_mem, "tcx.vram", |
d08151bf | 517 | s->vram_size * (1 + 4 + 4)); |
c5705a77 | 518 | vmstate_register_ram_global(&s->vram_mem); |
d08151bf | 519 | vram_base = memory_region_get_ram_ptr(&s->vram_mem); |
eee0b836 | 520 | |
f40070c3 | 521 | /* 8-bit plane */ |
eee0b836 | 522 | s->vram = vram_base; |
ee6847d1 | 523 | size = s->vram_size; |
d08151bf AK |
524 | memory_region_init_alias(&s->vram_8bit, "tcx.vram.8bit", |
525 | &s->vram_mem, vram_offset, size); | |
750ecd44 | 526 | sysbus_init_mmio(dev, &s->vram_8bit); |
eee0b836 BS |
527 | vram_offset += size; |
528 | vram_base += size; | |
e80cfcfc | 529 | |
f40070c3 | 530 | /* DAC */ |
d08151bf | 531 | memory_region_init_io(&s->dac, &tcx_dac_ops, s, "tcx.dac", TCX_DAC_NREGS); |
750ecd44 | 532 | sysbus_init_mmio(dev, &s->dac); |
eee0b836 | 533 | |
f40070c3 | 534 | /* TEC (dummy) */ |
d08151bf | 535 | memory_region_init_io(&s->tec, &dummy_ops, s, "tcx.tec", TCX_TEC_NREGS); |
750ecd44 | 536 | sysbus_init_mmio(dev, &s->tec); |
f40070c3 | 537 | /* THC: NetBSD writes here even with 8-bit display: dummy */ |
d08151bf AK |
538 | memory_region_init_io(&s->thc24, &dummy_ops, s, "tcx.thc24", |
539 | TCX_THC_NREGS_24); | |
750ecd44 | 540 | sysbus_init_mmio(dev, &s->thc24); |
f40070c3 BS |
541 | |
542 | if (s->depth == 24) { | |
543 | /* 24-bit plane */ | |
ee6847d1 | 544 | size = s->vram_size * 4; |
eee0b836 BS |
545 | s->vram24 = (uint32_t *)vram_base; |
546 | s->vram24_offset = vram_offset; | |
d08151bf AK |
547 | memory_region_init_alias(&s->vram_24bit, "tcx.vram.24bit", |
548 | &s->vram_mem, vram_offset, size); | |
750ecd44 | 549 | sysbus_init_mmio(dev, &s->vram_24bit); |
eee0b836 BS |
550 | vram_offset += size; |
551 | vram_base += size; | |
552 | ||
f40070c3 | 553 | /* Control plane */ |
ee6847d1 | 554 | size = s->vram_size * 4; |
eee0b836 BS |
555 | s->cplane = (uint32_t *)vram_base; |
556 | s->cplane_offset = vram_offset; | |
d08151bf AK |
557 | memory_region_init_alias(&s->vram_cplane, "tcx.vram.cplane", |
558 | &s->vram_mem, vram_offset, size); | |
750ecd44 | 559 | sysbus_init_mmio(dev, &s->vram_cplane); |
f40070c3 | 560 | |
3023f332 AL |
561 | s->ds = graphic_console_init(tcx24_update_display, |
562 | tcx24_invalidate_display, | |
563 | tcx24_screen_dump, NULL, s); | |
eee0b836 | 564 | } else { |
f40070c3 | 565 | /* THC 8 bit (dummy) */ |
d08151bf AK |
566 | memory_region_init_io(&s->thc8, &dummy_ops, s, "tcx.thc8", |
567 | TCX_THC_NREGS_8); | |
750ecd44 | 568 | sysbus_init_mmio(dev, &s->thc8); |
f40070c3 | 569 | |
3023f332 AL |
570 | s->ds = graphic_console_init(tcx_update_display, |
571 | tcx_invalidate_display, | |
572 | tcx_screen_dump, NULL, s); | |
eee0b836 | 573 | } |
e80cfcfc | 574 | |
f40070c3 | 575 | qemu_console_resize(s->ds, s->width, s->height); |
81a322d4 | 576 | return 0; |
420557e8 FB |
577 | } |
578 | ||
d7098135 LC |
579 | static void tcx_screen_dump(void *opaque, const char *filename, bool cswitch, |
580 | Error **errp) | |
8d5f07fa | 581 | { |
e80cfcfc | 582 | TCXState *s = opaque; |
8d5f07fa | 583 | FILE *f; |
e80cfcfc | 584 | uint8_t *d, *d1, v; |
0ab6b636 | 585 | int ret, y, x; |
8d5f07fa FB |
586 | |
587 | f = fopen(filename, "wb"); | |
0ab6b636 LC |
588 | if (!f) { |
589 | error_setg(errp, "failed to open file '%s': %s", filename, | |
590 | strerror(errno)); | |
e80cfcfc | 591 | return; |
0ab6b636 LC |
592 | } |
593 | ret = fprintf(f, "P6\n%d %d\n%d\n", s->width, s->height, 255); | |
594 | if (ret < 0) { | |
595 | goto write_err; | |
596 | } | |
6f7e9aec FB |
597 | d1 = s->vram; |
598 | for(y = 0; y < s->height; y++) { | |
8d5f07fa | 599 | d = d1; |
6f7e9aec | 600 | for(x = 0; x < s->width; x++) { |
8d5f07fa | 601 | v = *d; |
0ab6b636 LC |
602 | ret = fputc(s->r[v], f); |
603 | if (ret == EOF) { | |
604 | goto write_err; | |
605 | } | |
606 | ret = fputc(s->g[v], f); | |
607 | if (ret == EOF) { | |
608 | goto write_err; | |
609 | } | |
610 | ret = fputc(s->b[v], f); | |
611 | if (ret == EOF) { | |
612 | goto write_err; | |
613 | } | |
8d5f07fa FB |
614 | d++; |
615 | } | |
e80cfcfc | 616 | d1 += MAXX; |
8d5f07fa | 617 | } |
0ab6b636 LC |
618 | |
619 | out: | |
8d5f07fa FB |
620 | fclose(f); |
621 | return; | |
0ab6b636 LC |
622 | |
623 | write_err: | |
624 | error_setg(errp, "failed to write to file '%s': %s", filename, | |
625 | strerror(errno)); | |
626 | unlink(filename); | |
627 | goto out; | |
8d5f07fa FB |
628 | } |
629 | ||
d7098135 LC |
630 | static void tcx24_screen_dump(void *opaque, const char *filename, bool cswitch, |
631 | Error **errp) | |
eee0b836 BS |
632 | { |
633 | TCXState *s = opaque; | |
634 | FILE *f; | |
635 | uint8_t *d, *d1, v; | |
636 | uint32_t *s24, *cptr, dval; | |
537f2d2b | 637 | int ret, y, x; |
8d5f07fa | 638 | |
eee0b836 | 639 | f = fopen(filename, "wb"); |
537f2d2b LC |
640 | if (!f) { |
641 | error_setg(errp, "failed to open file '%s': %s", filename, | |
642 | strerror(errno)); | |
eee0b836 | 643 | return; |
537f2d2b LC |
644 | } |
645 | ret = fprintf(f, "P6\n%d %d\n%d\n", s->width, s->height, 255); | |
646 | if (ret < 0) { | |
647 | goto write_err; | |
648 | } | |
eee0b836 BS |
649 | d1 = s->vram; |
650 | s24 = s->vram24; | |
651 | cptr = s->cplane; | |
652 | for(y = 0; y < s->height; y++) { | |
653 | d = d1; | |
654 | for(x = 0; x < s->width; x++, d++, s24++) { | |
655 | if ((*cptr++ & 0xff000000) == 0x03000000) { // 24-bit direct | |
656 | dval = *s24 & 0x00ffffff; | |
537f2d2b LC |
657 | ret = fputc((dval >> 16) & 0xff, f); |
658 | if (ret == EOF) { | |
659 | goto write_err; | |
660 | } | |
661 | ret = fputc((dval >> 8) & 0xff, f); | |
662 | if (ret == EOF) { | |
663 | goto write_err; | |
664 | } | |
665 | ret = fputc(dval & 0xff, f); | |
666 | if (ret == EOF) { | |
667 | goto write_err; | |
668 | } | |
eee0b836 BS |
669 | } else { |
670 | v = *d; | |
537f2d2b LC |
671 | ret = fputc(s->r[v], f); |
672 | if (ret == EOF) { | |
673 | goto write_err; | |
674 | } | |
675 | ret = fputc(s->g[v], f); | |
676 | if (ret == EOF) { | |
677 | goto write_err; | |
678 | } | |
679 | ret = fputc(s->b[v], f); | |
680 | if (ret == EOF) { | |
681 | goto write_err; | |
682 | } | |
eee0b836 BS |
683 | } |
684 | } | |
685 | d1 += MAXX; | |
686 | } | |
537f2d2b LC |
687 | |
688 | out: | |
eee0b836 BS |
689 | fclose(f); |
690 | return; | |
537f2d2b LC |
691 | |
692 | write_err: | |
693 | error_setg(errp, "failed to write to file '%s': %s", filename, | |
694 | strerror(errno)); | |
695 | unlink(filename); | |
696 | goto out; | |
eee0b836 | 697 | } |
f40070c3 | 698 | |
999e12bb AL |
699 | static Property tcx_properties[] = { |
700 | DEFINE_PROP_TADDR("addr", TCXState, addr, -1), | |
701 | DEFINE_PROP_HEX32("vram_size", TCXState, vram_size, -1), | |
702 | DEFINE_PROP_UINT16("width", TCXState, width, -1), | |
703 | DEFINE_PROP_UINT16("height", TCXState, height, -1), | |
704 | DEFINE_PROP_UINT16("depth", TCXState, depth, -1), | |
705 | DEFINE_PROP_END_OF_LIST(), | |
706 | }; | |
707 | ||
708 | static void tcx_class_init(ObjectClass *klass, void *data) | |
709 | { | |
39bffca2 | 710 | DeviceClass *dc = DEVICE_CLASS(klass); |
999e12bb AL |
711 | SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass); |
712 | ||
713 | k->init = tcx_init1; | |
39bffca2 AL |
714 | dc->reset = tcx_reset; |
715 | dc->vmsd = &vmstate_tcx; | |
716 | dc->props = tcx_properties; | |
999e12bb AL |
717 | } |
718 | ||
39bffca2 AL |
719 | static TypeInfo tcx_info = { |
720 | .name = "SUNW,tcx", | |
721 | .parent = TYPE_SYS_BUS_DEVICE, | |
722 | .instance_size = sizeof(TCXState), | |
723 | .class_init = tcx_class_init, | |
ee6847d1 GH |
724 | }; |
725 | ||
83f7d43a | 726 | static void tcx_register_types(void) |
f40070c3 | 727 | { |
39bffca2 | 728 | type_register_static(&tcx_info); |
f40070c3 BS |
729 | } |
730 | ||
83f7d43a | 731 | type_init(tcx_register_types) |