]>
Commit | Line | Data |
---|---|---|
dfebd7a7 TH |
1 | /* |
2 | * S390x MMU related functions | |
3 | * | |
4 | * Copyright (c) 2011 Alexander Graf | |
5 | * Copyright (c) 2015 Thomas Huth, IBM Corporation | |
6 | * | |
7 | * This program is free software; you can redistribute it and/or modify | |
8 | * it under the terms of the GNU General Public License as published by | |
9 | * the Free Software Foundation; either version 2 of the License, or | |
10 | * (at your option) any later version. | |
11 | * | |
12 | * This program is distributed in the hope that it will be useful, | |
13 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
14 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
15 | * GNU General Public License for more details. | |
16 | */ | |
17 | ||
c3edd628 TH |
18 | #include "qemu/error-report.h" |
19 | #include "exec/address-spaces.h" | |
20 | #include "sysemu/kvm.h" | |
dfebd7a7 TH |
21 | #include "cpu.h" |
22 | ||
23 | /* #define DEBUG_S390 */ | |
24 | /* #define DEBUG_S390_PTE */ | |
25 | /* #define DEBUG_S390_STDOUT */ | |
26 | ||
27 | #ifdef DEBUG_S390 | |
28 | #ifdef DEBUG_S390_STDOUT | |
29 | #define DPRINTF(fmt, ...) \ | |
30 | do { fprintf(stderr, fmt, ## __VA_ARGS__); \ | |
31 | qemu_log(fmt, ##__VA_ARGS__); } while (0) | |
32 | #else | |
33 | #define DPRINTF(fmt, ...) \ | |
34 | do { qemu_log(fmt, ## __VA_ARGS__); } while (0) | |
35 | #endif | |
36 | #else | |
37 | #define DPRINTF(fmt, ...) \ | |
38 | do { } while (0) | |
39 | #endif | |
40 | ||
41 | #ifdef DEBUG_S390_PTE | |
42 | #define PTE_DPRINTF DPRINTF | |
43 | #else | |
44 | #define PTE_DPRINTF(fmt, ...) \ | |
45 | do { } while (0) | |
46 | #endif | |
47 | ||
bab58bf0 TH |
48 | /* Fetch/store bits in the translation exception code: */ |
49 | #define FS_READ 0x800 | |
50 | #define FS_WRITE 0x400 | |
dfebd7a7 | 51 | |
801cdd35 TH |
52 | static void trigger_access_exception(CPUS390XState *env, uint32_t type, |
53 | uint32_t ilen, uint64_t tec) | |
54 | { | |
55 | S390CPU *cpu = s390_env_get_cpu(env); | |
56 | ||
57 | if (kvm_enabled()) { | |
58 | kvm_s390_access_exception(cpu, type, tec); | |
59 | } else { | |
60 | CPUState *cs = CPU(cpu); | |
61 | stq_phys(cs->as, env->psa + offsetof(LowCore, trans_exc_code), tec); | |
62 | trigger_pgm_exception(env, type, ilen); | |
63 | } | |
64 | } | |
65 | ||
dfebd7a7 | 66 | static void trigger_prot_fault(CPUS390XState *env, target_ulong vaddr, |
bab58bf0 | 67 | uint64_t asc, int rw, bool exc) |
dfebd7a7 | 68 | { |
bab58bf0 | 69 | uint64_t tec; |
dfebd7a7 | 70 | |
217a4acb | 71 | tec = vaddr | (rw == MMU_DATA_STORE ? FS_WRITE : FS_READ) | 4 | asc >> 46; |
bab58bf0 TH |
72 | |
73 | DPRINTF("%s: trans_exc_code=%016" PRIx64 "\n", __func__, tec); | |
dfebd7a7 | 74 | |
e3e09d87 TH |
75 | if (!exc) { |
76 | return; | |
77 | } | |
78 | ||
801cdd35 | 79 | trigger_access_exception(env, PGM_PROTECTION, ILEN_LATER_INC, tec); |
dfebd7a7 TH |
80 | } |
81 | ||
82 | static void trigger_page_fault(CPUS390XState *env, target_ulong vaddr, | |
e3e09d87 | 83 | uint32_t type, uint64_t asc, int rw, bool exc) |
dfebd7a7 | 84 | { |
dfebd7a7 | 85 | int ilen = ILEN_LATER; |
bab58bf0 TH |
86 | uint64_t tec; |
87 | ||
217a4acb | 88 | tec = vaddr | (rw == MMU_DATA_STORE ? FS_WRITE : FS_READ) | asc >> 46; |
dfebd7a7 | 89 | |
e3e09d87 TH |
90 | DPRINTF("%s: vaddr=%016" PRIx64 " bits=%d\n", __func__, vaddr, bits); |
91 | ||
92 | if (!exc) { | |
93 | return; | |
94 | } | |
95 | ||
dfebd7a7 | 96 | /* Code accesses have an undefined ilc. */ |
217a4acb | 97 | if (rw == MMU_INST_FETCH) { |
dfebd7a7 TH |
98 | ilen = 2; |
99 | } | |
100 | ||
801cdd35 | 101 | trigger_access_exception(env, type, ilen, tec); |
dfebd7a7 TH |
102 | } |
103 | ||
104 | /** | |
105 | * Translate real address to absolute (= physical) | |
106 | * address by taking care of the prefix mapping. | |
107 | */ | |
108 | static target_ulong mmu_real2abs(CPUS390XState *env, target_ulong raddr) | |
109 | { | |
110 | if (raddr < 0x2000) { | |
111 | return raddr + env->psa; /* Map the lowcore. */ | |
112 | } else if (raddr >= env->psa && raddr < env->psa + 0x2000) { | |
113 | return raddr - env->psa; /* Map the 0 page. */ | |
114 | } | |
115 | return raddr; | |
116 | } | |
117 | ||
118 | /* Decode page table entry (normal 4KB page) */ | |
119 | static int mmu_translate_pte(CPUS390XState *env, target_ulong vaddr, | |
ede59855 | 120 | uint64_t asc, uint64_t pt_entry, |
e3e09d87 | 121 | target_ulong *raddr, int *flags, int rw, bool exc) |
dfebd7a7 | 122 | { |
ede59855 TH |
123 | if (pt_entry & _PAGE_INVALID) { |
124 | DPRINTF("%s: PTE=0x%" PRIx64 " invalid\n", __func__, pt_entry); | |
e3e09d87 | 125 | trigger_page_fault(env, vaddr, PGM_PAGE_TRANS, asc, rw, exc); |
dfebd7a7 TH |
126 | return -1; |
127 | } | |
b4ecbf80 TH |
128 | if (pt_entry & _PAGE_RES0) { |
129 | trigger_page_fault(env, vaddr, PGM_TRANS_SPEC, asc, rw, exc); | |
130 | return -1; | |
131 | } | |
ede59855 | 132 | if (pt_entry & _PAGE_RO) { |
dfebd7a7 TH |
133 | *flags &= ~PAGE_WRITE; |
134 | } | |
135 | ||
ede59855 | 136 | *raddr = pt_entry & _ASCE_ORIGIN; |
dfebd7a7 | 137 | |
ede59855 | 138 | PTE_DPRINTF("%s: PTE=0x%" PRIx64 "\n", __func__, pt_entry); |
dfebd7a7 TH |
139 | |
140 | return 0; | |
141 | } | |
142 | ||
f8f84e93 TH |
143 | #define VADDR_PX 0xff000 /* Page index bits */ |
144 | ||
145 | /* Decode segment table entry */ | |
146 | static int mmu_translate_segment(CPUS390XState *env, target_ulong vaddr, | |
147 | uint64_t asc, uint64_t st_entry, | |
e3e09d87 TH |
148 | target_ulong *raddr, int *flags, int rw, |
149 | bool exc) | |
dfebd7a7 | 150 | { |
f8f84e93 TH |
151 | CPUState *cs = CPU(s390_env_get_cpu(env)); |
152 | uint64_t origin, offs, pt_entry; | |
dfebd7a7 | 153 | |
f8f84e93 | 154 | if (st_entry & _SEGMENT_ENTRY_RO) { |
dfebd7a7 TH |
155 | *flags &= ~PAGE_WRITE; |
156 | } | |
157 | ||
f8f84e93 TH |
158 | if ((st_entry & _SEGMENT_ENTRY_FC) && (env->cregs[0] & CR0_EDAT)) { |
159 | /* Decode EDAT1 segment frame absolute address (1MB page) */ | |
160 | *raddr = (st_entry & 0xfffffffffff00000ULL) | (vaddr & 0xfffff); | |
161 | PTE_DPRINTF("%s: SEG=0x%" PRIx64 "\n", __func__, st_entry); | |
162 | return 0; | |
163 | } | |
dfebd7a7 | 164 | |
f8f84e93 TH |
165 | /* Look up 4KB page entry */ |
166 | origin = st_entry & _SEGMENT_ENTRY_ORIGIN; | |
167 | offs = (vaddr & VADDR_PX) >> 9; | |
168 | pt_entry = ldq_phys(cs->as, origin + offs); | |
169 | PTE_DPRINTF("%s: 0x%" PRIx64 " + 0x%" PRIx64 " => 0x%016" PRIx64 "\n", | |
170 | __func__, origin, offs, pt_entry); | |
e3e09d87 | 171 | return mmu_translate_pte(env, vaddr, asc, pt_entry, raddr, flags, rw, exc); |
dfebd7a7 TH |
172 | } |
173 | ||
f8f84e93 TH |
174 | /* Decode region table entries */ |
175 | static int mmu_translate_region(CPUS390XState *env, target_ulong vaddr, | |
176 | uint64_t asc, uint64_t entry, int level, | |
e3e09d87 TH |
177 | target_ulong *raddr, int *flags, int rw, |
178 | bool exc) | |
dfebd7a7 TH |
179 | { |
180 | CPUState *cs = CPU(s390_env_get_cpu(env)); | |
f8f84e93 | 181 | uint64_t origin, offs, new_entry; |
5d180439 TH |
182 | const int pchks[4] = { |
183 | PGM_SEGMENT_TRANS, PGM_REG_THIRD_TRANS, | |
184 | PGM_REG_SEC_TRANS, PGM_REG_FIRST_TRANS | |
185 | }; | |
f8f84e93 TH |
186 | |
187 | PTE_DPRINTF("%s: 0x%" PRIx64 "\n", __func__, entry); | |
dfebd7a7 | 188 | |
f8f84e93 TH |
189 | origin = entry & _REGION_ENTRY_ORIGIN; |
190 | offs = (vaddr >> (17 + 11 * level / 4)) & 0x3ff8; | |
191 | ||
192 | new_entry = ldq_phys(cs->as, origin + offs); | |
193 | PTE_DPRINTF("%s: 0x%" PRIx64 " + 0x%" PRIx64 " => 0x%016" PRIx64 "\n", | |
194 | __func__, origin, offs, new_entry); | |
dfebd7a7 | 195 | |
f8f84e93 | 196 | if ((new_entry & _REGION_ENTRY_INV) != 0) { |
dfebd7a7 | 197 | DPRINTF("%s: invalid region\n", __func__); |
5a123b3c | 198 | trigger_page_fault(env, vaddr, pchks[level / 4], asc, rw, exc); |
dfebd7a7 TH |
199 | return -1; |
200 | } | |
201 | ||
f8f84e93 | 202 | if ((new_entry & _REGION_ENTRY_TYPE_MASK) != level) { |
e3e09d87 | 203 | trigger_page_fault(env, vaddr, PGM_TRANS_SPEC, asc, rw, exc); |
dfebd7a7 TH |
204 | return -1; |
205 | } | |
206 | ||
dfebd7a7 | 207 | if (level == _ASCE_TYPE_SEGMENT) { |
f8f84e93 | 208 | return mmu_translate_segment(env, vaddr, asc, new_entry, raddr, flags, |
e3e09d87 | 209 | rw, exc); |
dfebd7a7 | 210 | } |
f8f84e93 | 211 | |
5d180439 TH |
212 | /* Check region table offset and length */ |
213 | offs = (vaddr >> (28 + 11 * (level - 4) / 4)) & 3; | |
214 | if (offs < ((new_entry & _REGION_ENTRY_TF) >> 6) | |
215 | || offs > (new_entry & _REGION_ENTRY_LENGTH)) { | |
216 | DPRINTF("%s: invalid offset or len (%lx)\n", __func__, new_entry); | |
e3e09d87 | 217 | trigger_page_fault(env, vaddr, pchks[level / 4 - 1], asc, rw, exc); |
5d180439 TH |
218 | return -1; |
219 | } | |
220 | ||
43d49b01 TH |
221 | if ((env->cregs[0] & CR0_EDAT) && (new_entry & _REGION_ENTRY_RO)) { |
222 | *flags &= ~PAGE_WRITE; | |
223 | } | |
224 | ||
f8f84e93 TH |
225 | /* yet another region */ |
226 | return mmu_translate_region(env, vaddr, asc, new_entry, level - 4, | |
e3e09d87 | 227 | raddr, flags, rw, exc); |
dfebd7a7 TH |
228 | } |
229 | ||
9d77309c TH |
230 | static int mmu_translate_asce(CPUS390XState *env, target_ulong vaddr, |
231 | uint64_t asc, uint64_t asce, target_ulong *raddr, | |
232 | int *flags, int rw, bool exc) | |
dfebd7a7 | 233 | { |
f8f84e93 | 234 | int level; |
dfebd7a7 TH |
235 | int r; |
236 | ||
89a41e0a TH |
237 | if (asce & _ASCE_REAL_SPACE) { |
238 | /* direct mapping */ | |
239 | *raddr = vaddr; | |
240 | return 0; | |
241 | } | |
242 | ||
f8f84e93 TH |
243 | level = asce & _ASCE_TYPE_MASK; |
244 | switch (level) { | |
dfebd7a7 | 245 | case _ASCE_TYPE_REGION1: |
5d180439 | 246 | if ((vaddr >> 62) > (asce & _ASCE_TABLE_LENGTH)) { |
e3e09d87 | 247 | trigger_page_fault(env, vaddr, PGM_REG_FIRST_TRANS, asc, rw, exc); |
5d180439 TH |
248 | return -1; |
249 | } | |
dfebd7a7 TH |
250 | break; |
251 | case _ASCE_TYPE_REGION2: | |
252 | if (vaddr & 0xffe0000000000000ULL) { | |
253 | DPRINTF("%s: vaddr doesn't fit 0x%16" PRIx64 | |
254 | " 0xffe0000000000000ULL\n", __func__, vaddr); | |
d267571b | 255 | trigger_page_fault(env, vaddr, PGM_ASCE_TYPE, asc, rw, exc); |
dfebd7a7 TH |
256 | return -1; |
257 | } | |
5d180439 | 258 | if ((vaddr >> 51 & 3) > (asce & _ASCE_TABLE_LENGTH)) { |
e3e09d87 | 259 | trigger_page_fault(env, vaddr, PGM_REG_SEC_TRANS, asc, rw, exc); |
5d180439 TH |
260 | return -1; |
261 | } | |
dfebd7a7 TH |
262 | break; |
263 | case _ASCE_TYPE_REGION3: | |
264 | if (vaddr & 0xfffffc0000000000ULL) { | |
265 | DPRINTF("%s: vaddr doesn't fit 0x%16" PRIx64 | |
266 | " 0xfffffc0000000000ULL\n", __func__, vaddr); | |
d267571b | 267 | trigger_page_fault(env, vaddr, PGM_ASCE_TYPE, asc, rw, exc); |
dfebd7a7 TH |
268 | return -1; |
269 | } | |
5d180439 | 270 | if ((vaddr >> 40 & 3) > (asce & _ASCE_TABLE_LENGTH)) { |
e3e09d87 | 271 | trigger_page_fault(env, vaddr, PGM_REG_THIRD_TRANS, asc, rw, exc); |
5d180439 TH |
272 | return -1; |
273 | } | |
dfebd7a7 TH |
274 | break; |
275 | case _ASCE_TYPE_SEGMENT: | |
276 | if (vaddr & 0xffffffff80000000ULL) { | |
277 | DPRINTF("%s: vaddr doesn't fit 0x%16" PRIx64 | |
278 | " 0xffffffff80000000ULL\n", __func__, vaddr); | |
d267571b | 279 | trigger_page_fault(env, vaddr, PGM_ASCE_TYPE, asc, rw, exc); |
dfebd7a7 TH |
280 | return -1; |
281 | } | |
5d180439 | 282 | if ((vaddr >> 29 & 3) > (asce & _ASCE_TABLE_LENGTH)) { |
e3e09d87 | 283 | trigger_page_fault(env, vaddr, PGM_SEGMENT_TRANS, asc, rw, exc); |
5d180439 TH |
284 | return -1; |
285 | } | |
dfebd7a7 TH |
286 | break; |
287 | } | |
288 | ||
e3e09d87 TH |
289 | r = mmu_translate_region(env, vaddr, asc, asce, level, raddr, flags, rw, |
290 | exc); | |
217a4acb | 291 | if (rw == MMU_DATA_STORE && !(*flags & PAGE_WRITE)) { |
bab58bf0 | 292 | trigger_prot_fault(env, vaddr, asc, rw, exc); |
dfebd7a7 TH |
293 | return -1; |
294 | } | |
295 | ||
296 | return r; | |
297 | } | |
298 | ||
e3e09d87 TH |
299 | /** |
300 | * Translate a virtual (logical) address into a physical (absolute) address. | |
301 | * @param vaddr the virtual address | |
302 | * @param rw 0 = read, 1 = write, 2 = code fetch | |
303 | * @param asc address space control (one of the PSW_ASC_* modes) | |
304 | * @param raddr the translated address is stored to this pointer | |
305 | * @param flags the PAGE_READ/WRITE/EXEC flags are stored to this pointer | |
306 | * @param exc true = inject a program check if a fault occured | |
307 | * @return 0 if the translation was successfull, -1 if a fault occured | |
308 | */ | |
dfebd7a7 | 309 | int mmu_translate(CPUS390XState *env, target_ulong vaddr, int rw, uint64_t asc, |
e3e09d87 | 310 | target_ulong *raddr, int *flags, bool exc) |
dfebd7a7 TH |
311 | { |
312 | int r = -1; | |
313 | uint8_t *sk; | |
314 | ||
315 | *flags = PAGE_READ | PAGE_WRITE | PAGE_EXEC; | |
316 | vaddr &= TARGET_PAGE_MASK; | |
317 | ||
318 | if (!(env->psw.mask & PSW_MASK_DAT)) { | |
319 | *raddr = vaddr; | |
320 | r = 0; | |
321 | goto out; | |
322 | } | |
323 | ||
324 | switch (asc) { | |
325 | case PSW_ASC_PRIMARY: | |
9d77309c TH |
326 | PTE_DPRINTF("%s: asc=primary\n", __func__); |
327 | r = mmu_translate_asce(env, vaddr, asc, env->cregs[1], raddr, flags, | |
328 | rw, exc); | |
329 | break; | |
dfebd7a7 | 330 | case PSW_ASC_HOME: |
9d77309c TH |
331 | PTE_DPRINTF("%s: asc=home\n", __func__); |
332 | r = mmu_translate_asce(env, vaddr, asc, env->cregs[13], raddr, flags, | |
333 | rw, exc); | |
dfebd7a7 TH |
334 | break; |
335 | case PSW_ASC_SECONDARY: | |
9d77309c | 336 | PTE_DPRINTF("%s: asc=secondary\n", __func__); |
dfebd7a7 TH |
337 | /* |
338 | * Instruction: Primary | |
339 | * Data: Secondary | |
340 | */ | |
217a4acb | 341 | if (rw == MMU_INST_FETCH) { |
9d77309c TH |
342 | r = mmu_translate_asce(env, vaddr, PSW_ASC_PRIMARY, env->cregs[1], |
343 | raddr, flags, rw, exc); | |
dfebd7a7 TH |
344 | *flags &= ~(PAGE_READ | PAGE_WRITE); |
345 | } else { | |
9d77309c TH |
346 | r = mmu_translate_asce(env, vaddr, PSW_ASC_SECONDARY, env->cregs[7], |
347 | raddr, flags, rw, exc); | |
dfebd7a7 TH |
348 | *flags &= ~(PAGE_EXEC); |
349 | } | |
350 | break; | |
351 | case PSW_ASC_ACCREG: | |
352 | default: | |
353 | hw_error("guest switched to unknown asc mode\n"); | |
354 | break; | |
355 | } | |
356 | ||
357 | out: | |
358 | /* Convert real address -> absolute address */ | |
359 | *raddr = mmu_real2abs(env, *raddr); | |
360 | ||
361 | if (*raddr <= ram_size) { | |
362 | sk = &env->storage_keys[*raddr / TARGET_PAGE_SIZE]; | |
363 | if (*flags & PAGE_READ) { | |
364 | *sk |= SK_R; | |
365 | } | |
366 | ||
367 | if (*flags & PAGE_WRITE) { | |
368 | *sk |= SK_C; | |
369 | } | |
370 | } | |
371 | ||
372 | return r; | |
373 | } | |
c3edd628 TH |
374 | |
375 | /** | |
376 | * lowprot_enabled: Check whether low-address protection is enabled | |
377 | */ | |
378 | static bool lowprot_enabled(const CPUS390XState *env) | |
379 | { | |
380 | if (!(env->cregs[0] & CR0_LOWPROT)) { | |
381 | return false; | |
382 | } | |
383 | if (!(env->psw.mask & PSW_MASK_DAT)) { | |
384 | return true; | |
385 | } | |
386 | ||
387 | /* Check the private-space control bit */ | |
388 | switch (env->psw.mask & PSW_MASK_ASC) { | |
389 | case PSW_ASC_PRIMARY: | |
390 | return !(env->cregs[1] & _ASCE_PRIVATE_SPACE); | |
391 | case PSW_ASC_SECONDARY: | |
392 | return !(env->cregs[7] & _ASCE_PRIVATE_SPACE); | |
393 | case PSW_ASC_HOME: | |
394 | return !(env->cregs[13] & _ASCE_PRIVATE_SPACE); | |
395 | default: | |
396 | /* We don't support access register mode */ | |
397 | error_report("unsupported addressing mode"); | |
398 | exit(1); | |
399 | } | |
400 | } | |
401 | ||
402 | /** | |
403 | * translate_pages: Translate a set of consecutive logical page addresses | |
404 | * to absolute addresses | |
405 | */ | |
406 | static int translate_pages(S390CPU *cpu, vaddr addr, int nr_pages, | |
407 | target_ulong *pages, bool is_write) | |
408 | { | |
409 | bool lowprot = is_write && lowprot_enabled(&cpu->env); | |
410 | uint64_t asc = cpu->env.psw.mask & PSW_MASK_ASC; | |
411 | CPUS390XState *env = &cpu->env; | |
412 | int ret, i, pflags; | |
413 | ||
414 | for (i = 0; i < nr_pages; i++) { | |
415 | /* Low-address protection? */ | |
416 | if (lowprot && (addr < 512 || (addr >= 4096 && addr < 4096 + 512))) { | |
417 | trigger_access_exception(env, PGM_PROTECTION, ILEN_LATER_INC, 0); | |
418 | return -EACCES; | |
419 | } | |
420 | ret = mmu_translate(env, addr, is_write, asc, &pages[i], &pflags, true); | |
421 | if (ret) { | |
422 | return ret; | |
423 | } | |
424 | if (!address_space_access_valid(&address_space_memory, pages[i], | |
425 | TARGET_PAGE_SIZE, is_write)) { | |
426 | program_interrupt(env, PGM_ADDRESSING, 0); | |
427 | return -EFAULT; | |
428 | } | |
429 | addr += TARGET_PAGE_SIZE; | |
430 | } | |
431 | ||
432 | return 0; | |
433 | } | |
434 | ||
435 | /** | |
436 | * s390_cpu_virt_mem_rw: | |
437 | * @laddr: the logical start address | |
438 | * @hostbuf: buffer in host memory. NULL = do only checks w/o copying | |
439 | * @len: length that should be transfered | |
440 | * @is_write: true = write, false = read | |
441 | * Returns: 0 on success, non-zero if an exception occured | |
442 | * | |
443 | * Copy from/to guest memory using logical addresses. Note that we inject a | |
444 | * program interrupt in case there is an error while accessing the memory. | |
445 | */ | |
446 | int s390_cpu_virt_mem_rw(S390CPU *cpu, vaddr laddr, void *hostbuf, | |
447 | int len, bool is_write) | |
448 | { | |
449 | int currlen, nr_pages, i; | |
450 | target_ulong *pages; | |
451 | int ret; | |
452 | ||
a9bcd1b8 TH |
453 | if (kvm_enabled()) { |
454 | ret = kvm_s390_mem_op(cpu, laddr, hostbuf, len, is_write); | |
455 | if (ret >= 0) { | |
456 | return ret; | |
457 | } | |
458 | } | |
459 | ||
c3edd628 TH |
460 | nr_pages = (((laddr & ~TARGET_PAGE_MASK) + len - 1) >> TARGET_PAGE_BITS) |
461 | + 1; | |
462 | pages = g_malloc(nr_pages * sizeof(*pages)); | |
463 | ||
464 | ret = translate_pages(cpu, laddr, nr_pages, pages, is_write); | |
465 | if (ret == 0 && hostbuf != NULL) { | |
466 | /* Copy data by stepping through the area page by page */ | |
467 | for (i = 0; i < nr_pages; i++) { | |
468 | currlen = MIN(len, TARGET_PAGE_SIZE - (laddr % TARGET_PAGE_SIZE)); | |
469 | cpu_physical_memory_rw(pages[i] | (laddr & ~TARGET_PAGE_MASK), | |
470 | hostbuf, currlen, is_write); | |
471 | laddr += currlen; | |
472 | hostbuf += currlen; | |
473 | len -= currlen; | |
474 | } | |
475 | } | |
476 | ||
477 | g_free(pages); | |
478 | return ret; | |
479 | } |