]> Git Repo - qemu.git/blame - target-microblaze/cpu.h
target-microblaze: Convert endi to a CPU property
[qemu.git] / target-microblaze / cpu.h
CommitLineData
4acb54ba
EI
1/*
2 * MicroBlaze virtual CPU header
3 *
4 * Copyright (c) 2009 Edgar E. Iglesias
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
8167ee88 17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
4acb54ba
EI
18 */
19#ifndef CPU_MICROBLAZE_H
20#define CPU_MICROBLAZE_H
21
94598c1d
SW
22#include "config.h"
23#include "qemu-common.h"
24
4acb54ba
EI
25#define TARGET_LONG_BITS 32
26
9349b4f9 27#define CPUArchState struct CPUMBState
4acb54ba 28
022c62cb 29#include "exec/cpu-defs.h"
6b4c305c 30#include "fpu/softfloat.h"
4acb54ba 31struct CPUMBState;
9b9a970a 32typedef struct CPUMBState CPUMBState;
4acb54ba
EI
33#if !defined(CONFIG_USER_ONLY)
34#include "mmu.h"
35#endif
36
0d5d4699 37#define ELF_MACHINE EM_MICROBLAZE
4acb54ba 38
2161be35
MT
39#define EXCP_MMU 1
40#define EXCP_IRQ 2
41#define EXCP_BREAK 3
42#define EXCP_HW_BREAK 4
43#define EXCP_HW_EXCP 5
4acb54ba 44
85097db6
RH
45/* MicroBlaze-specific interrupt pending bits. */
46#define CPU_INTERRUPT_NMI CPU_INTERRUPT_TGT_EXT_3
47
73c69456
AF
48/* Meanings of the MBCPU object's two inbound GPIO lines */
49#define MB_CPU_IRQ 0
50#define MB_CPU_FIR 1
51
4acb54ba
EI
52/* Register aliases. R0 - R15 */
53#define R_SP 1
54#define SR_PC 0
55#define SR_MSR 1
56#define SR_EAR 3
57#define SR_ESR 5
58#define SR_FSR 7
59#define SR_BTR 0xb
60#define SR_EDR 0xd
61
62/* MSR flags. */
63#define MSR_BE (1<<0) /* 0x001 */
64#define MSR_IE (1<<1) /* 0x002 */
65#define MSR_C (1<<2) /* 0x004 */
66#define MSR_BIP (1<<3) /* 0x008 */
67#define MSR_FSL (1<<4) /* 0x010 */
68#define MSR_ICE (1<<5) /* 0x020 */
69#define MSR_DZ (1<<6) /* 0x040 */
70#define MSR_DCE (1<<7) /* 0x080 */
71#define MSR_EE (1<<8) /* 0x100 */
72#define MSR_EIP (1<<9) /* 0x200 */
8a84fc6b 73#define MSR_PVR (1<<10) /* 0x400 */
4acb54ba
EI
74#define MSR_CC (1<<31)
75
76/* Machine State Register (MSR) Fields */
77#define MSR_UM (1<<11) /* User Mode */
78#define MSR_UMS (1<<12) /* User Mode Save */
79#define MSR_VM (1<<13) /* Virtual Mode */
80#define MSR_VMS (1<<14) /* Virtual Mode Save */
81
82#define MSR_KERNEL MSR_EE|MSR_VM
83//#define MSR_USER MSR_KERNEL|MSR_UM|MSR_IE
84#define MSR_KERNEL_VMS MSR_EE|MSR_VMS
85//#define MSR_USER_VMS MSR_KERNEL_VMS|MSR_UMS|MSR_IE
86
87/* Exception State Register (ESR) Fields */
88#define ESR_DIZ (1<<11) /* Zone Protection */
89#define ESR_S (1<<10) /* Store instruction */
90
85453641
EI
91#define ESR_ESS_FSL_OFFSET 5
92
cedb936b
EI
93#define ESR_EC_FSL 0
94#define ESR_EC_UNALIGNED_DATA 1
95#define ESR_EC_ILLEGAL_OP 2
96#define ESR_EC_INSN_BUS 3
97#define ESR_EC_DATA_BUS 4
98#define ESR_EC_DIVZERO 5
99#define ESR_EC_FPU 6
100#define ESR_EC_PRIVINSN 7
5818dee5 101#define ESR_EC_STACKPROT 7 /* Same as PRIVINSN. */
cedb936b
EI
102#define ESR_EC_DATA_STORAGE 8
103#define ESR_EC_INSN_STORAGE 9
104#define ESR_EC_DATA_TLB 10
105#define ESR_EC_INSN_TLB 11
3b584046 106#define ESR_EC_MASK 31
4acb54ba 107
bdc0bf29
EI
108/* Floating Point Status Register (FSR) Bits */
109#define FSR_IO (1<<4) /* Invalid operation */
110#define FSR_DZ (1<<3) /* Divide-by-zero */
111#define FSR_OF (1<<2) /* Overflow */
112#define FSR_UF (1<<1) /* Underflow */
113#define FSR_DO (1<<0) /* Denormalized operand error */
114
4acb54ba
EI
115/* Version reg. */
116/* Basic PVR mask */
117#define PVR0_PVR_FULL_MASK 0x80000000
118#define PVR0_USE_BARREL_MASK 0x40000000
119#define PVR0_USE_DIV_MASK 0x20000000
120#define PVR0_USE_HW_MUL_MASK 0x10000000
121#define PVR0_USE_FPU_MASK 0x08000000
122#define PVR0_USE_EXC_MASK 0x04000000
123#define PVR0_USE_ICACHE_MASK 0x02000000
124#define PVR0_USE_DCACHE_MASK 0x01000000
71446123 125#define PVR0_USE_MMU_MASK 0x00800000
c4374bb7 126#define PVR0_USE_BTC 0x00400000
a88bbb00 127#define PVR0_ENDI_MASK 0x00200000
c4374bb7 128#define PVR0_FAULT 0x00100000
4acb54ba
EI
129#define PVR0_VERSION_MASK 0x0000FF00
130#define PVR0_USER1_MASK 0x000000FF
9aaaa181 131#define PVR0_SPROT_MASK 0x00000001
4acb54ba
EI
132
133/* User 2 PVR mask */
134#define PVR1_USER2_MASK 0xFFFFFFFF
135
136/* Configuration PVR masks */
137#define PVR2_D_OPB_MASK 0x80000000
138#define PVR2_D_LMB_MASK 0x40000000
139#define PVR2_I_OPB_MASK 0x20000000
140#define PVR2_I_LMB_MASK 0x10000000
141#define PVR2_INTERRUPT_IS_EDGE_MASK 0x08000000
142#define PVR2_EDGE_IS_POSITIVE_MASK 0x04000000
143#define PVR2_D_PLB_MASK 0x02000000 /* new */
144#define PVR2_I_PLB_MASK 0x01000000 /* new */
145#define PVR2_INTERCONNECT 0x00800000 /* new */
146#define PVR2_USE_EXTEND_FSL 0x00080000 /* new */
147#define PVR2_USE_FSL_EXC 0x00040000 /* new */
148#define PVR2_USE_MSR_INSTR 0x00020000
149#define PVR2_USE_PCMP_INSTR 0x00010000
150#define PVR2_AREA_OPTIMISED 0x00008000
151#define PVR2_USE_BARREL_MASK 0x00004000
152#define PVR2_USE_DIV_MASK 0x00002000
153#define PVR2_USE_HW_MUL_MASK 0x00001000
154#define PVR2_USE_FPU_MASK 0x00000800
155#define PVR2_USE_MUL64_MASK 0x00000400
156#define PVR2_USE_FPU2_MASK 0x00000200 /* new */
157#define PVR2_USE_IPLBEXC 0x00000100
158#define PVR2_USE_DPLBEXC 0x00000080
159#define PVR2_OPCODE_0x0_ILL_MASK 0x00000040
160#define PVR2_UNALIGNED_EXC_MASK 0x00000020
161#define PVR2_ILL_OPCODE_EXC_MASK 0x00000010
162#define PVR2_IOPB_BUS_EXC_MASK 0x00000008
163#define PVR2_DOPB_BUS_EXC_MASK 0x00000004
164#define PVR2_DIV_ZERO_EXC_MASK 0x00000002
165#define PVR2_FPU_EXC_MASK 0x00000001
166
167/* Debug and exception PVR masks */
168#define PVR3_DEBUG_ENABLED_MASK 0x80000000
169#define PVR3_NUMBER_OF_PC_BRK_MASK 0x1E000000
170#define PVR3_NUMBER_OF_RD_ADDR_BRK_MASK 0x00380000
171#define PVR3_NUMBER_OF_WR_ADDR_BRK_MASK 0x0000E000
172#define PVR3_FSL_LINKS_MASK 0x00000380
173
174/* ICache config PVR masks */
175#define PVR4_USE_ICACHE_MASK 0x80000000
176#define PVR4_ICACHE_ADDR_TAG_BITS_MASK 0x7C000000
177#define PVR4_ICACHE_USE_FSL_MASK 0x02000000
178#define PVR4_ICACHE_ALLOW_WR_MASK 0x01000000
179#define PVR4_ICACHE_LINE_LEN_MASK 0x00E00000
180#define PVR4_ICACHE_BYTE_SIZE_MASK 0x001F0000
181
182/* DCache config PVR masks */
183#define PVR5_USE_DCACHE_MASK 0x80000000
184#define PVR5_DCACHE_ADDR_TAG_BITS_MASK 0x7C000000
185#define PVR5_DCACHE_USE_FSL_MASK 0x02000000
186#define PVR5_DCACHE_ALLOW_WR_MASK 0x01000000
187#define PVR5_DCACHE_LINE_LEN_MASK 0x00E00000
188#define PVR5_DCACHE_BYTE_SIZE_MASK 0x001F0000
c4374bb7 189#define PVR5_DCACHE_WRITEBACK_MASK 0x00004000
4acb54ba
EI
190
191/* ICache base address PVR mask */
192#define PVR6_ICACHE_BASEADDR_MASK 0xFFFFFFFF
193
194/* ICache high address PVR mask */
195#define PVR7_ICACHE_HIGHADDR_MASK 0xFFFFFFFF
196
197/* DCache base address PVR mask */
198#define PVR8_DCACHE_BASEADDR_MASK 0xFFFFFFFF
199
200/* DCache high address PVR mask */
201#define PVR9_DCACHE_HIGHADDR_MASK 0xFFFFFFFF
202
203/* Target family PVR mask */
204#define PVR10_TARGET_FAMILY_MASK 0xFF000000
205
206/* MMU descrtiption */
207#define PVR11_USE_MMU 0xC0000000
208#define PVR11_MMU_ITLB_SIZE 0x38000000
209#define PVR11_MMU_DTLB_SIZE 0x07000000
210#define PVR11_MMU_TLB_ACCESS 0x00C00000
7458a432 211#define PVR11_MMU_ZONES 0x003E0000
4acb54ba
EI
212/* MSR Reset value PVR mask */
213#define PVR11_MSR_RESET_VALUE_MASK 0x000007FF
214
215
216
217/* CPU flags. */
218
219/* Condition codes. */
220#define CC_GE 5
221#define CC_GT 4
222#define CC_LE 3
223#define CC_LT 2
224#define CC_NE 1
225#define CC_EQ 0
226
227#define NB_MMU_MODES 3
85453641
EI
228
229#define STREAM_EXCEPTION (1 << 0)
230#define STREAM_ATOMIC (1 << 1)
231#define STREAM_TEST (1 << 2)
232#define STREAM_CONTROL (1 << 3)
233#define STREAM_NONBLOCK (1 << 4)
234
ae7d54d4 235struct CPUMBState {
4acb54ba
EI
236 uint32_t debug;
237 uint32_t btaken;
238 uint32_t btarget;
239 uint32_t bimm;
240
241 uint32_t imm;
242 uint32_t regs[33];
243 uint32_t sregs[24];
97694c57 244 float_status fp_status;
5818dee5
EI
245 /* Stack protectors. Yes, it's a hw feature. */
246 uint32_t slr, shr;
4acb54ba 247
8cc9b43f
PC
248 /* lwx/swx reserved address */
249#define RES_ADDR_NONE 0xffffffff /* Use 0xffffffff to indicate no reservation */
250 uint32_t res_addr;
11a76217 251 uint32_t res_val;
8cc9b43f 252
4acb54ba 253 /* Internal flags. */
cedb936b
EI
254#define IMM_FLAG 4
255#define MSR_EE_FLAG (1 << 8)
4acb54ba
EI
256#define DRTI_FLAG (1 << 16)
257#define DRTE_FLAG (1 << 17)
258#define DRTB_FLAG (1 << 18)
259#define D_FLAG (1 << 19) /* Bit in ESR. */
68cee38a 260/* TB dependent CPUMBState. */
fd1dc858 261#define IFLAGS_TB_MASK (D_FLAG | IMM_FLAG | DRTI_FLAG | DRTE_FLAG | DRTB_FLAG)
4acb54ba
EI
262 uint32_t iflags;
263
4acb54ba
EI
264#if !defined(CONFIG_USER_ONLY)
265 /* Unified MMU. */
266 struct microblaze_mmu mmu;
267#endif
268
269 CPU_COMMON
8bac2242
AF
270
271 /* These fields are preserved on reset. */
272
273 struct {
274 uint32_t regs[16];
275 } pvr;
ae7d54d4 276};
4acb54ba 277
b77f98ca
AF
278#include "cpu-qom.h"
279
cd0c24f9 280void mb_tcg_init(void);
b33ab1f7 281MicroBlazeCPU *cpu_mb_init(const char *cpu_model);
68cee38a 282int cpu_mb_exec(CPUMBState *s);
4acb54ba
EI
283/* you can call this signal handler from your SIGBUS and SIGSEGV
284 signal handlers to inform the virtual CPU of exceptions. non zero
285 is returned if the signal was handled by the virtual CPU. */
286int cpu_mb_signal_handler(int host_signum, void *pinfo,
287 void *puc);
288
4acb54ba
EI
289/* FIXME: MB uses variable pages down to 1K but linux only uses 4k. */
290#define TARGET_PAGE_BITS 12
4acb54ba 291
52705890
RH
292#define TARGET_PHYS_ADDR_SPACE_BITS 32
293#define TARGET_VIRT_ADDR_SPACE_BITS 32
294
2994fd96 295#define cpu_init(cpu_model) CPU(cpu_mb_init(cpu_model))
b33ab1f7 296
4acb54ba
EI
297#define cpu_exec cpu_mb_exec
298#define cpu_gen_code cpu_mb_gen_code
299#define cpu_signal_handler cpu_mb_signal_handler
300
4acb54ba
EI
301/* MMU modes definitions */
302#define MMU_MODE0_SUFFIX _nommu
303#define MMU_MODE1_SUFFIX _kernel
304#define MMU_MODE2_SUFFIX _user
305#define MMU_NOMMU_IDX 0
306#define MMU_KERNEL_IDX 1
307#define MMU_USER_IDX 2
308/* See NB_MMU_MODES further up the file. */
309
68cee38a 310static inline int cpu_mmu_index (CPUMBState *env)
4acb54ba
EI
311{
312 /* Are we in nommu mode?. */
313 if (!(env->sregs[SR_MSR] & MSR_VM))
314 return MMU_NOMMU_IDX;
315
316 if (env->sregs[SR_MSR] & MSR_UM)
317 return MMU_USER_IDX;
318 return MMU_KERNEL_IDX;
319}
320
7510454e 321int mb_cpu_handle_mmu_fault(CPUState *cpu, vaddr address, int rw,
97b348e7 322 int mmu_idx);
4acb54ba 323
022c62cb 324#include "exec/cpu-all.h"
4acb54ba 325
68cee38a 326static inline void cpu_get_tb_cpu_state(CPUMBState *env, target_ulong *pc,
4acb54ba
EI
327 target_ulong *cs_base, int *flags)
328{
329 *pc = env->sregs[SR_PC];
330 *cs_base = 0;
fd1dc858
EI
331 *flags = (env->iflags & IFLAGS_TB_MASK) |
332 (env->sregs[SR_MSR] & (MSR_UM | MSR_VM | MSR_EE));
4acb54ba 333}
faed1c2a 334
3c7b48b7 335#if !defined(CONFIG_USER_ONLY)
c658b94f
AF
336void mb_cpu_unassigned_access(CPUState *cpu, hwaddr addr,
337 bool is_write, bool is_exec, int is_asi,
338 unsigned size);
4acb54ba 339#endif
f081c76c 340
022c62cb 341#include "exec/exec-all.h"
f081c76c 342
3c7b48b7 343#endif
This page took 0.623244 seconds and 4 git commands to generate.