]> Git Repo - qemu.git/blame - target-mips/exec.h
Small code generation optimization.
[qemu.git] / target-mips / exec.h
CommitLineData
6af0bf9c
FB
1#if !defined(__QEMU_MIPS_EXEC_H__)
2#define __QEMU_MIPS_EXEC_H__
3
01dbbdf1 4//#define DEBUG_OP
6af0bf9c 5
c570fd16 6#include "config.h"
6af0bf9c
FB
7#include "mips-defs.h"
8#include "dyngen-exec.h"
9
10register struct CPUMIPSState *env asm(AREG0);
11
12#if defined (USE_64BITS_REGS)
13typedef int64_t host_int_t;
14typedef uint64_t host_uint_t;
15#else
16typedef int32_t host_int_t;
17typedef uint32_t host_uint_t;
18#endif
19
c570fd16
TS
20#if TARGET_LONG_BITS > HOST_LONG_BITS
21#define T0 (env->t0)
22#define T1 (env->t1)
23#define T2 (env->t2)
24#else
6af0bf9c
FB
25register host_uint_t T0 asm(AREG1);
26register host_uint_t T1 asm(AREG2);
27register host_uint_t T2 asm(AREG3);
c570fd16 28#endif
6af0bf9c
FB
29
30#if defined (USE_HOST_FLOAT_REGS)
6ea83fed 31#error "implement me."
6af0bf9c 32#else
6ea83fed
FB
33#define FDT0 (env->ft0.fd)
34#define FDT1 (env->ft1.fd)
35#define FDT2 (env->ft2.fd)
36#define FST0 (env->ft0.fs[FP_ENDIAN_IDX])
37#define FST1 (env->ft1.fs[FP_ENDIAN_IDX])
38#define FST2 (env->ft2.fs[FP_ENDIAN_IDX])
39#define DT0 (env->ft0.d)
40#define DT1 (env->ft1.d)
41#define DT2 (env->ft2.d)
42#define WT0 (env->ft0.w[FP_ENDIAN_IDX])
43#define WT1 (env->ft1.w[FP_ENDIAN_IDX])
44#define WT2 (env->ft2.w[FP_ENDIAN_IDX])
6af0bf9c
FB
45#endif
46
47#if defined (DEBUG_OP)
70ead434 48# define RETURN() __asm__ __volatile__("nop" : : : "memory");
6af0bf9c 49#else
70ead434 50# define RETURN() __asm__ __volatile__("" : : : "memory");
6af0bf9c
FB
51#endif
52
53#include "cpu.h"
54#include "exec-all.h"
55
56#if !defined(CONFIG_USER_ONLY)
a9049a07 57#include "softmmu_exec.h"
6af0bf9c
FB
58#endif /* !defined(CONFIG_USER_ONLY) */
59
60static inline void env_to_regs(void)
61{
62}
63
64static inline void regs_to_env(void)
65{
66}
67
60aa19ab 68#ifdef TARGET_MIPS64
c570fd16
TS
69#if TARGET_LONG_BITS > HOST_LONG_BITS
70void do_dsll (void);
71void do_dsll32 (void);
72void do_dsra (void);
73void do_dsra32 (void);
74void do_dsrl (void);
75void do_dsrl32 (void);
76void do_drotr (void);
77void do_drotr32 (void);
78void do_dsllv (void);
79void do_dsrav (void);
80void do_dsrlv (void);
81void do_drotrv (void);
82#endif
83#endif
84
85#if TARGET_LONG_BITS > HOST_LONG_BITS
6af0bf9c
FB
86void do_mult (void);
87void do_multu (void);
88void do_madd (void);
89void do_maddu (void);
90void do_msub (void);
91void do_msubu (void);
c570fd16
TS
92void do_ddiv (void);
93void do_ddivu (void);
94#endif
60aa19ab 95#ifdef TARGET_MIPS64
c570fd16
TS
96void do_dmult (void);
97void do_dmultu (void);
6af0bf9c 98#endif
873eb012
TS
99void do_mfc0_random(void);
100void do_mfc0_count(void);
7a387fff 101void do_mtc0_entryhi(uint32_t in);
8c0fdd85
TS
102void do_mtc0_status_debug(uint32_t old, uint32_t val);
103void do_mtc0_status_irqraise_debug(void);
6af0bf9c
FB
104void do_tlbwi (void);
105void do_tlbwr (void);
106void do_tlbp (void);
107void do_tlbr (void);
6ea83fed
FB
108void dump_fpu(CPUState *env);
109void fpu_dump_state(CPUState *env, FILE *f,
110 int (*fpu_fprintf)(FILE *f, const char *fmt, ...),
111 int flags);
6ea83fed 112void dump_sc (void);
4ad40f36
FB
113void do_lwl_raw (uint32_t);
114void do_lwr_raw (uint32_t);
115uint32_t do_swl_raw (uint32_t);
116uint32_t do_swr_raw (uint32_t);
60aa19ab 117#ifdef TARGET_MIPS64
c570fd16
TS
118void do_ldl_raw (uint64_t);
119void do_ldr_raw (uint64_t);
120uint64_t do_sdl_raw (uint64_t);
121uint64_t do_sdr_raw (uint64_t);
122#endif
6af0bf9c 123#if !defined(CONFIG_USER_ONLY)
4ad40f36
FB
124void do_lwl_user (uint32_t);
125void do_lwl_kernel (uint32_t);
126void do_lwr_user (uint32_t);
127void do_lwr_kernel (uint32_t);
128uint32_t do_swl_user (uint32_t);
129uint32_t do_swl_kernel (uint32_t);
130uint32_t do_swr_user (uint32_t);
131uint32_t do_swr_kernel (uint32_t);
60aa19ab 132#ifdef TARGET_MIPS64
c570fd16
TS
133void do_ldl_user (uint64_t);
134void do_ldl_kernel (uint64_t);
135void do_ldr_user (uint64_t);
136void do_ldr_kernel (uint64_t);
137uint64_t do_sdl_user (uint64_t);
138uint64_t do_sdl_kernel (uint64_t);
139uint64_t do_sdr_user (uint64_t);
140uint64_t do_sdr_kernel (uint64_t);
141#endif
6af0bf9c 142#endif
6af0bf9c
FB
143void do_pmon (int function);
144
d2ec1774
PB
145void dump_sc (void);
146
6af0bf9c
FB
147int cpu_mips_handle_mmu_fault (CPUState *env, target_ulong address, int rw,
148 int is_user, int is_softmmu);
149void do_interrupt (CPUState *env);
2ee4aed8 150void invalidate_tlb (CPUState *env, int idx, int use_extra);
6af0bf9c
FB
151
152void cpu_loop_exit(void);
6af0bf9c 153void do_raise_exception_err (uint32_t exception, int error_code);
6af0bf9c 154void do_raise_exception (uint32_t exception);
e397ee33 155void do_raise_exception_direct_err (uint32_t exception, int error_code);
4ad40f36 156void do_raise_exception_direct (uint32_t exception);
6af0bf9c
FB
157
158void cpu_dump_state(CPUState *env, FILE *f,
159 int (*cpu_fprintf)(FILE *f, const char *fmt, ...),
160 int flags);
161void cpu_mips_irqctrl_init (void);
162uint32_t cpu_mips_get_random (CPUState *env);
163uint32_t cpu_mips_get_count (CPUState *env);
164void cpu_mips_store_count (CPUState *env, uint32_t value);
165void cpu_mips_store_compare (CPUState *env, uint32_t value);
a4bc3afc 166void cpu_mips_update_irq (CPUState *env);
6af0bf9c 167void cpu_mips_clock_init (CPUState *env);
814b9a47 168void cpu_mips_tlb_flush (CPUState *env, int flush_global);
6af0bf9c
FB
169
170#endif /* !defined(__QEMU_MIPS_EXEC_H__) */
This page took 0.100343 seconds and 4 git commands to generate.