]> Git Repo - qemu.git/blame - hw/intc/lm32_pic.c
hw/intc/arm_gicv3: Fix secure-GIC NS ICC_PMR and ICC_RPR accesses
[qemu.git] / hw / intc / lm32_pic.c
CommitLineData
4ef66fa7
MW
1/*
2 * LatticeMico32 CPU interrupt controller logic.
3 *
4 * Copyright (c) 2010 Michael Walle <[email protected]>
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18 */
19
ea99dde1 20#include "qemu/osdep.h"
4ef66fa7 21
83c9f4ca 22#include "hw/hw.h"
83c9089e 23#include "monitor/monitor.h"
83c9f4ca 24#include "hw/sysbus.h"
4ef66fa7 25#include "trace.h"
0d09e41a 26#include "hw/lm32/lm32_pic.h"
7c468ec5 27#include "hw/intc/intc.h"
4ef66fa7 28
1f8a9eac
AF
29#define TYPE_LM32_PIC "lm32-pic"
30#define LM32_PIC(obj) OBJECT_CHECK(LM32PicState, (obj), TYPE_LM32_PIC)
31
4ef66fa7 32struct LM32PicState {
1f8a9eac
AF
33 SysBusDevice parent_obj;
34
4ef66fa7
MW
35 qemu_irq parent_irq;
36 uint32_t im; /* interrupt mask */
37 uint32_t ip; /* interrupt pending */
38 uint32_t irq_state;
39
40 /* statistics */
7c468ec5 41 uint64_t stats_irq_count[32];
4ef66fa7
MW
42};
43typedef struct LM32PicState LM32PicState;
44
4ef66fa7
MW
45static void update_irq(LM32PicState *s)
46{
47 s->ip |= s->irq_state;
48
49 if (s->ip & s->im) {
50 trace_lm32_pic_raise_irq();
51 qemu_irq_raise(s->parent_irq);
52 } else {
53 trace_lm32_pic_lower_irq();
54 qemu_irq_lower(s->parent_irq);
55 }
56}
57
58static void irq_handler(void *opaque, int irq, int level)
59{
60 LM32PicState *s = opaque;
61
62 assert(irq < 32);
63 trace_lm32_pic_interrupt(irq, level);
64
65 if (level) {
66 s->irq_state |= (1 << irq);
67 s->stats_irq_count[irq]++;
68 } else {
69 s->irq_state &= ~(1 << irq);
70 }
71
72 update_irq(s);
73}
74
75void lm32_pic_set_im(DeviceState *d, uint32_t im)
76{
1f8a9eac 77 LM32PicState *s = LM32_PIC(d);
4ef66fa7
MW
78
79 trace_lm32_pic_set_im(im);
80 s->im = im;
81
82 update_irq(s);
83}
84
85void lm32_pic_set_ip(DeviceState *d, uint32_t ip)
86{
1f8a9eac 87 LM32PicState *s = LM32_PIC(d);
4ef66fa7
MW
88
89 trace_lm32_pic_set_ip(ip);
90
91 /* ack interrupt */
92 s->ip &= ~ip;
93
94 update_irq(s);
95}
96
97uint32_t lm32_pic_get_im(DeviceState *d)
98{
1f8a9eac 99 LM32PicState *s = LM32_PIC(d);
4ef66fa7
MW
100
101 trace_lm32_pic_get_im(s->im);
102 return s->im;
103}
104
105uint32_t lm32_pic_get_ip(DeviceState *d)
106{
1f8a9eac 107 LM32PicState *s = LM32_PIC(d);
4ef66fa7
MW
108
109 trace_lm32_pic_get_ip(s->ip);
110 return s->ip;
111}
112
113static void pic_reset(DeviceState *d)
114{
1f8a9eac 115 LM32PicState *s = LM32_PIC(d);
4ef66fa7
MW
116 int i;
117
118 s->im = 0;
119 s->ip = 0;
120 s->irq_state = 0;
121 for (i = 0; i < 32; i++) {
122 s->stats_irq_count[i] = 0;
123 }
124}
125
7c468ec5
HP
126static bool lm32_get_statistics(InterruptStatsProvider *obj,
127 uint64_t **irq_counts, unsigned int *nb_irqs)
128{
129 LM32PicState *s = LM32_PIC(obj);
130 *irq_counts = s->stats_irq_count;
131 *nb_irqs = ARRAY_SIZE(s->stats_irq_count);
132 return true;
133}
134
135static void lm32_print_info(InterruptStatsProvider *obj, Monitor *mon)
136{
137 LM32PicState *s = LM32_PIC(obj);
138 monitor_printf(mon, "lm32-pic: im=%08x ip=%08x irq_state=%08x\n",
139 s->im, s->ip, s->irq_state);
140}
141
5e502d31 142static void lm32_pic_init(Object *obj)
4ef66fa7 143{
5e502d31
XZ
144 DeviceState *dev = DEVICE(obj);
145 LM32PicState *s = LM32_PIC(obj);
146 SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
4ef66fa7 147
1f8a9eac
AF
148 qdev_init_gpio_in(dev, irq_handler, 32);
149 sysbus_init_irq(sbd, &s->parent_irq);
4ef66fa7
MW
150}
151
152static const VMStateDescription vmstate_lm32_pic = {
153 .name = "lm32-pic",
7c468ec5
HP
154 .version_id = 2,
155 .minimum_version_id = 2,
35d08458 156 .fields = (VMStateField[]) {
4ef66fa7
MW
157 VMSTATE_UINT32(im, LM32PicState),
158 VMSTATE_UINT32(ip, LM32PicState),
159 VMSTATE_UINT32(irq_state, LM32PicState),
7c468ec5 160 VMSTATE_UINT64_ARRAY(stats_irq_count, LM32PicState, 32),
4ef66fa7
MW
161 VMSTATE_END_OF_LIST()
162 }
163};
164
999e12bb
AL
165static void lm32_pic_class_init(ObjectClass *klass, void *data)
166{
39bffca2 167 DeviceClass *dc = DEVICE_CLASS(klass);
7c468ec5 168 InterruptStatsProviderClass *ic = INTERRUPT_STATS_PROVIDER_CLASS(klass);
999e12bb 169
39bffca2
AL
170 dc->reset = pic_reset;
171 dc->vmsd = &vmstate_lm32_pic;
7c468ec5
HP
172 ic->get_statistics = lm32_get_statistics;
173 ic->print_info = lm32_print_info;
999e12bb
AL
174}
175
8c43a6f0 176static const TypeInfo lm32_pic_info = {
1f8a9eac 177 .name = TYPE_LM32_PIC,
39bffca2
AL
178 .parent = TYPE_SYS_BUS_DEVICE,
179 .instance_size = sizeof(LM32PicState),
5e502d31 180 .instance_init = lm32_pic_init,
39bffca2 181 .class_init = lm32_pic_class_init,
7c468ec5
HP
182 .interfaces = (InterfaceInfo[]) {
183 { TYPE_INTERRUPT_STATS_PROVIDER },
184 { }
185 },
4ef66fa7
MW
186};
187
83f7d43a 188static void lm32_pic_register_types(void)
4ef66fa7 189{
39bffca2 190 type_register_static(&lm32_pic_info);
4ef66fa7
MW
191}
192
83f7d43a 193type_init(lm32_pic_register_types)
This page took 0.473633 seconds and 4 git commands to generate.