]>
Commit | Line | Data |
---|---|---|
80cabfad FB |
1 | /* |
2 | * QEMU 8259 interrupt controller emulation | |
5fafdf24 | 3 | * |
80cabfad | 4 | * Copyright (c) 2003-2004 Fabrice Bellard |
5fafdf24 | 5 | * |
80cabfad FB |
6 | * Permission is hereby granted, free of charge, to any person obtaining a copy |
7 | * of this software and associated documentation files (the "Software"), to deal | |
8 | * in the Software without restriction, including without limitation the rights | |
9 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | |
10 | * copies of the Software, and to permit persons to whom the Software is | |
11 | * furnished to do so, subject to the following conditions: | |
12 | * | |
13 | * The above copyright notice and this permission notice shall be included in | |
14 | * all copies or substantial portions of the Software. | |
15 | * | |
16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | |
17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | |
18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | |
19 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | |
20 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | |
21 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | |
22 | * THE SOFTWARE. | |
23 | */ | |
90191d07 | 24 | #include "qemu/osdep.h" |
83c9f4ca | 25 | #include "hw/hw.h" |
0d09e41a PB |
26 | #include "hw/i386/pc.h" |
27 | #include "hw/isa/isa.h" | |
1de7afc9 | 28 | #include "qemu/timer.h" |
03dd024f | 29 | #include "qemu/log.h" |
0d09e41a | 30 | #include "hw/isa/i8259_internal.h" |
0880a873 | 31 | #include "trace.h" |
80cabfad FB |
32 | |
33 | /* debug PIC */ | |
34 | //#define DEBUG_PIC | |
35 | ||
b41a2cd1 FB |
36 | //#define DEBUG_IRQ_LATENCY |
37 | ||
d1eebf4e | 38 | #define TYPE_I8259 "isa-i8259" |
d2628b7d AF |
39 | #define PIC_CLASS(class) OBJECT_CLASS_CHECK(PICClass, (class), TYPE_I8259) |
40 | #define PIC_GET_CLASS(obj) OBJECT_GET_CLASS(PICClass, (obj), TYPE_I8259) | |
41 | ||
42 | /** | |
43 | * PICClass: | |
44 | * @parent_realize: The parent's realizefn. | |
45 | */ | |
46 | typedef struct PICClass { | |
47 | PICCommonClass parent_class; | |
48 | ||
49 | DeviceRealize parent_realize; | |
50 | } PICClass; | |
d1eebf4e | 51 | |
747c70af JK |
52 | #ifdef DEBUG_IRQ_LATENCY |
53 | static int64_t irq_time[16]; | |
54 | #endif | |
9aa78c42 | 55 | DeviceState *isa_pic; |
512709f5 | 56 | static PICCommonState *slave_pic; |
4a0fb71e | 57 | |
80cabfad FB |
58 | /* return the highest priority found in mask (highest = smallest |
59 | number). Return 8 if no irq */ | |
512709f5 | 60 | static int get_priority(PICCommonState *s, int mask) |
80cabfad FB |
61 | { |
62 | int priority; | |
81a02f93 JK |
63 | |
64 | if (mask == 0) { | |
80cabfad | 65 | return 8; |
81a02f93 | 66 | } |
80cabfad | 67 | priority = 0; |
81a02f93 | 68 | while ((mask & (1 << ((priority + s->priority_add) & 7))) == 0) { |
80cabfad | 69 | priority++; |
81a02f93 | 70 | } |
80cabfad FB |
71 | return priority; |
72 | } | |
73 | ||
74 | /* return the pic wanted interrupt. return -1 if none */ | |
512709f5 | 75 | static int pic_get_irq(PICCommonState *s) |
80cabfad FB |
76 | { |
77 | int mask, cur_priority, priority; | |
78 | ||
79 | mask = s->irr & ~s->imr; | |
80 | priority = get_priority(s, mask); | |
81a02f93 | 81 | if (priority == 8) { |
80cabfad | 82 | return -1; |
81a02f93 | 83 | } |
80cabfad FB |
84 | /* compute current priority. If special fully nested mode on the |
85 | master, the IRQ coming from the slave is not taken into account | |
86 | for the priority computation. */ | |
87 | mask = s->isr; | |
81a02f93 | 88 | if (s->special_mask) { |
84678711 | 89 | mask &= ~s->imr; |
81a02f93 | 90 | } |
25985396 | 91 | if (s->special_fully_nested_mode && s->master) { |
80cabfad | 92 | mask &= ~(1 << 2); |
25985396 | 93 | } |
80cabfad FB |
94 | cur_priority = get_priority(s, mask); |
95 | if (priority < cur_priority) { | |
96 | /* higher priority found: an irq should be generated */ | |
97 | return (priority + s->priority_add) & 7; | |
98 | } else { | |
99 | return -1; | |
100 | } | |
101 | } | |
102 | ||
b76750c1 | 103 | /* Update INT output. Must be called every time the output may have changed. */ |
512709f5 | 104 | static void pic_update_irq(PICCommonState *s) |
80cabfad | 105 | { |
b76750c1 | 106 | int irq; |
80cabfad | 107 | |
b76750c1 | 108 | irq = pic_get_irq(s); |
80cabfad | 109 | if (irq >= 0) { |
0880a873 | 110 | trace_pic_update_irq(s->master, s->imr, s->irr, s->priority_add); |
747c70af | 111 | qemu_irq_raise(s->int_out[0]); |
d96e1737 | 112 | } else { |
747c70af | 113 | qemu_irq_lower(s->int_out[0]); |
4de9b249 | 114 | } |
80cabfad FB |
115 | } |
116 | ||
62026017 | 117 | /* set irq level. If an edge is detected, then the IRR is set to 1 */ |
747c70af | 118 | static void pic_set_irq(void *opaque, int irq, int level) |
62026017 | 119 | { |
512709f5 | 120 | PICCommonState *s = opaque; |
747c70af | 121 | int mask = 1 << irq; |
747c70af | 122 | int irq_index = s->master ? irq : irq + 8; |
0880a873 PX |
123 | |
124 | trace_pic_set_irq(s->master, irq, level); | |
1b23190a | 125 | pic_stat_update_irq(irq_index, level); |
f260f736 | 126 | |
747c70af JK |
127 | #ifdef DEBUG_IRQ_LATENCY |
128 | if (level) { | |
bc72ad67 | 129 | irq_time[irq_index] = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); |
747c70af JK |
130 | } |
131 | #endif | |
132 | ||
62026017 JK |
133 | if (s->elcr & mask) { |
134 | /* level triggered */ | |
135 | if (level) { | |
136 | s->irr |= mask; | |
137 | s->last_irr |= mask; | |
138 | } else { | |
139 | s->irr &= ~mask; | |
140 | s->last_irr &= ~mask; | |
141 | } | |
142 | } else { | |
143 | /* edge triggered */ | |
144 | if (level) { | |
145 | if ((s->last_irr & mask) == 0) { | |
146 | s->irr |= mask; | |
147 | } | |
148 | s->last_irr |= mask; | |
149 | } else { | |
150 | s->last_irr &= ~mask; | |
151 | } | |
152 | } | |
b76750c1 | 153 | pic_update_irq(s); |
62026017 JK |
154 | } |
155 | ||
80cabfad | 156 | /* acknowledge interrupt 'irq' */ |
512709f5 | 157 | static void pic_intack(PICCommonState *s, int irq) |
80cabfad FB |
158 | { |
159 | if (s->auto_eoi) { | |
81a02f93 | 160 | if (s->rotate_on_auto_eoi) { |
80cabfad | 161 | s->priority_add = (irq + 1) & 7; |
81a02f93 | 162 | } |
80cabfad FB |
163 | } else { |
164 | s->isr |= (1 << irq); | |
165 | } | |
0ecf89aa | 166 | /* We don't clear a level sensitive interrupt here */ |
81a02f93 | 167 | if (!(s->elcr & (1 << irq))) { |
0ecf89aa | 168 | s->irr &= ~(1 << irq); |
81a02f93 | 169 | } |
b76750c1 | 170 | pic_update_irq(s); |
80cabfad FB |
171 | } |
172 | ||
9aa78c42 | 173 | int pic_read_irq(DeviceState *d) |
80cabfad | 174 | { |
29bb5317 | 175 | PICCommonState *s = PIC_COMMON(d); |
80cabfad FB |
176 | int irq, irq2, intno; |
177 | ||
c17725f4 | 178 | irq = pic_get_irq(s); |
15aeac38 | 179 | if (irq >= 0) { |
15aeac38 | 180 | if (irq == 2) { |
c17725f4 | 181 | irq2 = pic_get_irq(slave_pic); |
15aeac38 | 182 | if (irq2 >= 0) { |
c17725f4 | 183 | pic_intack(slave_pic, irq2); |
15aeac38 FB |
184 | } else { |
185 | /* spurious IRQ on slave controller */ | |
186 | irq2 = 7; | |
187 | } | |
c17725f4 | 188 | intno = slave_pic->irq_base + irq2; |
15aeac38 | 189 | } else { |
c17725f4 | 190 | intno = s->irq_base + irq; |
15aeac38 | 191 | } |
c17725f4 | 192 | pic_intack(s, irq); |
15aeac38 FB |
193 | } else { |
194 | /* spurious IRQ on host controller */ | |
195 | irq = 7; | |
c17725f4 | 196 | intno = s->irq_base + irq; |
15aeac38 | 197 | } |
3b46e624 | 198 | |
78ef2b69 JK |
199 | if (irq == 2) { |
200 | irq = irq2 + 8; | |
201 | } | |
0880a873 | 202 | |
80cabfad | 203 | #ifdef DEBUG_IRQ_LATENCY |
5fafdf24 TS |
204 | printf("IRQ%d latency=%0.3fus\n", |
205 | irq, | |
bc72ad67 | 206 | (double)(qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) - |
73bcb24d | 207 | irq_time[irq]) * 1000000.0 / NANOSECONDS_PER_SECOND); |
80cabfad | 208 | #endif |
0880a873 PX |
209 | |
210 | trace_pic_interrupt(irq, intno); | |
80cabfad FB |
211 | return intno; |
212 | } | |
213 | ||
512709f5 | 214 | static void pic_init_reset(PICCommonState *s) |
d7d02e3c | 215 | { |
512709f5 | 216 | pic_reset_common(s); |
b76750c1 | 217 | pic_update_irq(s); |
d7d02e3c FB |
218 | } |
219 | ||
747c70af | 220 | static void pic_reset(DeviceState *dev) |
86fbf97c | 221 | { |
29bb5317 | 222 | PICCommonState *s = PIC_COMMON(dev); |
86fbf97c | 223 | |
86fbf97c | 224 | s->elcr = 0; |
aa24822b | 225 | pic_init_reset(s); |
86fbf97c JK |
226 | } |
227 | ||
a8170e5e | 228 | static void pic_ioport_write(void *opaque, hwaddr addr64, |
098d314a | 229 | uint64_t val64, unsigned size) |
80cabfad | 230 | { |
512709f5 | 231 | PICCommonState *s = opaque; |
098d314a RH |
232 | uint32_t addr = addr64; |
233 | uint32_t val = val64; | |
d7d02e3c | 234 | int priority, cmd, irq; |
80cabfad | 235 | |
0880a873 PX |
236 | trace_pic_ioport_write(s->master, addr, val); |
237 | ||
80cabfad FB |
238 | if (addr == 0) { |
239 | if (val & 0x10) { | |
86fbf97c | 240 | pic_init_reset(s); |
80cabfad FB |
241 | s->init_state = 1; |
242 | s->init4 = val & 1; | |
2053152b | 243 | s->single_mode = val & 2; |
81a02f93 | 244 | if (val & 0x08) { |
8cbad670 HP |
245 | qemu_log_mask(LOG_UNIMP, |
246 | "i8259: level sensitive irq not supported\n"); | |
81a02f93 | 247 | } |
80cabfad | 248 | } else if (val & 0x08) { |
81a02f93 | 249 | if (val & 0x04) { |
80cabfad | 250 | s->poll = 1; |
81a02f93 JK |
251 | } |
252 | if (val & 0x02) { | |
80cabfad | 253 | s->read_reg_select = val & 1; |
81a02f93 JK |
254 | } |
255 | if (val & 0x40) { | |
80cabfad | 256 | s->special_mask = (val >> 5) & 1; |
81a02f93 | 257 | } |
80cabfad FB |
258 | } else { |
259 | cmd = val >> 5; | |
81a02f93 | 260 | switch (cmd) { |
80cabfad FB |
261 | case 0: |
262 | case 4: | |
263 | s->rotate_on_auto_eoi = cmd >> 2; | |
264 | break; | |
265 | case 1: /* end of interrupt */ | |
266 | case 5: | |
267 | priority = get_priority(s, s->isr); | |
268 | if (priority != 8) { | |
269 | irq = (priority + s->priority_add) & 7; | |
270 | s->isr &= ~(1 << irq); | |
81a02f93 | 271 | if (cmd == 5) { |
80cabfad | 272 | s->priority_add = (irq + 1) & 7; |
81a02f93 | 273 | } |
b76750c1 | 274 | pic_update_irq(s); |
80cabfad FB |
275 | } |
276 | break; | |
277 | case 3: | |
278 | irq = val & 7; | |
279 | s->isr &= ~(1 << irq); | |
b76750c1 | 280 | pic_update_irq(s); |
80cabfad FB |
281 | break; |
282 | case 6: | |
283 | s->priority_add = (val + 1) & 7; | |
b76750c1 | 284 | pic_update_irq(s); |
80cabfad FB |
285 | break; |
286 | case 7: | |
287 | irq = val & 7; | |
288 | s->isr &= ~(1 << irq); | |
289 | s->priority_add = (irq + 1) & 7; | |
b76750c1 | 290 | pic_update_irq(s); |
80cabfad FB |
291 | break; |
292 | default: | |
293 | /* no operation */ | |
294 | break; | |
295 | } | |
296 | } | |
297 | } else { | |
81a02f93 | 298 | switch (s->init_state) { |
80cabfad FB |
299 | case 0: |
300 | /* normal mode */ | |
301 | s->imr = val; | |
b76750c1 | 302 | pic_update_irq(s); |
80cabfad FB |
303 | break; |
304 | case 1: | |
305 | s->irq_base = val & 0xf8; | |
2bb081f7 | 306 | s->init_state = s->single_mode ? (s->init4 ? 3 : 0) : 2; |
80cabfad FB |
307 | break; |
308 | case 2: | |
309 | if (s->init4) { | |
310 | s->init_state = 3; | |
311 | } else { | |
312 | s->init_state = 0; | |
313 | } | |
314 | break; | |
315 | case 3: | |
316 | s->special_fully_nested_mode = (val >> 4) & 1; | |
317 | s->auto_eoi = (val >> 1) & 1; | |
318 | s->init_state = 0; | |
319 | break; | |
320 | } | |
321 | } | |
322 | } | |
323 | ||
a8170e5e | 324 | static uint64_t pic_ioport_read(void *opaque, hwaddr addr, |
098d314a | 325 | unsigned size) |
80cabfad | 326 | { |
512709f5 | 327 | PICCommonState *s = opaque; |
80cabfad FB |
328 | int ret; |
329 | ||
80cabfad | 330 | if (s->poll) { |
8d484caa JK |
331 | ret = pic_get_irq(s); |
332 | if (ret >= 0) { | |
333 | pic_intack(s, ret); | |
334 | ret |= 0x80; | |
335 | } else { | |
336 | ret = 0; | |
337 | } | |
80cabfad FB |
338 | s->poll = 0; |
339 | } else { | |
340 | if (addr == 0) { | |
81a02f93 | 341 | if (s->read_reg_select) { |
80cabfad | 342 | ret = s->isr; |
81a02f93 | 343 | } else { |
80cabfad | 344 | ret = s->irr; |
81a02f93 | 345 | } |
80cabfad FB |
346 | } else { |
347 | ret = s->imr; | |
348 | } | |
349 | } | |
0880a873 | 350 | trace_pic_ioport_read(s->master, addr, ret); |
80cabfad FB |
351 | return ret; |
352 | } | |
353 | ||
9aa78c42 | 354 | int pic_get_output(DeviceState *d) |
d96e1737 | 355 | { |
29bb5317 | 356 | PICCommonState *s = PIC_COMMON(d); |
9aa78c42 | 357 | |
c17725f4 | 358 | return (pic_get_irq(s) >= 0); |
d96e1737 JK |
359 | } |
360 | ||
a8170e5e | 361 | static void elcr_ioport_write(void *opaque, hwaddr addr, |
098d314a | 362 | uint64_t val, unsigned size) |
660de336 | 363 | { |
512709f5 | 364 | PICCommonState *s = opaque; |
660de336 FB |
365 | s->elcr = val & s->elcr_mask; |
366 | } | |
367 | ||
a8170e5e | 368 | static uint64_t elcr_ioport_read(void *opaque, hwaddr addr, |
098d314a | 369 | unsigned size) |
660de336 | 370 | { |
512709f5 | 371 | PICCommonState *s = opaque; |
660de336 FB |
372 | return s->elcr; |
373 | } | |
374 | ||
098d314a RH |
375 | static const MemoryRegionOps pic_base_ioport_ops = { |
376 | .read = pic_ioport_read, | |
377 | .write = pic_ioport_write, | |
378 | .impl = { | |
379 | .min_access_size = 1, | |
380 | .max_access_size = 1, | |
381 | }, | |
382 | }; | |
383 | ||
384 | static const MemoryRegionOps pic_elcr_ioport_ops = { | |
385 | .read = elcr_ioport_read, | |
386 | .write = elcr_ioport_write, | |
387 | .impl = { | |
388 | .min_access_size = 1, | |
389 | .max_access_size = 1, | |
390 | }, | |
391 | }; | |
392 | ||
a7737e44 | 393 | static void pic_realize(DeviceState *dev, Error **errp) |
b0a21b53 | 394 | { |
d2628b7d AF |
395 | PICCommonState *s = PIC_COMMON(dev); |
396 | PICClass *pc = PIC_GET_CLASS(dev); | |
29bb5317 | 397 | |
1437c94b PB |
398 | memory_region_init_io(&s->base_io, OBJECT(s), &pic_base_ioport_ops, s, |
399 | "pic", 2); | |
400 | memory_region_init_io(&s->elcr_io, OBJECT(s), &pic_elcr_ioport_ops, s, | |
401 | "elcr", 1); | |
098d314a | 402 | |
29bb5317 AF |
403 | qdev_init_gpio_out(dev, s->int_out, ARRAY_SIZE(s->int_out)); |
404 | qdev_init_gpio_in(dev, pic_set_irq, 8); | |
d2628b7d | 405 | |
a7737e44 | 406 | pc->parent_realize(dev, errp); |
b0a21b53 FB |
407 | } |
408 | ||
48a18b3c | 409 | qemu_irq *i8259_init(ISABus *bus, qemu_irq parent_irq) |
80cabfad | 410 | { |
747c70af | 411 | qemu_irq *irq_set; |
d1eebf4e AF |
412 | DeviceState *dev; |
413 | ISADevice *isadev; | |
747c70af | 414 | int i; |
c17725f4 | 415 | |
8945c7f7 | 416 | irq_set = g_new0(qemu_irq, ISA_NUM_IRQS); |
c17725f4 | 417 | |
d1eebf4e AF |
418 | isadev = i8259_init_chip(TYPE_I8259, bus, true); |
419 | dev = DEVICE(isadev); | |
c17725f4 | 420 | |
d1eebf4e | 421 | qdev_connect_gpio_out(dev, 0, parent_irq); |
747c70af | 422 | for (i = 0 ; i < 8; i++) { |
d1eebf4e | 423 | irq_set[i] = qdev_get_gpio_in(dev, i); |
747c70af JK |
424 | } |
425 | ||
d1eebf4e | 426 | isa_pic = dev; |
747c70af | 427 | |
d1eebf4e AF |
428 | isadev = i8259_init_chip(TYPE_I8259, bus, false); |
429 | dev = DEVICE(isadev); | |
747c70af | 430 | |
d1eebf4e | 431 | qdev_connect_gpio_out(dev, 0, irq_set[2]); |
747c70af | 432 | for (i = 0 ; i < 8; i++) { |
d1eebf4e | 433 | irq_set[i + 8] = qdev_get_gpio_in(dev, i); |
747c70af JK |
434 | } |
435 | ||
29bb5317 | 436 | slave_pic = PIC_COMMON(dev); |
c17725f4 | 437 | |
747c70af JK |
438 | return irq_set; |
439 | } | |
440 | ||
8f04ee08 AL |
441 | static void i8259_class_init(ObjectClass *klass, void *data) |
442 | { | |
d2628b7d | 443 | PICClass *k = PIC_CLASS(klass); |
39bffca2 | 444 | DeviceClass *dc = DEVICE_CLASS(klass); |
8f04ee08 | 445 | |
bf853881 | 446 | device_class_set_parent_realize(dc, pic_realize, &k->parent_realize); |
39bffca2 | 447 | dc->reset = pic_reset; |
8f04ee08 AL |
448 | } |
449 | ||
8c43a6f0 | 450 | static const TypeInfo i8259_info = { |
d1eebf4e | 451 | .name = TYPE_I8259, |
39bffca2 AL |
452 | .instance_size = sizeof(PICCommonState), |
453 | .parent = TYPE_PIC_COMMON, | |
8f04ee08 | 454 | .class_init = i8259_class_init, |
d2628b7d | 455 | .class_size = sizeof(PICClass), |
747c70af JK |
456 | }; |
457 | ||
83f7d43a | 458 | static void pic_register_types(void) |
747c70af | 459 | { |
39bffca2 | 460 | type_register_static(&i8259_info); |
80cabfad | 461 | } |
512709f5 | 462 | |
83f7d43a | 463 | type_init(pic_register_types) |