]> Git Repo - qemu.git/blame - hw/nvram/fw_cfg.c
hw/usb/tusb6010: Convert away from old_mmio
[qemu.git] / hw / nvram / fw_cfg.c
CommitLineData
3cce6243
BS
1/*
2 * QEMU Firmware configuration device emulation
3 *
4 * Copyright (c) 2008 Gleb Natapov
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
922a01a0 24
0430891c 25#include "qemu/osdep.h"
83c9f4ca 26#include "hw/hw.h"
9c17d615 27#include "sysemu/sysemu.h"
a4c0d1de 28#include "sysemu/dma.h"
cfc58cf3 29#include "hw/boards.h"
0d09e41a
PB
30#include "hw/isa/isa.h"
31#include "hw/nvram/fw_cfg.h"
83c9f4ca 32#include "hw/sysbus.h"
f6e35343 33#include "trace.h"
1de7afc9 34#include "qemu/error-report.h"
922a01a0 35#include "qemu/option.h"
1de7afc9 36#include "qemu/config-file.h"
f348b6d1 37#include "qemu/cutils.h"
e12f3a13 38#include "qapi/error.h"
3cce6243 39
a5b3ebfd
LE
40#define FW_CFG_FILE_SLOTS_DFLT 0x20
41
a4c0d1de
MM
42/* FW_CFG_VERSION bits */
43#define FW_CFG_VERSION 0x01
44#define FW_CFG_VERSION_DMA 0x02
45
46/* FW_CFG_DMA_CONTROL bits */
47#define FW_CFG_DMA_CTL_ERROR 0x01
48#define FW_CFG_DMA_CTL_READ 0x02
49#define FW_CFG_DMA_CTL_SKIP 0x04
50#define FW_CFG_DMA_CTL_SELECT 0x08
baf2d5bf 51#define FW_CFG_DMA_CTL_WRITE 0x10
a4c0d1de 52
2cc06a88
KC
53#define FW_CFG_DMA_SIGNATURE 0x51454d5520434647ULL /* "QEMU CFG" */
54
39736e18 55struct FWCfgEntry {
ff06108b 56 uint32_t len;
baf2d5bf 57 bool allow_write;
3cce6243
BS
58 uint8_t *data;
59 void *callback_opaque;
6f6f4aec 60 FWCfgCallback select_cb;
5f9252f7 61 FWCfgWriteCallback write_cb;
5712db6a
LE
62};
63
3d3b8303
WX
64#define JPG_FILE 0
65#define BMP_FILE 1
66
3d1bba20 67static char *read_splashfile(char *filename, gsize *file_sizep,
d09acb9b 68 int *file_typep)
3d3b8303 69{
9477c87e
PB
70 GError *err = NULL;
71 gboolean res;
72 gchar *content;
9f8863eb
MA
73 int file_type;
74 unsigned int filehead;
3d3b8303
WX
75 int bmp_bpp;
76
d09acb9b 77 res = g_file_get_contents(filename, &content, file_sizep, &err);
9477c87e
PB
78 if (res == FALSE) {
79 error_report("failed to read splash file '%s'", filename);
80 g_error_free(err);
81 return NULL;
3d3b8303 82 }
9477c87e 83
3d3b8303 84 /* check file size */
9477c87e
PB
85 if (*file_sizep < 30) {
86 goto error;
3d3b8303 87 }
9477c87e 88
3d3b8303 89 /* check magic ID */
9477c87e
PB
90 filehead = ((content[0] & 0xff) + (content[1] << 8)) & 0xffff;
91 if (filehead == 0xd8ff) {
3d3b8303 92 file_type = JPG_FILE;
9477c87e
PB
93 } else if (filehead == 0x4d42) {
94 file_type = BMP_FILE;
3d3b8303 95 } else {
9477c87e 96 goto error;
3d3b8303 97 }
9477c87e 98
3d3b8303
WX
99 /* check BMP bpp */
100 if (file_type == BMP_FILE) {
9477c87e 101 bmp_bpp = (content[28] + (content[29] << 8)) & 0xffff;
3d3b8303 102 if (bmp_bpp != 24) {
9477c87e 103 goto error;
3d3b8303
WX
104 }
105 }
9477c87e 106
3d3b8303 107 /* return values */
3d3b8303 108 *file_typep = file_type;
9477c87e
PB
109
110 return content;
111
112error:
113 error_report("splash file '%s' format not recognized; must be JPEG "
114 "or 24 bit BMP", filename);
115 g_free(content);
116 return NULL;
3d3b8303
WX
117}
118
119static void fw_cfg_bootsplash(FWCfgState *s)
120{
121 int boot_splash_time = -1;
122 const char *boot_splash_filename = NULL;
123 char *p;
9477c87e 124 char *filename, *file_data;
3d1bba20 125 gsize file_size;
9f8863eb 126 int file_type;
3d3b8303
WX
127 const char *temp;
128
129 /* get user configuration */
130 QemuOptsList *plist = qemu_find_opts("boot-opts");
131 QemuOpts *opts = QTAILQ_FIRST(&plist->head);
132 if (opts != NULL) {
133 temp = qemu_opt_get(opts, "splash");
134 if (temp != NULL) {
135 boot_splash_filename = temp;
136 }
137 temp = qemu_opt_get(opts, "splash-time");
138 if (temp != NULL) {
139 p = (char *)temp;
ec8193a0 140 boot_splash_time = strtol(p, &p, 10);
3d3b8303
WX
141 }
142 }
143
144 /* insert splash time if user configurated */
145 if (boot_splash_time >= 0) {
146 /* validate the input */
147 if (boot_splash_time > 0xffff) {
148 error_report("splash time is big than 65535, force it to 65535.");
149 boot_splash_time = 0xffff;
150 }
151 /* use little endian format */
152 qemu_extra_params_fw[0] = (uint8_t)(boot_splash_time & 0xff);
153 qemu_extra_params_fw[1] = (uint8_t)((boot_splash_time >> 8) & 0xff);
154 fw_cfg_add_file(s, "etc/boot-menu-wait", qemu_extra_params_fw, 2);
155 }
156
157 /* insert splash file if user configurated */
158 if (boot_splash_filename != NULL) {
159 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, boot_splash_filename);
160 if (filename == NULL) {
161 error_report("failed to find file '%s'.", boot_splash_filename);
162 return;
163 }
9477c87e
PB
164
165 /* loading file data */
166 file_data = read_splashfile(filename, &file_size, &file_type);
167 if (file_data == NULL) {
7267c094 168 g_free(filename);
3d3b8303
WX
169 return;
170 }
ef1e1e07 171 g_free(boot_splash_filedata);
9477c87e 172 boot_splash_filedata = (uint8_t *)file_data;
3d3b8303 173 boot_splash_filedata_size = file_size;
9477c87e 174
3d3b8303
WX
175 /* insert data */
176 if (file_type == JPG_FILE) {
177 fw_cfg_add_file(s, "bootsplash.jpg",
178 boot_splash_filedata, boot_splash_filedata_size);
179 } else {
180 fw_cfg_add_file(s, "bootsplash.bmp",
181 boot_splash_filedata, boot_splash_filedata_size);
182 }
7267c094 183 g_free(filename);
3d3b8303
WX
184 }
185}
186
ac05f349
AK
187static void fw_cfg_reboot(FWCfgState *s)
188{
189 int reboot_timeout = -1;
190 char *p;
191 const char *temp;
192
193 /* get user configuration */
194 QemuOptsList *plist = qemu_find_opts("boot-opts");
195 QemuOpts *opts = QTAILQ_FIRST(&plist->head);
196 if (opts != NULL) {
197 temp = qemu_opt_get(opts, "reboot-timeout");
198 if (temp != NULL) {
199 p = (char *)temp;
ec8193a0 200 reboot_timeout = strtol(p, &p, 10);
ac05f349
AK
201 }
202 }
203 /* validate the input */
204 if (reboot_timeout > 0xffff) {
205 error_report("reboot timeout is larger than 65535, force it to 65535.");
206 reboot_timeout = 0xffff;
207 }
208 fw_cfg_add_file(s, "etc/boot-fail-wait", g_memdup(&reboot_timeout, 4), 4);
209}
210
3cce6243
BS
211static void fw_cfg_write(FWCfgState *s, uint8_t value)
212{
023e3148 213 /* nothing, write support removed in QEMU v2.4+ */
3cce6243
BS
214}
215
e12f3a13
LE
216static inline uint16_t fw_cfg_file_slots(const FWCfgState *s)
217{
218 return s->file_slots;
219}
220
221/* Note: this function returns an exclusive limit. */
222static inline uint32_t fw_cfg_max_entry(const FWCfgState *s)
223{
224 return FW_CFG_FILE_FIRST + fw_cfg_file_slots(s);
225}
226
3cce6243
BS
227static int fw_cfg_select(FWCfgState *s, uint16_t key)
228{
3bef7e8a
GS
229 int arch, ret;
230 FWCfgEntry *e;
3cce6243
BS
231
232 s->cur_offset = 0;
e12f3a13 233 if ((key & FW_CFG_ENTRY_MASK) >= fw_cfg_max_entry(s)) {
3cce6243
BS
234 s->cur_entry = FW_CFG_INVALID;
235 ret = 0;
236 } else {
237 s->cur_entry = key;
238 ret = 1;
3bef7e8a
GS
239 /* entry successfully selected, now run callback if present */
240 arch = !!(key & FW_CFG_ARCH_LOCAL);
241 e = &s->entries[arch][key & FW_CFG_ENTRY_MASK];
6f6f4aec
MAL
242 if (e->select_cb) {
243 e->select_cb(e->callback_opaque);
3bef7e8a 244 }
3cce6243
BS
245 }
246
f6e35343 247 trace_fw_cfg_select(s, key, ret);
3cce6243
BS
248 return ret;
249}
250
38bf2093
GS
251static uint64_t fw_cfg_data_read(void *opaque, hwaddr addr, unsigned size)
252{
253 FWCfgState *s = opaque;
254 int arch = !!(s->cur_entry & FW_CFG_ARCH_LOCAL);
255 FWCfgEntry *e = (s->cur_entry == FW_CFG_INVALID) ? NULL :
256 &s->entries[arch][s->cur_entry & FW_CFG_ENTRY_MASK];
257 uint64_t value = 0;
258
259 assert(size > 0 && size <= sizeof(value));
260 if (s->cur_entry != FW_CFG_INVALID && e->data && s->cur_offset < e->len) {
261 /* The least significant 'size' bytes of the return value are
262 * expected to contain a string preserving portion of the item
263 * data, padded with zeros on the right in case we run out early.
264 * In technical terms, we're composing the host-endian representation
265 * of the big endian interpretation of the fw_cfg string.
266 */
267 do {
268 value = (value << 8) | e->data[s->cur_offset++];
269 } while (--size && s->cur_offset < e->len);
270 /* If size is still not zero, we *did* run out early, so continue
271 * left-shifting, to add the appropriate number of padding zeros
272 * on the right.
273 */
274 value <<= 8 * size;
275 }
276
277 trace_fw_cfg_read(s, value);
278 return value;
279}
280
a8170e5e 281static void fw_cfg_data_mem_write(void *opaque, hwaddr addr,
561e1827 282 uint64_t value, unsigned size)
3cce6243 283{
cfaadf0e 284 FWCfgState *s = opaque;
36b62ae6 285 unsigned i = size;
cfaadf0e 286
36b62ae6
LE
287 do {
288 fw_cfg_write(s, value >> (8 * --i));
289 } while (i);
cfaadf0e
LE
290}
291
a4c0d1de
MM
292static void fw_cfg_dma_transfer(FWCfgState *s)
293{
294 dma_addr_t len;
295 FWCfgDmaAccess dma;
296 int arch;
297 FWCfgEntry *e;
baf2d5bf 298 int read = 0, write = 0;
a4c0d1de
MM
299 dma_addr_t dma_addr;
300
301 /* Reset the address before the next access */
302 dma_addr = s->dma_addr;
303 s->dma_addr = 0;
304
305 if (dma_memory_read(s->dma_as, dma_addr, &dma, sizeof(dma))) {
306 stl_be_dma(s->dma_as, dma_addr + offsetof(FWCfgDmaAccess, control),
307 FW_CFG_DMA_CTL_ERROR);
308 return;
309 }
310
311 dma.address = be64_to_cpu(dma.address);
312 dma.length = be32_to_cpu(dma.length);
313 dma.control = be32_to_cpu(dma.control);
314
315 if (dma.control & FW_CFG_DMA_CTL_SELECT) {
316 fw_cfg_select(s, dma.control >> 16);
317 }
318
319 arch = !!(s->cur_entry & FW_CFG_ARCH_LOCAL);
66f8fd9d
GS
320 e = (s->cur_entry == FW_CFG_INVALID) ? NULL :
321 &s->entries[arch][s->cur_entry & FW_CFG_ENTRY_MASK];
a4c0d1de
MM
322
323 if (dma.control & FW_CFG_DMA_CTL_READ) {
324 read = 1;
baf2d5bf
MT
325 write = 0;
326 } else if (dma.control & FW_CFG_DMA_CTL_WRITE) {
327 read = 0;
328 write = 1;
a4c0d1de
MM
329 } else if (dma.control & FW_CFG_DMA_CTL_SKIP) {
330 read = 0;
baf2d5bf 331 write = 0;
a4c0d1de
MM
332 } else {
333 dma.length = 0;
334 }
335
336 dma.control = 0;
337
338 while (dma.length > 0 && !(dma.control & FW_CFG_DMA_CTL_ERROR)) {
339 if (s->cur_entry == FW_CFG_INVALID || !e->data ||
340 s->cur_offset >= e->len) {
341 len = dma.length;
342
343 /* If the access is not a read access, it will be a skip access,
344 * tested before.
345 */
346 if (read) {
347 if (dma_memory_set(s->dma_as, dma.address, 0, len)) {
348 dma.control |= FW_CFG_DMA_CTL_ERROR;
349 }
350 }
baf2d5bf
MT
351 if (write) {
352 dma.control |= FW_CFG_DMA_CTL_ERROR;
353 }
a4c0d1de
MM
354 } else {
355 if (dma.length <= (e->len - s->cur_offset)) {
356 len = dma.length;
357 } else {
358 len = (e->len - s->cur_offset);
359 }
360
a4c0d1de
MM
361 /* If the access is not a read access, it will be a skip access,
362 * tested before.
363 */
364 if (read) {
365 if (dma_memory_write(s->dma_as, dma.address,
366 &e->data[s->cur_offset], len)) {
367 dma.control |= FW_CFG_DMA_CTL_ERROR;
368 }
369 }
baf2d5bf
MT
370 if (write) {
371 if (!e->allow_write ||
372 len != dma.length ||
373 dma_memory_read(s->dma_as, dma.address,
374 &e->data[s->cur_offset], len)) {
375 dma.control |= FW_CFG_DMA_CTL_ERROR;
5f9252f7
MAL
376 } else if (e->write_cb) {
377 e->write_cb(e->callback_opaque, s->cur_offset, len);
baf2d5bf
MT
378 }
379 }
a4c0d1de
MM
380
381 s->cur_offset += len;
382 }
383
384 dma.address += len;
385 dma.length -= len;
386
387 }
388
389 stl_be_dma(s->dma_as, dma_addr + offsetof(FWCfgDmaAccess, control),
390 dma.control);
391
392 trace_fw_cfg_read(s, 0);
393}
394
2cc06a88
KC
395static uint64_t fw_cfg_dma_mem_read(void *opaque, hwaddr addr,
396 unsigned size)
397{
398 /* Return a signature value (and handle various read sizes) */
399 return extract64(FW_CFG_DMA_SIGNATURE, (8 - addr - size) * 8, size * 8);
400}
401
a4c0d1de
MM
402static void fw_cfg_dma_mem_write(void *opaque, hwaddr addr,
403 uint64_t value, unsigned size)
404{
405 FWCfgState *s = opaque;
406
407 if (size == 4) {
408 if (addr == 0) {
409 /* FWCfgDmaAccess high address */
410 s->dma_addr = value << 32;
411 } else if (addr == 4) {
412 /* FWCfgDmaAccess low address */
413 s->dma_addr |= value;
414 fw_cfg_dma_transfer(s);
415 }
416 } else if (size == 8 && addr == 0) {
417 s->dma_addr = value;
418 fw_cfg_dma_transfer(s);
419 }
420}
421
422static bool fw_cfg_dma_mem_valid(void *opaque, hwaddr addr,
423 unsigned size, bool is_write)
424{
2cc06a88
KC
425 return !is_write || ((size == 4 && (addr == 0 || addr == 4)) ||
426 (size == 8 && addr == 0));
a4c0d1de
MM
427}
428
cfaadf0e
LE
429static bool fw_cfg_data_mem_valid(void *opaque, hwaddr addr,
430 unsigned size, bool is_write)
431{
432 return addr == 0;
3cce6243
BS
433}
434
a8170e5e 435static void fw_cfg_ctl_mem_write(void *opaque, hwaddr addr,
561e1827 436 uint64_t value, unsigned size)
3cce6243
BS
437{
438 fw_cfg_select(opaque, (uint16_t)value);
439}
440
a8170e5e 441static bool fw_cfg_ctl_mem_valid(void *opaque, hwaddr addr,
561e1827 442 unsigned size, bool is_write)
3cce6243 443{
561e1827 444 return is_write && size == 2;
3cce6243
BS
445}
446
a8170e5e 447static void fw_cfg_comb_write(void *opaque, hwaddr addr,
561e1827 448 uint64_t value, unsigned size)
3cce6243 449{
561e1827
AK
450 switch (size) {
451 case 1:
452 fw_cfg_write(opaque, (uint8_t)value);
453 break;
454 case 2:
455 fw_cfg_select(opaque, (uint16_t)value);
456 break;
457 }
3cce6243
BS
458}
459
a8170e5e 460static bool fw_cfg_comb_valid(void *opaque, hwaddr addr,
561e1827
AK
461 unsigned size, bool is_write)
462{
463 return (size == 1) || (is_write && size == 2);
464}
3cce6243 465
561e1827
AK
466static const MemoryRegionOps fw_cfg_ctl_mem_ops = {
467 .write = fw_cfg_ctl_mem_write,
d789c845 468 .endianness = DEVICE_BIG_ENDIAN,
561e1827 469 .valid.accepts = fw_cfg_ctl_mem_valid,
3cce6243
BS
470};
471
561e1827 472static const MemoryRegionOps fw_cfg_data_mem_ops = {
38bf2093 473 .read = fw_cfg_data_read,
561e1827 474 .write = fw_cfg_data_mem_write,
d789c845 475 .endianness = DEVICE_BIG_ENDIAN,
561e1827
AK
476 .valid = {
477 .min_access_size = 1,
478 .max_access_size = 1,
cfaadf0e 479 .accepts = fw_cfg_data_mem_valid,
561e1827 480 },
3cce6243
BS
481};
482
561e1827 483static const MemoryRegionOps fw_cfg_comb_mem_ops = {
6c8d56a2 484 .read = fw_cfg_data_read,
561e1827 485 .write = fw_cfg_comb_write,
6fdf98f2 486 .endianness = DEVICE_LITTLE_ENDIAN,
561e1827 487 .valid.accepts = fw_cfg_comb_valid,
3cce6243
BS
488};
489
a4c0d1de 490static const MemoryRegionOps fw_cfg_dma_mem_ops = {
2cc06a88 491 .read = fw_cfg_dma_mem_read,
a4c0d1de
MM
492 .write = fw_cfg_dma_mem_write,
493 .endianness = DEVICE_BIG_ENDIAN,
494 .valid.accepts = fw_cfg_dma_mem_valid,
495 .valid.max_access_size = 8,
496 .impl.max_access_size = 8,
497};
498
3a5c16fc 499static void fw_cfg_reset(DeviceState *d)
3cce6243 500{
2ce92a11 501 FWCfgState *s = FW_CFG(d);
3cce6243 502
3bef7e8a
GS
503 /* we never register a read callback for FW_CFG_SIGNATURE */
504 fw_cfg_select(s, FW_CFG_SIGNATURE);
3cce6243
BS
505}
506
ff06108b
JQ
507/* Save restore 32 bit int as uint16_t
508 This is a Big hack, but it is how the old state did it.
509 Or we broke compatibility in the state, or we can't use struct tm
510 */
511
2c21ee76
JD
512static int get_uint32_as_uint16(QEMUFile *f, void *pv, size_t size,
513 VMStateField *field)
ff06108b
JQ
514{
515 uint32_t *v = pv;
516 *v = qemu_get_be16(f);
517 return 0;
518}
519
2c21ee76
JD
520static int put_unused(QEMUFile *f, void *pv, size_t size, VMStateField *field,
521 QJSON *vmdesc)
ff06108b 522{
66c80e75 523 fprintf(stderr, "uint32_as_uint16 is only used for backward compatibility.\n");
ff06108b 524 fprintf(stderr, "This functions shouldn't be called.\n");
2c21ee76
JD
525
526 return 0;
ff06108b
JQ
527}
528
d05ac8fa 529static const VMStateInfo vmstate_hack_uint32_as_uint16 = {
ff06108b
JQ
530 .name = "int32_as_uint16",
531 .get = get_uint32_as_uint16,
532 .put = put_unused,
533};
534
535#define VMSTATE_UINT16_HACK(_f, _s, _t) \
536 VMSTATE_SINGLE_TEST(_f, _s, _t, 0, vmstate_hack_uint32_as_uint16, uint32_t)
537
538
539static bool is_version_1(void *opaque, int version_id)
540{
541 return version_id == 1;
542}
543
b2a575a1 544bool fw_cfg_dma_enabled(void *opaque)
a4c0d1de
MM
545{
546 FWCfgState *s = opaque;
547
548 return s->dma_enabled;
549}
550
551static const VMStateDescription vmstate_fw_cfg_dma = {
552 .name = "fw_cfg/dma",
553 .needed = fw_cfg_dma_enabled,
554 .fields = (VMStateField[]) {
555 VMSTATE_UINT64(dma_addr, FWCfgState),
556 VMSTATE_END_OF_LIST()
557 },
558};
559
7d2edd40
JQ
560static const VMStateDescription vmstate_fw_cfg = {
561 .name = "fw_cfg",
ff06108b 562 .version_id = 2,
7d2edd40 563 .minimum_version_id = 1,
d49805ae 564 .fields = (VMStateField[]) {
7d2edd40 565 VMSTATE_UINT16(cur_entry, FWCfgState),
ff06108b
JQ
566 VMSTATE_UINT16_HACK(cur_offset, FWCfgState, is_version_1),
567 VMSTATE_UINT32_V(cur_offset, FWCfgState, 2),
7d2edd40 568 VMSTATE_END_OF_LIST()
a4c0d1de
MM
569 },
570 .subsections = (const VMStateDescription*[]) {
571 &vmstate_fw_cfg_dma,
572 NULL,
7d2edd40
JQ
573 }
574};
3cce6243 575
6f6f4aec
MAL
576static void fw_cfg_add_bytes_callback(FWCfgState *s, uint16_t key,
577 FWCfgCallback select_cb,
5f9252f7 578 FWCfgWriteCallback write_cb,
6f6f4aec
MAL
579 void *callback_opaque,
580 void *data, size_t len,
581 bool read_only)
3cce6243 582{
3cce6243
BS
583 int arch = !!(key & FW_CFG_ARCH_LOCAL);
584
585 key &= FW_CFG_ENTRY_MASK;
586
e12f3a13 587 assert(key < fw_cfg_max_entry(s) && len < UINT32_MAX);
0f9b2141 588 assert(s->entries[arch][key].data == NULL); /* avoid key conflict */
3cce6243
BS
589
590 s->entries[arch][key].data = data;
089da572 591 s->entries[arch][key].len = (uint32_t)len;
6f6f4aec 592 s->entries[arch][key].select_cb = select_cb;
5f9252f7 593 s->entries[arch][key].write_cb = write_cb;
d87072ce 594 s->entries[arch][key].callback_opaque = callback_opaque;
baf2d5bf 595 s->entries[arch][key].allow_write = !read_only;
d87072ce
MT
596}
597
bdbb5b17
GA
598static void *fw_cfg_modify_bytes_read(FWCfgState *s, uint16_t key,
599 void *data, size_t len)
600{
601 void *ptr;
602 int arch = !!(key & FW_CFG_ARCH_LOCAL);
603
604 key &= FW_CFG_ENTRY_MASK;
605
e12f3a13 606 assert(key < fw_cfg_max_entry(s) && len < UINT32_MAX);
bdbb5b17
GA
607
608 /* return the old data to the function caller, avoid memory leak */
609 ptr = s->entries[arch][key].data;
610 s->entries[arch][key].data = data;
611 s->entries[arch][key].len = len;
612 s->entries[arch][key].callback_opaque = NULL;
baf2d5bf 613 s->entries[arch][key].allow_write = false;
bdbb5b17
GA
614
615 return ptr;
616}
617
d87072ce
MT
618void fw_cfg_add_bytes(FWCfgState *s, uint16_t key, void *data, size_t len)
619{
5f9252f7 620 fw_cfg_add_bytes_callback(s, key, NULL, NULL, NULL, data, len, true);
3cce6243
BS
621}
622
44687f75
MA
623void fw_cfg_add_string(FWCfgState *s, uint16_t key, const char *value)
624{
625 size_t sz = strlen(value) + 1;
626
e7ae771f 627 fw_cfg_add_bytes(s, key, g_memdup(value, sz), sz);
44687f75
MA
628}
629
4cad3867 630void fw_cfg_add_i16(FWCfgState *s, uint16_t key, uint16_t value)
3cce6243
BS
631{
632 uint16_t *copy;
633
7267c094 634 copy = g_malloc(sizeof(value));
3cce6243 635 *copy = cpu_to_le16(value);
089da572 636 fw_cfg_add_bytes(s, key, copy, sizeof(value));
3cce6243
BS
637}
638
1edd34b6
GS
639void fw_cfg_modify_i16(FWCfgState *s, uint16_t key, uint16_t value)
640{
641 uint16_t *copy, *old;
642
643 copy = g_malloc(sizeof(value));
644 *copy = cpu_to_le16(value);
645 old = fw_cfg_modify_bytes_read(s, key, copy, sizeof(value));
646 g_free(old);
647}
648
4cad3867 649void fw_cfg_add_i32(FWCfgState *s, uint16_t key, uint32_t value)
3cce6243
BS
650{
651 uint32_t *copy;
652
7267c094 653 copy = g_malloc(sizeof(value));
3cce6243 654 *copy = cpu_to_le32(value);
089da572 655 fw_cfg_add_bytes(s, key, copy, sizeof(value));
3cce6243
BS
656}
657
4cad3867 658void fw_cfg_add_i64(FWCfgState *s, uint16_t key, uint64_t value)
3cce6243
BS
659{
660 uint64_t *copy;
661
7267c094 662 copy = g_malloc(sizeof(value));
3cce6243 663 *copy = cpu_to_le64(value);
089da572 664 fw_cfg_add_bytes(s, key, copy, sizeof(value));
3cce6243
BS
665}
666
bab47d9a
GH
667void fw_cfg_set_order_override(FWCfgState *s, int order)
668{
669 assert(s->fw_cfg_order_override == 0);
670 s->fw_cfg_order_override = order;
671}
672
673void fw_cfg_reset_order_override(FWCfgState *s)
674{
675 assert(s->fw_cfg_order_override != 0);
676 s->fw_cfg_order_override = 0;
677}
678
679/*
680 * This is the legacy order list. For legacy systems, files are in
681 * the fw_cfg in the order defined below, by the "order" value. Note
682 * that some entries (VGA ROMs, NIC option ROMS, etc.) go into a
683 * specific area, but there may be more than one and they occur in the
684 * order that the user specifies them on the command line. Those are
685 * handled in a special manner, using the order override above.
686 *
687 * For non-legacy, the files are sorted by filename to avoid this kind
688 * of complexity in the future.
689 *
690 * This is only for x86, other arches don't implement versioning so
691 * they won't set legacy mode.
692 */
693static struct {
694 const char *name;
695 int order;
696} fw_cfg_order[] = {
697 { "etc/boot-menu-wait", 10 },
698 { "bootsplash.jpg", 11 },
699 { "bootsplash.bmp", 12 },
700 { "etc/boot-fail-wait", 15 },
701 { "etc/smbios/smbios-tables", 20 },
702 { "etc/smbios/smbios-anchor", 30 },
703 { "etc/e820", 40 },
704 { "etc/reserved-memory-end", 50 },
705 { "genroms/kvmvapic.bin", 55 },
706 { "genroms/linuxboot.bin", 60 },
707 { }, /* VGA ROMs from pc_vga_init come here, 70. */
708 { }, /* NIC option ROMs from pc_nic_init come here, 80. */
709 { "etc/system-states", 90 },
710 { }, /* User ROMs come here, 100. */
711 { }, /* Device FW comes here, 110. */
712 { "etc/extra-pci-roots", 120 },
713 { "etc/acpi/tables", 130 },
714 { "etc/table-loader", 140 },
715 { "etc/tpm/log", 150 },
716 { "etc/acpi/rsdp", 160 },
717 { "bootorder", 170 },
718
719#define FW_CFG_ORDER_OVERRIDE_LAST 200
720};
721
722static int get_fw_cfg_order(FWCfgState *s, const char *name)
723{
724 int i;
725
a8d38f3b
C
726 if (s->fw_cfg_order_override > 0) {
727 return s->fw_cfg_order_override;
728 }
bab47d9a
GH
729
730 for (i = 0; i < ARRAY_SIZE(fw_cfg_order); i++) {
a8d38f3b
C
731 if (fw_cfg_order[i].name == NULL) {
732 continue;
733 }
734
735 if (strcmp(name, fw_cfg_order[i].name) == 0) {
736 return fw_cfg_order[i].order;
737 }
bab47d9a 738 }
a8d38f3b 739
bab47d9a 740 /* Stick unknown stuff at the end. */
3dc6f869 741 warn_report("Unknown firmware file in legacy mode: %s", name);
bab47d9a
GH
742 return FW_CFG_ORDER_OVERRIDE_LAST;
743}
744
d87072ce 745void fw_cfg_add_file_callback(FWCfgState *s, const char *filename,
6f6f4aec 746 FWCfgCallback select_cb,
5f9252f7 747 FWCfgWriteCallback write_cb,
6f6f4aec 748 void *callback_opaque,
baf2d5bf 749 void *data, size_t len, bool read_only)
abe147e0 750{
bab47d9a 751 int i, index, count;
089da572 752 size_t dsize;
bab47d9a
GH
753 MachineClass *mc = MACHINE_GET_CLASS(qdev_get_machine());
754 int order = 0;
abe147e0
GH
755
756 if (!s->files) {
e12f3a13 757 dsize = sizeof(uint32_t) + sizeof(FWCfgFile) * fw_cfg_file_slots(s);
7267c094 758 s->files = g_malloc0(dsize);
089da572 759 fw_cfg_add_bytes(s, FW_CFG_FILE_DIR, s->files, dsize);
abe147e0
GH
760 }
761
bab47d9a 762 count = be32_to_cpu(s->files->count);
e12f3a13 763 assert(count < fw_cfg_file_slots(s));
bab47d9a
GH
764
765 /* Find the insertion point. */
766 if (mc->legacy_fw_cfg_order) {
767 /*
768 * Sort by order. For files with the same order, we keep them
769 * in the sequence in which they were added.
770 */
771 order = get_fw_cfg_order(s, filename);
772 for (index = count;
773 index > 0 && order < s->entry_order[index - 1];
774 index--);
775 } else {
776 /* Sort by file name. */
777 for (index = count;
778 index > 0 && strcmp(filename, s->files->f[index - 1].name) < 0;
779 index--);
780 }
781
782 /*
783 * Move all the entries from the index point and after down one
784 * to create a slot for the new entry. Because calculations are
785 * being done with the index, make it so that "i" is the current
786 * index and "i - 1" is the one being copied from, thus the
787 * unusual start and end in the for statement.
788 */
d6b6abc5 789 for (i = count; i > index; i--) {
bab47d9a
GH
790 s->files->f[i] = s->files->f[i - 1];
791 s->files->f[i].select = cpu_to_be16(FW_CFG_FILE_FIRST + i);
792 s->entries[0][FW_CFG_FILE_FIRST + i] =
793 s->entries[0][FW_CFG_FILE_FIRST + i - 1];
794 s->entry_order[i] = s->entry_order[i - 1];
795 }
796
797 memset(&s->files->f[index], 0, sizeof(FWCfgFile));
798 memset(&s->entries[0][FW_CFG_FILE_FIRST + index], 0, sizeof(FWCfgEntry));
abe147e0 799
bab47d9a
GH
800 pstrcpy(s->files->f[index].name, sizeof(s->files->f[index].name), filename);
801 for (i = 0; i <= count; i++) {
802 if (i != index &&
803 strcmp(s->files->f[index].name, s->files->f[i].name) == 0) {
0eb973f9
GS
804 error_report("duplicate fw_cfg file name: %s",
805 s->files->f[index].name);
806 exit(1);
de9352bc 807 }
abe147e0 808 }
de9352bc 809
6f6f4aec 810 fw_cfg_add_bytes_callback(s, FW_CFG_FILE_FIRST + index,
5f9252f7 811 select_cb, write_cb,
6f6f4aec
MAL
812 callback_opaque, data, len,
813 read_only);
0eb973f9 814
abe147e0
GH
815 s->files->f[index].size = cpu_to_be32(len);
816 s->files->f[index].select = cpu_to_be16(FW_CFG_FILE_FIRST + index);
bab47d9a 817 s->entry_order[index] = order;
f6e35343 818 trace_fw_cfg_add_file(s, index, s->files->f[index].name, len);
abe147e0 819
bab47d9a 820 s->files->count = cpu_to_be32(count+1);
abe147e0
GH
821}
822
d87072ce
MT
823void fw_cfg_add_file(FWCfgState *s, const char *filename,
824 void *data, size_t len)
825{
5f9252f7 826 fw_cfg_add_file_callback(s, filename, NULL, NULL, NULL, data, len, true);
d87072ce
MT
827}
828
bdbb5b17
GA
829void *fw_cfg_modify_file(FWCfgState *s, const char *filename,
830 void *data, size_t len)
831{
832 int i, index;
f3b37668 833 void *ptr = NULL;
bdbb5b17
GA
834
835 assert(s->files);
836
837 index = be32_to_cpu(s->files->count);
bdbb5b17
GA
838
839 for (i = 0; i < index; i++) {
840 if (strcmp(filename, s->files->f[i].name) == 0) {
f3b37668
GA
841 ptr = fw_cfg_modify_bytes_read(s, FW_CFG_FILE_FIRST + i,
842 data, len);
843 s->files->f[i].size = cpu_to_be32(len);
844 return ptr;
bdbb5b17
GA
845 }
846 }
d6b6abc5
MA
847
848 assert(index < fw_cfg_file_slots(s));
849
bdbb5b17 850 /* add new one */
5f9252f7 851 fw_cfg_add_file_callback(s, filename, NULL, NULL, NULL, data, len, true);
bdbb5b17
GA
852 return NULL;
853}
854
855static void fw_cfg_machine_reset(void *opaque)
962630f2 856{
bdbb5b17 857 void *ptr;
0e7a7592 858 size_t len;
bdbb5b17 859 FWCfgState *s = opaque;
30e32af7 860 char *bootindex = get_boot_devices_list(&len, false);
962630f2 861
bdbb5b17
GA
862 ptr = fw_cfg_modify_file(s, "bootorder", (uint8_t *)bootindex, len);
863 g_free(ptr);
864}
865
866static void fw_cfg_machine_ready(struct Notifier *n, void *data)
867{
868 FWCfgState *s = container_of(n, FWCfgState, machine_ready);
869 qemu_register_reset(fw_cfg_machine_reset, s);
962630f2
GN
870}
871
3cce6243 872
3a5c16fc 873
38f3adc3 874static void fw_cfg_common_realize(DeviceState *dev, Error **errp)
5712db6a
LE
875{
876 FWCfgState *s = FW_CFG(dev);
cfc58cf3 877 MachineState *machine = MACHINE(qdev_get_machine());
3c1aa733 878 uint32_t version = FW_CFG_VERSION;
3cce6243 879
38f3adc3
MCA
880 if (!fw_cfg_find()) {
881 error_setg(errp, "at most one %s device is permitted", TYPE_FW_CFG);
882 return;
883 }
10a584b2 884
089da572 885 fw_cfg_add_bytes(s, FW_CFG_SIGNATURE, (char *)"QEMU", 4);
9c5ce8db 886 fw_cfg_add_bytes(s, FW_CFG_UUID, &qemu_uuid, 16);
cfc58cf3 887 fw_cfg_add_i16(s, FW_CFG_NOGRAPHIC, (uint16_t)!machine->enable_graphics);
95387491 888 fw_cfg_add_i16(s, FW_CFG_BOOT_MENU, (uint16_t)boot_menu);
3d3b8303 889 fw_cfg_bootsplash(s);
ac05f349 890 fw_cfg_reboot(s);
962630f2 891
3c1aa733
MCA
892 if (s->dma_enabled) {
893 version |= FW_CFG_VERSION_DMA;
894 }
895
896 fw_cfg_add_i32(s, FW_CFG_ID, version);
897
962630f2
GN
898 s->machine_ready.notify = fw_cfg_machine_ready;
899 qemu_add_machine_init_done_notifier(&s->machine_ready);
3cce6243 900}
3a5c16fc 901
a4c0d1de
MM
902FWCfgState *fw_cfg_init_io_dma(uint32_t iobase, uint32_t dma_iobase,
903 AddressSpace *dma_as)
3a5c16fc 904{
5712db6a 905 DeviceState *dev;
91685323
MCA
906 SysBusDevice *sbd;
907 FWCfgIoState *ios;
a4c0d1de 908 FWCfgState *s;
e6915b5f 909 bool dma_requested = dma_iobase && dma_as;
3a5c16fc 910
5712db6a 911 dev = qdev_create(NULL, TYPE_FW_CFG_IO);
e6915b5f
LE
912 if (!dma_requested) {
913 qdev_prop_set_bit(dev, "dma_enabled", false);
914 }
a4c0d1de 915
38f3adc3
MCA
916 object_property_add_child(OBJECT(qdev_get_machine()), TYPE_FW_CFG,
917 OBJECT(dev), NULL);
918 qdev_init_nofail(dev);
91685323
MCA
919
920 sbd = SYS_BUS_DEVICE(dev);
921 ios = FW_CFG_IO(dev);
922 sysbus_add_io(sbd, iobase, &ios->comb_iomem);
923
a4c0d1de
MM
924 s = FW_CFG(dev);
925
e6915b5f 926 if (s->dma_enabled) {
a4c0d1de
MM
927 /* 64 bits for the address field */
928 s->dma_as = dma_as;
929 s->dma_addr = 0;
91685323 930 sysbus_add_io(sbd, dma_iobase, &s->dma_iomem);
a4c0d1de
MM
931 }
932
a4c0d1de
MM
933 return s;
934}
935
936FWCfgState *fw_cfg_init_io(uint32_t iobase)
937{
938 return fw_cfg_init_io_dma(iobase, 0, NULL);
56383955
HT
939}
940
a4c0d1de
MM
941FWCfgState *fw_cfg_init_mem_wide(hwaddr ctl_addr,
942 hwaddr data_addr, uint32_t data_width,
943 hwaddr dma_addr, AddressSpace *dma_as)
56383955 944{
5712db6a
LE
945 DeviceState *dev;
946 SysBusDevice *sbd;
a4c0d1de 947 FWCfgState *s;
e6915b5f 948 bool dma_requested = dma_addr && dma_as;
56383955 949
5712db6a 950 dev = qdev_create(NULL, TYPE_FW_CFG_MEM);
6c87e3d5 951 qdev_prop_set_uint32(dev, "data_width", data_width);
e6915b5f
LE
952 if (!dma_requested) {
953 qdev_prop_set_bit(dev, "dma_enabled", false);
954 }
cfaadf0e 955
38f3adc3
MCA
956 object_property_add_child(OBJECT(qdev_get_machine()), TYPE_FW_CFG,
957 OBJECT(dev), NULL);
958 qdev_init_nofail(dev);
5712db6a
LE
959
960 sbd = SYS_BUS_DEVICE(dev);
961 sysbus_mmio_map(sbd, 0, ctl_addr);
962 sysbus_mmio_map(sbd, 1, data_addr);
963
a4c0d1de
MM
964 s = FW_CFG(dev);
965
e6915b5f 966 if (s->dma_enabled) {
a4c0d1de
MM
967 s->dma_as = dma_as;
968 s->dma_addr = 0;
969 sysbus_mmio_map(sbd, 2, dma_addr);
a4c0d1de
MM
970 }
971
a4c0d1de 972 return s;
5712db6a
LE
973}
974
6c87e3d5
LE
975FWCfgState *fw_cfg_init_mem(hwaddr ctl_addr, hwaddr data_addr)
976{
977 return fw_cfg_init_mem_wide(ctl_addr, data_addr,
a4c0d1de
MM
978 fw_cfg_data_mem_ops.valid.max_access_size,
979 0, NULL);
6c87e3d5
LE
980}
981
5712db6a 982
600c60b7
MT
983FWCfgState *fw_cfg_find(void)
984{
6e99c075
MCA
985 /* Returns NULL unless there is exactly one fw_cfg device */
986 return FW_CFG(object_resolve_path_type("", TYPE_FW_CFG, NULL));
600c60b7
MT
987}
988
38f3adc3 989
999e12bb
AL
990static void fw_cfg_class_init(ObjectClass *klass, void *data)
991{
39bffca2 992 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb 993
39bffca2
AL
994 dc->reset = fw_cfg_reset;
995 dc->vmsd = &vmstate_fw_cfg;
999e12bb
AL
996}
997
8c43a6f0 998static const TypeInfo fw_cfg_info = {
600c60b7 999 .name = TYPE_FW_CFG,
39bffca2 1000 .parent = TYPE_SYS_BUS_DEVICE,
e061fa3c 1001 .abstract = true,
39bffca2
AL
1002 .instance_size = sizeof(FWCfgState),
1003 .class_init = fw_cfg_class_init,
3a5c16fc
BS
1004};
1005
e12f3a13
LE
1006static void fw_cfg_file_slots_allocate(FWCfgState *s, Error **errp)
1007{
1008 uint16_t file_slots_max;
1009
1010 if (fw_cfg_file_slots(s) < FW_CFG_FILE_SLOTS_MIN) {
1011 error_setg(errp, "\"file_slots\" must be at least 0x%x",
1012 FW_CFG_FILE_SLOTS_MIN);
1013 return;
1014 }
1015
1016 /* (UINT16_MAX & FW_CFG_ENTRY_MASK) is the highest inclusive selector value
1017 * that we permit. The actual (exclusive) value coming from the
1018 * configuration is (FW_CFG_FILE_FIRST + fw_cfg_file_slots(s)). */
1019 file_slots_max = (UINT16_MAX & FW_CFG_ENTRY_MASK) - FW_CFG_FILE_FIRST + 1;
1020 if (fw_cfg_file_slots(s) > file_slots_max) {
1021 error_setg(errp, "\"file_slots\" must not exceed 0x%" PRIx16,
1022 file_slots_max);
1023 return;
1024 }
1025
1026 s->entries[0] = g_new0(FWCfgEntry, fw_cfg_max_entry(s));
1027 s->entries[1] = g_new0(FWCfgEntry, fw_cfg_max_entry(s));
1028 s->entry_order = g_new0(int, fw_cfg_max_entry(s));
1029}
5712db6a
LE
1030
1031static Property fw_cfg_io_properties[] = {
a4c0d1de 1032 DEFINE_PROP_BOOL("dma_enabled", FWCfgIoState, parent_obj.dma_enabled,
e6915b5f 1033 true),
e12f3a13 1034 DEFINE_PROP_UINT16("x-file-slots", FWCfgIoState, parent_obj.file_slots,
a5b3ebfd 1035 FW_CFG_FILE_SLOTS_DFLT),
5712db6a
LE
1036 DEFINE_PROP_END_OF_LIST(),
1037};
1038
1039static void fw_cfg_io_realize(DeviceState *dev, Error **errp)
1040{
1041 FWCfgIoState *s = FW_CFG_IO(dev);
e12f3a13
LE
1042 Error *local_err = NULL;
1043
1044 fw_cfg_file_slots_allocate(FW_CFG(s), &local_err);
1045 if (local_err) {
1046 error_propagate(errp, local_err);
1047 return;
1048 }
5712db6a 1049
ce9a2aa3
GS
1050 /* when using port i/o, the 8-bit data register ALWAYS overlaps
1051 * with half of the 16-bit control register. Hence, the total size
1052 * of the i/o region used is FW_CFG_CTL_SIZE */
5712db6a 1053 memory_region_init_io(&s->comb_iomem, OBJECT(s), &fw_cfg_comb_mem_ops,
a4c0d1de 1054 FW_CFG(s), "fwcfg", FW_CFG_CTL_SIZE);
a4c0d1de
MM
1055
1056 if (FW_CFG(s)->dma_enabled) {
1057 memory_region_init_io(&FW_CFG(s)->dma_iomem, OBJECT(s),
1058 &fw_cfg_dma_mem_ops, FW_CFG(s), "fwcfg.dma",
1059 sizeof(dma_addr_t));
a4c0d1de 1060 }
38f3adc3
MCA
1061
1062 fw_cfg_common_realize(dev, errp);
5712db6a
LE
1063}
1064
1065static void fw_cfg_io_class_init(ObjectClass *klass, void *data)
1066{
1067 DeviceClass *dc = DEVICE_CLASS(klass);
1068
1069 dc->realize = fw_cfg_io_realize;
1070 dc->props = fw_cfg_io_properties;
1071}
1072
1073static const TypeInfo fw_cfg_io_info = {
1074 .name = TYPE_FW_CFG_IO,
1075 .parent = TYPE_FW_CFG,
1076 .instance_size = sizeof(FWCfgIoState),
1077 .class_init = fw_cfg_io_class_init,
1078};
1079
1080
cfaadf0e
LE
1081static Property fw_cfg_mem_properties[] = {
1082 DEFINE_PROP_UINT32("data_width", FWCfgMemState, data_width, -1),
a4c0d1de 1083 DEFINE_PROP_BOOL("dma_enabled", FWCfgMemState, parent_obj.dma_enabled,
e6915b5f 1084 true),
e12f3a13 1085 DEFINE_PROP_UINT16("x-file-slots", FWCfgMemState, parent_obj.file_slots,
a5b3ebfd 1086 FW_CFG_FILE_SLOTS_DFLT),
cfaadf0e
LE
1087 DEFINE_PROP_END_OF_LIST(),
1088};
1089
5712db6a
LE
1090static void fw_cfg_mem_realize(DeviceState *dev, Error **errp)
1091{
1092 FWCfgMemState *s = FW_CFG_MEM(dev);
1093 SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
cfaadf0e 1094 const MemoryRegionOps *data_ops = &fw_cfg_data_mem_ops;
e12f3a13
LE
1095 Error *local_err = NULL;
1096
1097 fw_cfg_file_slots_allocate(FW_CFG(s), &local_err);
1098 if (local_err) {
1099 error_propagate(errp, local_err);
1100 return;
1101 }
5712db6a
LE
1102
1103 memory_region_init_io(&s->ctl_iomem, OBJECT(s), &fw_cfg_ctl_mem_ops,
a4c0d1de 1104 FW_CFG(s), "fwcfg.ctl", FW_CFG_CTL_SIZE);
5712db6a
LE
1105 sysbus_init_mmio(sbd, &s->ctl_iomem);
1106
cfaadf0e
LE
1107 if (s->data_width > data_ops->valid.max_access_size) {
1108 /* memberwise copy because the "old_mmio" member is const */
1109 s->wide_data_ops.read = data_ops->read;
1110 s->wide_data_ops.write = data_ops->write;
1111 s->wide_data_ops.endianness = data_ops->endianness;
1112 s->wide_data_ops.valid = data_ops->valid;
1113 s->wide_data_ops.impl = data_ops->impl;
1114
1115 s->wide_data_ops.valid.max_access_size = s->data_width;
1116 s->wide_data_ops.impl.max_access_size = s->data_width;
1117 data_ops = &s->wide_data_ops;
1118 }
1119 memory_region_init_io(&s->data_iomem, OBJECT(s), data_ops, FW_CFG(s),
1120 "fwcfg.data", data_ops->valid.max_access_size);
5712db6a 1121 sysbus_init_mmio(sbd, &s->data_iomem);
a4c0d1de
MM
1122
1123 if (FW_CFG(s)->dma_enabled) {
1124 memory_region_init_io(&FW_CFG(s)->dma_iomem, OBJECT(s),
1125 &fw_cfg_dma_mem_ops, FW_CFG(s), "fwcfg.dma",
1126 sizeof(dma_addr_t));
1127 sysbus_init_mmio(sbd, &FW_CFG(s)->dma_iomem);
1128 }
38f3adc3
MCA
1129
1130 fw_cfg_common_realize(dev, errp);
5712db6a
LE
1131}
1132
1133static void fw_cfg_mem_class_init(ObjectClass *klass, void *data)
1134{
1135 DeviceClass *dc = DEVICE_CLASS(klass);
1136
1137 dc->realize = fw_cfg_mem_realize;
cfaadf0e 1138 dc->props = fw_cfg_mem_properties;
5712db6a
LE
1139}
1140
1141static const TypeInfo fw_cfg_mem_info = {
1142 .name = TYPE_FW_CFG_MEM,
1143 .parent = TYPE_FW_CFG,
1144 .instance_size = sizeof(FWCfgMemState),
1145 .class_init = fw_cfg_mem_class_init,
1146};
1147
1148
83f7d43a 1149static void fw_cfg_register_types(void)
3a5c16fc 1150{
39bffca2 1151 type_register_static(&fw_cfg_info);
5712db6a
LE
1152 type_register_static(&fw_cfg_io_info);
1153 type_register_static(&fw_cfg_mem_info);
3a5c16fc
BS
1154}
1155
83f7d43a 1156type_init(fw_cfg_register_types)
This page took 0.991938 seconds and 4 git commands to generate.