]>
Commit | Line | Data |
---|---|---|
678e7b94 JB |
1 | /* |
2 | * ACPI implementation | |
3 | * | |
4 | * Copyright (c) 2006 Fabrice Bellard | |
6f918e40 JB |
5 | * Copyright (c) 2009 Isaku Yamahata <yamahata at valinux co jp> |
6 | * VA Linux Systems Japan K.K. | |
7 | * Copyright (C) 2012 Jason Baron <[email protected]> | |
8 | * | |
9 | * This is based on acpi.c, but heavily rewritten. | |
678e7b94 JB |
10 | * |
11 | * This library is free software; you can redistribute it and/or | |
12 | * modify it under the terms of the GNU Lesser General Public | |
13 | * License version 2 as published by the Free Software Foundation. | |
14 | * | |
15 | * This library is distributed in the hope that it will be useful, | |
16 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
17 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU | |
18 | * Lesser General Public License for more details. | |
19 | * | |
20 | * You should have received a copy of the GNU Lesser General Public | |
21 | * License along with this library; if not, see <http://www.gnu.org/licenses/> | |
678e7b94 | 22 | * |
6f918e40 JB |
23 | * Contributions after 2012-01-13 are licensed under the terms of the |
24 | * GNU GPL, version 2 or (at your option) any later version. | |
25 | * | |
678e7b94 | 26 | */ |
b6a0aa05 | 27 | #include "qemu/osdep.h" |
83c9f4ca | 28 | #include "hw/hw.h" |
0d09e41a | 29 | #include "hw/i2c/pm_smbus.h" |
83c9f4ca | 30 | #include "hw/pci/pci.h" |
9c17d615 | 31 | #include "sysemu/sysemu.h" |
0d09e41a PB |
32 | #include "hw/i2c/i2c.h" |
33 | #include "hw/i2c/smbus.h" | |
678e7b94 | 34 | |
0d09e41a | 35 | #include "hw/i386/ich9.h" |
678e7b94 | 36 | |
678e7b94 JB |
37 | #define ICH9_SMB_DEVICE(obj) \ |
38 | OBJECT_CHECK(ICH9SMBState, (obj), TYPE_ICH9_SMB_DEVICE) | |
39 | ||
40 | typedef struct ICH9SMBState { | |
41 | PCIDevice dev; | |
42 | ||
43 | PMSMBus smb; | |
678e7b94 JB |
44 | } ICH9SMBState; |
45 | ||
46 | static const VMStateDescription vmstate_ich9_smbus = { | |
47 | .name = "ich9_smb", | |
48 | .version_id = 1, | |
49 | .minimum_version_id = 1, | |
678e7b94 JB |
50 | .fields = (VMStateField[]) { |
51 | VMSTATE_PCI_DEVICE(dev, struct ICH9SMBState), | |
52 | VMSTATE_END_OF_LIST() | |
53 | } | |
54 | }; | |
55 | ||
798512e5 GH |
56 | static void ich9_smbus_write_config(PCIDevice *d, uint32_t address, |
57 | uint32_t val, int len) | |
678e7b94 | 58 | { |
798512e5 | 59 | ICH9SMBState *s = ICH9_SMB_DEVICE(d); |
678e7b94 | 60 | |
798512e5 GH |
61 | pci_default_write_config(d, address, val, len); |
62 | if (range_covers_byte(address, len, ICH9_SMB_HOSTC)) { | |
63 | uint8_t hostc = s->dev.config[ICH9_SMB_HOSTC]; | |
64 | if ((hostc & ICH9_SMB_HOSTC_HST_EN) && | |
65 | !(hostc & ICH9_SMB_HOSTC_I2C_EN)) { | |
66 | memory_region_set_enabled(&s->smb.io, true); | |
67 | } else { | |
68 | memory_region_set_enabled(&s->smb.io, false); | |
69 | } | |
678e7b94 JB |
70 | } |
71 | } | |
72 | ||
9af21dbe | 73 | static void ich9_smbus_realize(PCIDevice *d, Error **errp) |
678e7b94 JB |
74 | { |
75 | ICH9SMBState *s = ICH9_SMB_DEVICE(d); | |
76 | ||
77 | /* TODO? D31IP.SMIP in chipset configuration space */ | |
78 | pci_config_set_interrupt_pin(d->config, 0x01); /* interrupt pin 1 */ | |
79 | ||
678e7b94 JB |
80 | pci_set_byte(d->config + ICH9_SMB_HOSTC, 0); |
81 | /* TODO bar0, bar1: 64bit BAR support*/ | |
82 | ||
678e7b94 | 83 | pm_smbus_init(&d->qdev, &s->smb); |
798512e5 GH |
84 | pci_register_bar(d, ICH9_SMB_SMB_BASE_BAR, PCI_BASE_ADDRESS_SPACE_IO, |
85 | &s->smb.io); | |
678e7b94 JB |
86 | } |
87 | ||
88 | static void ich9_smb_class_init(ObjectClass *klass, void *data) | |
89 | { | |
90 | DeviceClass *dc = DEVICE_CLASS(klass); | |
91 | PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); | |
92 | ||
93 | k->vendor_id = PCI_VENDOR_ID_INTEL; | |
94 | k->device_id = PCI_DEVICE_ID_INTEL_ICH9_6; | |
95 | k->revision = ICH9_A2_SMB_REVISION; | |
96 | k->class_id = PCI_CLASS_SERIAL_SMBUS; | |
678e7b94 JB |
97 | dc->vmsd = &vmstate_ich9_smbus; |
98 | dc->desc = "ICH9 SMBUS Bridge"; | |
9af21dbe | 99 | k->realize = ich9_smbus_realize; |
798512e5 | 100 | k->config_write = ich9_smbus_write_config; |
bfa6dfd0 MA |
101 | /* |
102 | * Reason: part of ICH9 southbridge, needs to be wired up by | |
103 | * pc_q35_init() | |
104 | */ | |
e90f2a8c | 105 | dc->user_creatable = false; |
678e7b94 JB |
106 | } |
107 | ||
a5c82852 | 108 | I2CBus *ich9_smb_init(PCIBus *bus, int devfn, uint32_t smb_io_base) |
678e7b94 JB |
109 | { |
110 | PCIDevice *d = | |
111 | pci_create_simple_multifunction(bus, devfn, true, TYPE_ICH9_SMB_DEVICE); | |
112 | ICH9SMBState *s = ICH9_SMB_DEVICE(d); | |
113 | return s->smb.smbus; | |
114 | } | |
115 | ||
116 | static const TypeInfo ich9_smb_info = { | |
117 | .name = TYPE_ICH9_SMB_DEVICE, | |
118 | .parent = TYPE_PCI_DEVICE, | |
119 | .instance_size = sizeof(ICH9SMBState), | |
120 | .class_init = ich9_smb_class_init, | |
fd3b02c8 EH |
121 | .interfaces = (InterfaceInfo[]) { |
122 | { INTERFACE_CONVENTIONAL_PCI_DEVICE }, | |
123 | { }, | |
124 | }, | |
678e7b94 JB |
125 | }; |
126 | ||
127 | static void ich9_smb_register(void) | |
128 | { | |
129 | type_register_static(&ich9_smb_info); | |
130 | } | |
131 | ||
132 | type_init(ich9_smb_register); |