]>
Commit | Line | Data |
---|---|---|
3384f95c DG |
1 | /* |
2 | * QEMU sPAPR PCI host originated from Uninorth PCI host | |
3 | * | |
4 | * Copyright (c) 2011 Alexey Kardashevskiy, IBM Corporation. | |
5 | * Copyright (C) 2011 David Gibson, IBM Corporation. | |
6 | * | |
7 | * Permission is hereby granted, free of charge, to any person obtaining a copy | |
8 | * of this software and associated documentation files (the "Software"), to deal | |
9 | * in the Software without restriction, including without limitation the rights | |
10 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | |
11 | * copies of the Software, and to permit persons to whom the Software is | |
12 | * furnished to do so, subject to the following conditions: | |
13 | * | |
14 | * The above copyright notice and this permission notice shall be included in | |
15 | * all copies or substantial portions of the Software. | |
16 | * | |
17 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | |
18 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | |
19 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | |
20 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | |
21 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | |
22 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | |
23 | * THE SOFTWARE. | |
24 | */ | |
0d75590d | 25 | #include "qemu/osdep.h" |
da34e65c | 26 | #include "qapi/error.h" |
4771d756 PB |
27 | #include "qemu-common.h" |
28 | #include "cpu.h" | |
83c9f4ca | 29 | #include "hw/hw.h" |
1d2d9742 | 30 | #include "hw/sysbus.h" |
83c9f4ca PB |
31 | #include "hw/pci/pci.h" |
32 | #include "hw/pci/msi.h" | |
33 | #include "hw/pci/msix.h" | |
34 | #include "hw/pci/pci_host.h" | |
0d09e41a PB |
35 | #include "hw/ppc/spapr.h" |
36 | #include "hw/pci-host/spapr.h" | |
022c62cb | 37 | #include "exec/address-spaces.h" |
ae4de14c | 38 | #include "exec/ram_addr.h" |
3384f95c | 39 | #include <libfdt.h> |
a2950fb6 | 40 | #include "trace.h" |
295d51aa | 41 | #include "qemu/error-report.h" |
7454c7af | 42 | #include "qapi/qmp/qerror.h" |
99372e78 | 43 | #include "hw/ppc/fdt.h" |
1d2d9742 | 44 | #include "hw/pci/pci_bridge.h" |
06aac7bd | 45 | #include "hw/pci/pci_bus.h" |
2530a1a5 | 46 | #include "hw/pci/pci_ids.h" |
62083979 | 47 | #include "hw/ppc/spapr_drc.h" |
7454c7af | 48 | #include "sysemu/device_tree.h" |
77ac58dd | 49 | #include "sysemu/kvm.h" |
ae4de14c | 50 | #include "sysemu/hostmem.h" |
4814401f | 51 | #include "sysemu/numa.h" |
3384f95c | 52 | |
0ee2c058 AK |
53 | /* Copied from the kernel arch/powerpc/platforms/pseries/msi.c */ |
54 | #define RTAS_QUERY_FN 0 | |
55 | #define RTAS_CHANGE_FN 1 | |
56 | #define RTAS_RESET_FN 2 | |
57 | #define RTAS_CHANGE_MSI_FN 3 | |
58 | #define RTAS_CHANGE_MSIX_FN 4 | |
59 | ||
60 | /* Interrupt types to return on RTAS_CHANGE_* */ | |
61 | #define RTAS_TYPE_MSI 1 | |
62 | #define RTAS_TYPE_MSIX 2 | |
63 | ||
ce2918cb | 64 | SpaprPhbState *spapr_pci_find_phb(SpaprMachineState *spapr, uint64_t buid) |
3384f95c | 65 | { |
ce2918cb | 66 | SpaprPhbState *sphb; |
3384f95c | 67 | |
8c9f64df AF |
68 | QLIST_FOREACH(sphb, &spapr->phbs, list) { |
69 | if (sphb->buid != buid) { | |
3384f95c DG |
70 | continue; |
71 | } | |
8c9f64df | 72 | return sphb; |
9894c5d4 AK |
73 | } |
74 | ||
75 | return NULL; | |
76 | } | |
77 | ||
ce2918cb | 78 | PCIDevice *spapr_pci_find_dev(SpaprMachineState *spapr, uint64_t buid, |
46c5874e | 79 | uint32_t config_addr) |
9894c5d4 | 80 | { |
ce2918cb | 81 | SpaprPhbState *sphb = spapr_pci_find_phb(spapr, buid); |
8558d942 | 82 | PCIHostState *phb = PCI_HOST_BRIDGE(sphb); |
5dac82ce | 83 | int bus_num = (config_addr >> 16) & 0xFF; |
9894c5d4 AK |
84 | int devfn = (config_addr >> 8) & 0xFF; |
85 | ||
86 | if (!phb) { | |
87 | return NULL; | |
88 | } | |
3384f95c | 89 | |
5dac82ce | 90 | return pci_find_device(phb->bus, bus_num, devfn); |
3384f95c DG |
91 | } |
92 | ||
3f7565c9 BH |
93 | static uint32_t rtas_pci_cfgaddr(uint32_t arg) |
94 | { | |
92615a5a | 95 | /* This handles the encoding of extended config space addresses */ |
3f7565c9 BH |
96 | return ((arg >> 20) & 0xf00) | (arg & 0xff); |
97 | } | |
98 | ||
ce2918cb | 99 | static void finish_read_pci_config(SpaprMachineState *spapr, uint64_t buid, |
92615a5a DG |
100 | uint32_t addr, uint32_t size, |
101 | target_ulong rets) | |
88045ac5 | 102 | { |
92615a5a DG |
103 | PCIDevice *pci_dev; |
104 | uint32_t val; | |
105 | ||
106 | if ((size != 1) && (size != 2) && (size != 4)) { | |
107 | /* access must be 1, 2 or 4 bytes */ | |
a64d325d | 108 | rtas_st(rets, 0, RTAS_OUT_HW_ERROR); |
92615a5a | 109 | return; |
88045ac5 | 110 | } |
88045ac5 | 111 | |
46c5874e | 112 | pci_dev = spapr_pci_find_dev(spapr, buid, addr); |
92615a5a DG |
113 | addr = rtas_pci_cfgaddr(addr); |
114 | ||
115 | if (!pci_dev || (addr % size) || (addr >= pci_config_size(pci_dev))) { | |
116 | /* Access must be to a valid device, within bounds and | |
117 | * naturally aligned */ | |
a64d325d | 118 | rtas_st(rets, 0, RTAS_OUT_HW_ERROR); |
92615a5a | 119 | return; |
88045ac5 | 120 | } |
92615a5a DG |
121 | |
122 | val = pci_host_config_read_common(pci_dev, addr, | |
123 | pci_config_size(pci_dev), size); | |
124 | ||
a64d325d | 125 | rtas_st(rets, 0, RTAS_OUT_SUCCESS); |
92615a5a | 126 | rtas_st(rets, 1, val); |
88045ac5 AG |
127 | } |
128 | ||
ce2918cb | 129 | static void rtas_ibm_read_pci_config(PowerPCCPU *cpu, SpaprMachineState *spapr, |
3384f95c DG |
130 | uint32_t token, uint32_t nargs, |
131 | target_ulong args, | |
132 | uint32_t nret, target_ulong rets) | |
133 | { | |
92615a5a DG |
134 | uint64_t buid; |
135 | uint32_t size, addr; | |
3384f95c | 136 | |
92615a5a | 137 | if ((nargs != 4) || (nret != 2)) { |
a64d325d | 138 | rtas_st(rets, 0, RTAS_OUT_HW_ERROR); |
3384f95c DG |
139 | return; |
140 | } | |
92615a5a | 141 | |
a14aa92b | 142 | buid = rtas_ldq(args, 1); |
3384f95c | 143 | size = rtas_ld(args, 3); |
92615a5a DG |
144 | addr = rtas_ld(args, 0); |
145 | ||
146 | finish_read_pci_config(spapr, buid, addr, size, rets); | |
3384f95c DG |
147 | } |
148 | ||
ce2918cb | 149 | static void rtas_read_pci_config(PowerPCCPU *cpu, SpaprMachineState *spapr, |
3384f95c DG |
150 | uint32_t token, uint32_t nargs, |
151 | target_ulong args, | |
152 | uint32_t nret, target_ulong rets) | |
153 | { | |
92615a5a | 154 | uint32_t size, addr; |
3384f95c | 155 | |
92615a5a | 156 | if ((nargs != 2) || (nret != 2)) { |
a64d325d | 157 | rtas_st(rets, 0, RTAS_OUT_HW_ERROR); |
3384f95c DG |
158 | return; |
159 | } | |
92615a5a | 160 | |
3384f95c | 161 | size = rtas_ld(args, 1); |
92615a5a DG |
162 | addr = rtas_ld(args, 0); |
163 | ||
164 | finish_read_pci_config(spapr, 0, addr, size, rets); | |
165 | } | |
166 | ||
ce2918cb | 167 | static void finish_write_pci_config(SpaprMachineState *spapr, uint64_t buid, |
92615a5a DG |
168 | uint32_t addr, uint32_t size, |
169 | uint32_t val, target_ulong rets) | |
170 | { | |
171 | PCIDevice *pci_dev; | |
172 | ||
173 | if ((size != 1) && (size != 2) && (size != 4)) { | |
174 | /* access must be 1, 2 or 4 bytes */ | |
a64d325d | 175 | rtas_st(rets, 0, RTAS_OUT_HW_ERROR); |
92615a5a DG |
176 | return; |
177 | } | |
178 | ||
46c5874e | 179 | pci_dev = spapr_pci_find_dev(spapr, buid, addr); |
92615a5a DG |
180 | addr = rtas_pci_cfgaddr(addr); |
181 | ||
182 | if (!pci_dev || (addr % size) || (addr >= pci_config_size(pci_dev))) { | |
183 | /* Access must be to a valid device, within bounds and | |
184 | * naturally aligned */ | |
a64d325d | 185 | rtas_st(rets, 0, RTAS_OUT_HW_ERROR); |
92615a5a DG |
186 | return; |
187 | } | |
188 | ||
189 | pci_host_config_write_common(pci_dev, addr, pci_config_size(pci_dev), | |
190 | val, size); | |
191 | ||
a64d325d | 192 | rtas_st(rets, 0, RTAS_OUT_SUCCESS); |
3384f95c DG |
193 | } |
194 | ||
ce2918cb | 195 | static void rtas_ibm_write_pci_config(PowerPCCPU *cpu, SpaprMachineState *spapr, |
3384f95c DG |
196 | uint32_t token, uint32_t nargs, |
197 | target_ulong args, | |
198 | uint32_t nret, target_ulong rets) | |
199 | { | |
92615a5a | 200 | uint64_t buid; |
3384f95c | 201 | uint32_t val, size, addr; |
3384f95c | 202 | |
92615a5a | 203 | if ((nargs != 5) || (nret != 1)) { |
a64d325d | 204 | rtas_st(rets, 0, RTAS_OUT_HW_ERROR); |
3384f95c DG |
205 | return; |
206 | } | |
92615a5a | 207 | |
a14aa92b | 208 | buid = rtas_ldq(args, 1); |
3384f95c DG |
209 | val = rtas_ld(args, 4); |
210 | size = rtas_ld(args, 3); | |
92615a5a DG |
211 | addr = rtas_ld(args, 0); |
212 | ||
213 | finish_write_pci_config(spapr, buid, addr, size, val, rets); | |
3384f95c DG |
214 | } |
215 | ||
ce2918cb | 216 | static void rtas_write_pci_config(PowerPCCPU *cpu, SpaprMachineState *spapr, |
3384f95c DG |
217 | uint32_t token, uint32_t nargs, |
218 | target_ulong args, | |
219 | uint32_t nret, target_ulong rets) | |
220 | { | |
221 | uint32_t val, size, addr; | |
3384f95c | 222 | |
92615a5a | 223 | if ((nargs != 3) || (nret != 1)) { |
a64d325d | 224 | rtas_st(rets, 0, RTAS_OUT_HW_ERROR); |
3384f95c DG |
225 | return; |
226 | } | |
92615a5a DG |
227 | |
228 | ||
3384f95c DG |
229 | val = rtas_ld(args, 2); |
230 | size = rtas_ld(args, 1); | |
92615a5a DG |
231 | addr = rtas_ld(args, 0); |
232 | ||
233 | finish_write_pci_config(spapr, 0, addr, size, val, rets); | |
3384f95c DG |
234 | } |
235 | ||
0ee2c058 AK |
236 | /* |
237 | * Set MSI/MSIX message data. | |
238 | * This is required for msi_notify()/msix_notify() which | |
239 | * will write at the addresses via spapr_msi_write(). | |
9a321e92 AK |
240 | * |
241 | * If hwaddr == 0, all entries will have .data == first_irq i.e. | |
242 | * table will be reset. | |
0ee2c058 | 243 | */ |
f1c2dc7c AK |
244 | static void spapr_msi_setmsg(PCIDevice *pdev, hwaddr addr, bool msix, |
245 | unsigned first_irq, unsigned req_num) | |
0ee2c058 AK |
246 | { |
247 | unsigned i; | |
f1c2dc7c | 248 | MSIMessage msg = { .address = addr, .data = first_irq }; |
0ee2c058 AK |
249 | |
250 | if (!msix) { | |
251 | msi_set_message(pdev, msg); | |
252 | trace_spapr_pci_msi_setup(pdev->name, 0, msg.address); | |
253 | return; | |
254 | } | |
255 | ||
9a321e92 | 256 | for (i = 0; i < req_num; ++i) { |
0ee2c058 AK |
257 | msix_set_message(pdev, i, msg); |
258 | trace_spapr_pci_msi_setup(pdev->name, i, msg.address); | |
9a321e92 AK |
259 | if (addr) { |
260 | ++msg.data; | |
261 | } | |
0ee2c058 AK |
262 | } |
263 | } | |
264 | ||
ce2918cb | 265 | static void rtas_ibm_change_msi(PowerPCCPU *cpu, SpaprMachineState *spapr, |
0ee2c058 AK |
266 | uint32_t token, uint32_t nargs, |
267 | target_ulong args, uint32_t nret, | |
268 | target_ulong rets) | |
269 | { | |
ce2918cb | 270 | SpaprMachineClass *smc = SPAPR_MACHINE_GET_CLASS(spapr); |
0ee2c058 | 271 | uint32_t config_addr = rtas_ld(args, 0); |
a14aa92b | 272 | uint64_t buid = rtas_ldq(args, 1); |
0ee2c058 AK |
273 | unsigned int func = rtas_ld(args, 3); |
274 | unsigned int req_num = rtas_ld(args, 4); /* 0 == remove all */ | |
275 | unsigned int seq_num = rtas_ld(args, 5); | |
276 | unsigned int ret_intr_type; | |
d4a63ac8 | 277 | unsigned int irq, max_irqs = 0; |
ce2918cb | 278 | SpaprPhbState *phb = NULL; |
0ee2c058 | 279 | PCIDevice *pdev = NULL; |
9a321e92 AK |
280 | spapr_pci_msi *msi; |
281 | int *config_addr_key; | |
a005b3ef | 282 | Error *err = NULL; |
4fe75a8c | 283 | int i; |
0ee2c058 | 284 | |
ce2918cb | 285 | /* Fins SpaprPhbState */ |
9cbe305b GK |
286 | phb = spapr_pci_find_phb(spapr, buid); |
287 | if (phb) { | |
288 | pdev = spapr_pci_find_dev(spapr, buid, config_addr); | |
289 | } | |
290 | if (!phb || !pdev) { | |
291 | rtas_st(rets, 0, RTAS_OUT_PARAM_ERROR); | |
292 | return; | |
293 | } | |
294 | ||
0ee2c058 | 295 | switch (func) { |
0ee2c058 | 296 | case RTAS_CHANGE_FN: |
9cbe305b GK |
297 | if (msi_present(pdev)) { |
298 | ret_intr_type = RTAS_TYPE_MSI; | |
299 | } else if (msix_present(pdev)) { | |
300 | ret_intr_type = RTAS_TYPE_MSIX; | |
301 | } else { | |
302 | rtas_st(rets, 0, RTAS_OUT_PARAM_ERROR); | |
303 | return; | |
304 | } | |
305 | break; | |
306 | case RTAS_CHANGE_MSI_FN: | |
307 | if (msi_present(pdev)) { | |
308 | ret_intr_type = RTAS_TYPE_MSI; | |
309 | } else { | |
310 | rtas_st(rets, 0, RTAS_OUT_PARAM_ERROR); | |
311 | return; | |
312 | } | |
0ee2c058 AK |
313 | break; |
314 | case RTAS_CHANGE_MSIX_FN: | |
9cbe305b GK |
315 | if (msix_present(pdev)) { |
316 | ret_intr_type = RTAS_TYPE_MSIX; | |
317 | } else { | |
318 | rtas_st(rets, 0, RTAS_OUT_PARAM_ERROR); | |
319 | return; | |
320 | } | |
0ee2c058 AK |
321 | break; |
322 | default: | |
295d51aa | 323 | error_report("rtas_ibm_change_msi(%u) is not implemented", func); |
a64d325d | 324 | rtas_st(rets, 0, RTAS_OUT_PARAM_ERROR); |
0ee2c058 AK |
325 | return; |
326 | } | |
327 | ||
ce266b75 GK |
328 | msi = (spapr_pci_msi *) g_hash_table_lookup(phb->msi, &config_addr); |
329 | ||
0ee2c058 AK |
330 | /* Releasing MSIs */ |
331 | if (!req_num) { | |
9a321e92 AK |
332 | if (!msi) { |
333 | trace_spapr_pci_msi("Releasing wrong config", config_addr); | |
a64d325d | 334 | rtas_st(rets, 0, RTAS_OUT_HW_ERROR); |
0ee2c058 AK |
335 | return; |
336 | } | |
9a321e92 | 337 | |
2c88b098 | 338 | if (!smc->legacy_irq_allocation) { |
82cffa2e CLG |
339 | spapr_irq_msi_free(spapr, msi->first_irq, msi->num); |
340 | } | |
60c6823b | 341 | spapr_irq_free(spapr, msi->first_irq, msi->num); |
32420522 | 342 | if (msi_present(pdev)) { |
d4a63ac8 | 343 | spapr_msi_setmsg(pdev, 0, false, 0, 0); |
32420522 AK |
344 | } |
345 | if (msix_present(pdev)) { | |
d4a63ac8 | 346 | spapr_msi_setmsg(pdev, 0, true, 0, 0); |
32420522 | 347 | } |
9a321e92 AK |
348 | g_hash_table_remove(phb->msi, &config_addr); |
349 | ||
350 | trace_spapr_pci_msi("Released MSIs", config_addr); | |
a64d325d | 351 | rtas_st(rets, 0, RTAS_OUT_SUCCESS); |
0ee2c058 AK |
352 | rtas_st(rets, 1, 0); |
353 | return; | |
354 | } | |
355 | ||
356 | /* Enabling MSI */ | |
357 | ||
28668b5f AK |
358 | /* Check if the device supports as many IRQs as requested */ |
359 | if (ret_intr_type == RTAS_TYPE_MSI) { | |
360 | max_irqs = msi_nr_vectors_allocated(pdev); | |
361 | } else if (ret_intr_type == RTAS_TYPE_MSIX) { | |
362 | max_irqs = pdev->msix_entries_nr; | |
363 | } | |
364 | if (!max_irqs) { | |
9a321e92 AK |
365 | error_report("Requested interrupt type %d is not enabled for device %x", |
366 | ret_intr_type, config_addr); | |
28668b5f AK |
367 | rtas_st(rets, 0, -1); /* Hardware error */ |
368 | return; | |
369 | } | |
370 | /* Correct the number if the guest asked for too many */ | |
371 | if (req_num > max_irqs) { | |
9a321e92 | 372 | trace_spapr_pci_msi_retry(config_addr, req_num, max_irqs); |
28668b5f | 373 | req_num = max_irqs; |
9a321e92 AK |
374 | irq = 0; /* to avoid misleading trace */ |
375 | goto out; | |
28668b5f AK |
376 | } |
377 | ||
9a321e92 | 378 | /* Allocate MSIs */ |
2c88b098 | 379 | if (smc->legacy_irq_allocation) { |
82cffa2e CLG |
380 | irq = spapr_irq_find(spapr, req_num, ret_intr_type == RTAS_TYPE_MSI, |
381 | &err); | |
382 | } else { | |
383 | irq = spapr_irq_msi_alloc(spapr, req_num, | |
384 | ret_intr_type == RTAS_TYPE_MSI, &err); | |
385 | } | |
a005b3ef GK |
386 | if (err) { |
387 | error_reportf_err(err, "Can't allocate MSIs for device %x: ", | |
388 | config_addr); | |
a64d325d | 389 | rtas_st(rets, 0, RTAS_OUT_HW_ERROR); |
0ee2c058 AK |
390 | return; |
391 | } | |
392 | ||
4fe75a8c CLG |
393 | for (i = 0; i < req_num; i++) { |
394 | spapr_irq_claim(spapr, irq + i, false, &err); | |
395 | if (err) { | |
925969c3 GK |
396 | if (i) { |
397 | spapr_irq_free(spapr, irq, i); | |
398 | } | |
399 | if (!smc->legacy_irq_allocation) { | |
400 | spapr_irq_msi_free(spapr, irq, req_num); | |
401 | } | |
4fe75a8c CLG |
402 | error_reportf_err(err, "Can't allocate MSIs for device %x: ", |
403 | config_addr); | |
404 | rtas_st(rets, 0, RTAS_OUT_HW_ERROR); | |
405 | return; | |
406 | } | |
407 | } | |
408 | ||
ce266b75 GK |
409 | /* Release previous MSIs */ |
410 | if (msi) { | |
2c88b098 | 411 | if (!smc->legacy_irq_allocation) { |
82cffa2e CLG |
412 | spapr_irq_msi_free(spapr, msi->first_irq, msi->num); |
413 | } | |
60c6823b | 414 | spapr_irq_free(spapr, msi->first_irq, msi->num); |
ce266b75 GK |
415 | g_hash_table_remove(phb->msi, &config_addr); |
416 | } | |
417 | ||
0ee2c058 | 418 | /* Setup MSI/MSIX vectors in the device (via cfgspace or MSIX BAR) */ |
8c46f7ec | 419 | spapr_msi_setmsg(pdev, SPAPR_PCI_MSI_WINDOW, ret_intr_type == RTAS_TYPE_MSIX, |
9a321e92 | 420 | irq, req_num); |
0ee2c058 | 421 | |
9a321e92 AK |
422 | /* Add MSI device to cache */ |
423 | msi = g_new(spapr_pci_msi, 1); | |
424 | msi->first_irq = irq; | |
425 | msi->num = req_num; | |
426 | config_addr_key = g_new(int, 1); | |
427 | *config_addr_key = config_addr; | |
428 | g_hash_table_insert(phb->msi, config_addr_key, msi); | |
429 | ||
430 | out: | |
a64d325d | 431 | rtas_st(rets, 0, RTAS_OUT_SUCCESS); |
0ee2c058 AK |
432 | rtas_st(rets, 1, req_num); |
433 | rtas_st(rets, 2, ++seq_num); | |
b359bd6a SB |
434 | if (nret > 3) { |
435 | rtas_st(rets, 3, ret_intr_type); | |
436 | } | |
0ee2c058 | 437 | |
9a321e92 | 438 | trace_spapr_pci_rtas_ibm_change_msi(config_addr, func, req_num, irq); |
0ee2c058 AK |
439 | } |
440 | ||
210b580b | 441 | static void rtas_ibm_query_interrupt_source_number(PowerPCCPU *cpu, |
ce2918cb | 442 | SpaprMachineState *spapr, |
0ee2c058 AK |
443 | uint32_t token, |
444 | uint32_t nargs, | |
445 | target_ulong args, | |
446 | uint32_t nret, | |
447 | target_ulong rets) | |
448 | { | |
449 | uint32_t config_addr = rtas_ld(args, 0); | |
a14aa92b | 450 | uint64_t buid = rtas_ldq(args, 1); |
0ee2c058 | 451 | unsigned int intr_src_num = -1, ioa_intr_num = rtas_ld(args, 3); |
ce2918cb | 452 | SpaprPhbState *phb = NULL; |
9a321e92 AK |
453 | PCIDevice *pdev = NULL; |
454 | spapr_pci_msi *msi; | |
0ee2c058 | 455 | |
ce2918cb | 456 | /* Find SpaprPhbState */ |
46c5874e | 457 | phb = spapr_pci_find_phb(spapr, buid); |
9a321e92 | 458 | if (phb) { |
46c5874e | 459 | pdev = spapr_pci_find_dev(spapr, buid, config_addr); |
9a321e92 AK |
460 | } |
461 | if (!phb || !pdev) { | |
a64d325d | 462 | rtas_st(rets, 0, RTAS_OUT_PARAM_ERROR); |
0ee2c058 AK |
463 | return; |
464 | } | |
465 | ||
466 | /* Find device descriptor and start IRQ */ | |
9a321e92 AK |
467 | msi = (spapr_pci_msi *) g_hash_table_lookup(phb->msi, &config_addr); |
468 | if (!msi || !msi->first_irq || !msi->num || (ioa_intr_num >= msi->num)) { | |
469 | trace_spapr_pci_msi("Failed to return vector", config_addr); | |
a64d325d | 470 | rtas_st(rets, 0, RTAS_OUT_HW_ERROR); |
0ee2c058 AK |
471 | return; |
472 | } | |
9a321e92 | 473 | intr_src_num = msi->first_irq + ioa_intr_num; |
0ee2c058 AK |
474 | trace_spapr_pci_rtas_ibm_query_interrupt_source_number(ioa_intr_num, |
475 | intr_src_num); | |
476 | ||
a64d325d | 477 | rtas_st(rets, 0, RTAS_OUT_SUCCESS); |
0ee2c058 AK |
478 | rtas_st(rets, 1, intr_src_num); |
479 | rtas_st(rets, 2, 1);/* 0 == level; 1 == edge */ | |
480 | } | |
481 | ||
ee954280 | 482 | static void rtas_ibm_set_eeh_option(PowerPCCPU *cpu, |
ce2918cb | 483 | SpaprMachineState *spapr, |
ee954280 GS |
484 | uint32_t token, uint32_t nargs, |
485 | target_ulong args, uint32_t nret, | |
486 | target_ulong rets) | |
487 | { | |
ce2918cb | 488 | SpaprPhbState *sphb; |
ee954280 GS |
489 | uint32_t addr, option; |
490 | uint64_t buid; | |
491 | int ret; | |
492 | ||
493 | if ((nargs != 4) || (nret != 1)) { | |
494 | goto param_error_exit; | |
495 | } | |
496 | ||
a14aa92b | 497 | buid = rtas_ldq(args, 1); |
ee954280 GS |
498 | addr = rtas_ld(args, 0); |
499 | option = rtas_ld(args, 3); | |
500 | ||
46c5874e | 501 | sphb = spapr_pci_find_phb(spapr, buid); |
ee954280 GS |
502 | if (!sphb) { |
503 | goto param_error_exit; | |
504 | } | |
505 | ||
fbb4e983 | 506 | if (!spapr_phb_eeh_available(sphb)) { |
ee954280 GS |
507 | goto param_error_exit; |
508 | } | |
509 | ||
fbb4e983 | 510 | ret = spapr_phb_vfio_eeh_set_option(sphb, addr, option); |
ee954280 GS |
511 | rtas_st(rets, 0, ret); |
512 | return; | |
513 | ||
514 | param_error_exit: | |
515 | rtas_st(rets, 0, RTAS_OUT_PARAM_ERROR); | |
516 | } | |
517 | ||
518 | static void rtas_ibm_get_config_addr_info2(PowerPCCPU *cpu, | |
ce2918cb | 519 | SpaprMachineState *spapr, |
ee954280 GS |
520 | uint32_t token, uint32_t nargs, |
521 | target_ulong args, uint32_t nret, | |
522 | target_ulong rets) | |
523 | { | |
ce2918cb | 524 | SpaprPhbState *sphb; |
ee954280 GS |
525 | PCIDevice *pdev; |
526 | uint32_t addr, option; | |
527 | uint64_t buid; | |
528 | ||
529 | if ((nargs != 4) || (nret != 2)) { | |
530 | goto param_error_exit; | |
531 | } | |
532 | ||
a14aa92b | 533 | buid = rtas_ldq(args, 1); |
46c5874e | 534 | sphb = spapr_pci_find_phb(spapr, buid); |
ee954280 GS |
535 | if (!sphb) { |
536 | goto param_error_exit; | |
537 | } | |
538 | ||
fbb4e983 | 539 | if (!spapr_phb_eeh_available(sphb)) { |
ee954280 GS |
540 | goto param_error_exit; |
541 | } | |
542 | ||
543 | /* | |
544 | * We always have PE address of form "00BB0001". "BB" | |
545 | * represents the bus number of PE's primary bus. | |
546 | */ | |
547 | option = rtas_ld(args, 3); | |
548 | switch (option) { | |
549 | case RTAS_GET_PE_ADDR: | |
550 | addr = rtas_ld(args, 0); | |
46c5874e | 551 | pdev = spapr_pci_find_dev(spapr, buid, addr); |
ee954280 GS |
552 | if (!pdev) { |
553 | goto param_error_exit; | |
554 | } | |
555 | ||
fd56e061 | 556 | rtas_st(rets, 1, (pci_bus_num(pci_get_bus(pdev)) << 16) + 1); |
ee954280 GS |
557 | break; |
558 | case RTAS_GET_PE_MODE: | |
559 | rtas_st(rets, 1, RTAS_PE_MODE_SHARED); | |
560 | break; | |
561 | default: | |
562 | goto param_error_exit; | |
563 | } | |
564 | ||
565 | rtas_st(rets, 0, RTAS_OUT_SUCCESS); | |
566 | return; | |
567 | ||
568 | param_error_exit: | |
569 | rtas_st(rets, 0, RTAS_OUT_PARAM_ERROR); | |
570 | } | |
571 | ||
572 | static void rtas_ibm_read_slot_reset_state2(PowerPCCPU *cpu, | |
ce2918cb | 573 | SpaprMachineState *spapr, |
ee954280 GS |
574 | uint32_t token, uint32_t nargs, |
575 | target_ulong args, uint32_t nret, | |
576 | target_ulong rets) | |
577 | { | |
ce2918cb | 578 | SpaprPhbState *sphb; |
ee954280 GS |
579 | uint64_t buid; |
580 | int state, ret; | |
581 | ||
582 | if ((nargs != 3) || (nret != 4 && nret != 5)) { | |
583 | goto param_error_exit; | |
584 | } | |
585 | ||
a14aa92b | 586 | buid = rtas_ldq(args, 1); |
46c5874e | 587 | sphb = spapr_pci_find_phb(spapr, buid); |
ee954280 GS |
588 | if (!sphb) { |
589 | goto param_error_exit; | |
590 | } | |
591 | ||
fbb4e983 | 592 | if (!spapr_phb_eeh_available(sphb)) { |
ee954280 GS |
593 | goto param_error_exit; |
594 | } | |
595 | ||
fbb4e983 | 596 | ret = spapr_phb_vfio_eeh_get_state(sphb, &state); |
ee954280 GS |
597 | rtas_st(rets, 0, ret); |
598 | if (ret != RTAS_OUT_SUCCESS) { | |
599 | return; | |
600 | } | |
601 | ||
602 | rtas_st(rets, 1, state); | |
603 | rtas_st(rets, 2, RTAS_EEH_SUPPORT); | |
604 | rtas_st(rets, 3, RTAS_EEH_PE_UNAVAIL_INFO); | |
605 | if (nret >= 5) { | |
606 | rtas_st(rets, 4, RTAS_EEH_PE_RECOVER_INFO); | |
607 | } | |
608 | return; | |
609 | ||
610 | param_error_exit: | |
611 | rtas_st(rets, 0, RTAS_OUT_PARAM_ERROR); | |
612 | } | |
613 | ||
614 | static void rtas_ibm_set_slot_reset(PowerPCCPU *cpu, | |
ce2918cb | 615 | SpaprMachineState *spapr, |
ee954280 GS |
616 | uint32_t token, uint32_t nargs, |
617 | target_ulong args, uint32_t nret, | |
618 | target_ulong rets) | |
619 | { | |
ce2918cb | 620 | SpaprPhbState *sphb; |
ee954280 GS |
621 | uint32_t option; |
622 | uint64_t buid; | |
623 | int ret; | |
624 | ||
625 | if ((nargs != 4) || (nret != 1)) { | |
626 | goto param_error_exit; | |
627 | } | |
628 | ||
a14aa92b | 629 | buid = rtas_ldq(args, 1); |
ee954280 | 630 | option = rtas_ld(args, 3); |
46c5874e | 631 | sphb = spapr_pci_find_phb(spapr, buid); |
ee954280 GS |
632 | if (!sphb) { |
633 | goto param_error_exit; | |
634 | } | |
635 | ||
fbb4e983 | 636 | if (!spapr_phb_eeh_available(sphb)) { |
ee954280 GS |
637 | goto param_error_exit; |
638 | } | |
639 | ||
fbb4e983 | 640 | ret = spapr_phb_vfio_eeh_reset(sphb, option); |
ee954280 GS |
641 | rtas_st(rets, 0, ret); |
642 | return; | |
643 | ||
644 | param_error_exit: | |
645 | rtas_st(rets, 0, RTAS_OUT_PARAM_ERROR); | |
646 | } | |
647 | ||
648 | static void rtas_ibm_configure_pe(PowerPCCPU *cpu, | |
ce2918cb | 649 | SpaprMachineState *spapr, |
ee954280 GS |
650 | uint32_t token, uint32_t nargs, |
651 | target_ulong args, uint32_t nret, | |
652 | target_ulong rets) | |
653 | { | |
ce2918cb | 654 | SpaprPhbState *sphb; |
ee954280 GS |
655 | uint64_t buid; |
656 | int ret; | |
657 | ||
658 | if ((nargs != 3) || (nret != 1)) { | |
659 | goto param_error_exit; | |
660 | } | |
661 | ||
a14aa92b | 662 | buid = rtas_ldq(args, 1); |
46c5874e | 663 | sphb = spapr_pci_find_phb(spapr, buid); |
ee954280 GS |
664 | if (!sphb) { |
665 | goto param_error_exit; | |
666 | } | |
667 | ||
fbb4e983 | 668 | if (!spapr_phb_eeh_available(sphb)) { |
ee954280 GS |
669 | goto param_error_exit; |
670 | } | |
671 | ||
fbb4e983 | 672 | ret = spapr_phb_vfio_eeh_configure(sphb); |
ee954280 GS |
673 | rtas_st(rets, 0, ret); |
674 | return; | |
675 | ||
676 | param_error_exit: | |
677 | rtas_st(rets, 0, RTAS_OUT_PARAM_ERROR); | |
678 | } | |
679 | ||
680 | /* To support it later */ | |
681 | static void rtas_ibm_slot_error_detail(PowerPCCPU *cpu, | |
ce2918cb | 682 | SpaprMachineState *spapr, |
ee954280 GS |
683 | uint32_t token, uint32_t nargs, |
684 | target_ulong args, uint32_t nret, | |
685 | target_ulong rets) | |
686 | { | |
ce2918cb | 687 | SpaprPhbState *sphb; |
ee954280 GS |
688 | int option; |
689 | uint64_t buid; | |
690 | ||
691 | if ((nargs != 8) || (nret != 1)) { | |
692 | goto param_error_exit; | |
693 | } | |
694 | ||
a14aa92b | 695 | buid = rtas_ldq(args, 1); |
46c5874e | 696 | sphb = spapr_pci_find_phb(spapr, buid); |
ee954280 GS |
697 | if (!sphb) { |
698 | goto param_error_exit; | |
699 | } | |
700 | ||
fbb4e983 | 701 | if (!spapr_phb_eeh_available(sphb)) { |
ee954280 GS |
702 | goto param_error_exit; |
703 | } | |
704 | ||
705 | option = rtas_ld(args, 7); | |
706 | switch (option) { | |
707 | case RTAS_SLOT_TEMP_ERR_LOG: | |
708 | case RTAS_SLOT_PERM_ERR_LOG: | |
709 | break; | |
710 | default: | |
711 | goto param_error_exit; | |
712 | } | |
713 | ||
714 | /* We don't have error log yet */ | |
715 | rtas_st(rets, 0, RTAS_OUT_NO_ERRORS_FOUND); | |
716 | return; | |
717 | ||
718 | param_error_exit: | |
719 | rtas_st(rets, 0, RTAS_OUT_PARAM_ERROR); | |
720 | } | |
721 | ||
3384f95c DG |
722 | static void pci_spapr_set_irq(void *opaque, int irq_num, int level) |
723 | { | |
724 | /* | |
e8ec4adf | 725 | * Here we use the number returned by pci_swizzle_map_irq_fn to find a |
3384f95c DG |
726 | * corresponding qemu_irq. |
727 | */ | |
ce2918cb | 728 | SpaprPhbState *phb = opaque; |
3384f95c | 729 | |
caae58cb | 730 | trace_spapr_pci_lsi_set(phb->dtbusname, irq_num, phb->lsi_table[irq_num].irq); |
a307d594 | 731 | qemu_set_irq(spapr_phb_lsi_qirq(phb, irq_num), level); |
3384f95c DG |
732 | } |
733 | ||
5cc7a967 AK |
734 | static PCIINTxRoute spapr_route_intx_pin_to_irq(void *opaque, int pin) |
735 | { | |
ce2918cb | 736 | SpaprPhbState *sphb = SPAPR_PCI_HOST_BRIDGE(opaque); |
5cc7a967 AK |
737 | PCIINTxRoute route; |
738 | ||
739 | route.mode = PCI_INTX_ENABLED; | |
740 | route.irq = sphb->lsi_table[pin].irq; | |
741 | ||
742 | return route; | |
743 | } | |
744 | ||
0ee2c058 AK |
745 | /* |
746 | * MSI/MSIX memory region implementation. | |
747 | * The handler handles both MSI and MSIX. | |
18f2330e | 748 | * The vector number is encoded in least bits in data. |
0ee2c058 | 749 | */ |
a8170e5e | 750 | static void spapr_msi_write(void *opaque, hwaddr addr, |
0ee2c058 AK |
751 | uint64_t data, unsigned size) |
752 | { | |
ce2918cb | 753 | SpaprMachineState *spapr = SPAPR_MACHINE(qdev_get_machine()); |
f1c2dc7c | 754 | uint32_t irq = data; |
0ee2c058 AK |
755 | |
756 | trace_spapr_pci_msi_write(addr, data, irq); | |
757 | ||
77183755 | 758 | qemu_irq_pulse(spapr_qirq(spapr, irq)); |
0ee2c058 AK |
759 | } |
760 | ||
761 | static const MemoryRegionOps spapr_msi_ops = { | |
762 | /* There is no .read as the read result is undefined by PCI spec */ | |
763 | .read = NULL, | |
764 | .write = spapr_msi_write, | |
765 | .endianness = DEVICE_LITTLE_ENDIAN | |
766 | }; | |
767 | ||
298a9710 DG |
768 | /* |
769 | * PHB PCI device | |
770 | */ | |
e00387d5 | 771 | static AddressSpace *spapr_pci_dma_iommu(PCIBus *bus, void *opaque, int devfn) |
edded454 | 772 | { |
ce2918cb | 773 | SpaprPhbState *phb = opaque; |
edded454 | 774 | |
e00387d5 | 775 | return &phb->iommu_as; |
edded454 DG |
776 | } |
777 | ||
ce2918cb | 778 | static char *spapr_phb_vfio_get_loc_code(SpaprPhbState *sphb, PCIDevice *pdev) |
16b0ea1d ND |
779 | { |
780 | char *path = NULL, *buf = NULL, *host = NULL; | |
781 | ||
782 | /* Get the PCI VFIO host id */ | |
783 | host = object_property_get_str(OBJECT(pdev), "host", NULL); | |
784 | if (!host) { | |
785 | goto err_out; | |
786 | } | |
787 | ||
788 | /* Construct the path of the file that will give us the DT location */ | |
789 | path = g_strdup_printf("/sys/bus/pci/devices/%s/devspec", host); | |
790 | g_free(host); | |
8f687605 | 791 | if (!g_file_get_contents(path, &buf, NULL, NULL)) { |
16b0ea1d ND |
792 | goto err_out; |
793 | } | |
794 | g_free(path); | |
795 | ||
796 | /* Construct and read from host device tree the loc-code */ | |
797 | path = g_strdup_printf("/proc/device-tree%s/ibm,loc-code", buf); | |
798 | g_free(buf); | |
8f687605 | 799 | if (!g_file_get_contents(path, &buf, NULL, NULL)) { |
16b0ea1d ND |
800 | goto err_out; |
801 | } | |
802 | return buf; | |
803 | ||
804 | err_out: | |
805 | g_free(path); | |
806 | return NULL; | |
807 | } | |
808 | ||
ce2918cb | 809 | static char *spapr_phb_get_loc_code(SpaprPhbState *sphb, PCIDevice *pdev) |
16b0ea1d ND |
810 | { |
811 | char *buf; | |
812 | const char *devtype = "qemu"; | |
813 | uint32_t busnr = pci_bus_num(PCI_BUS(qdev_get_parent_bus(DEVICE(pdev)))); | |
814 | ||
815 | if (object_dynamic_cast(OBJECT(pdev), "vfio-pci")) { | |
816 | buf = spapr_phb_vfio_get_loc_code(sphb, pdev); | |
817 | if (buf) { | |
818 | return buf; | |
819 | } | |
820 | devtype = "vfio"; | |
821 | } | |
822 | /* | |
823 | * For emulated devices and VFIO-failure case, make up | |
824 | * the loc-code. | |
825 | */ | |
826 | buf = g_strdup_printf("%s_%s:%04x:%02x:%02x.%x", | |
827 | devtype, pdev->name, sphb->index, busnr, | |
828 | PCI_SLOT(pdev->devfn), PCI_FUNC(pdev->devfn)); | |
829 | return buf; | |
830 | } | |
831 | ||
7454c7af MR |
832 | /* Macros to operate with address in OF binding to PCI */ |
833 | #define b_x(x, p, l) (((x) & ((1<<(l))-1)) << (p)) | |
834 | #define b_n(x) b_x((x), 31, 1) /* 0 if relocatable */ | |
835 | #define b_p(x) b_x((x), 30, 1) /* 1 if prefetchable */ | |
836 | #define b_t(x) b_x((x), 29, 1) /* 1 if the address is aliased */ | |
837 | #define b_ss(x) b_x((x), 24, 2) /* the space code */ | |
838 | #define b_bbbbbbbb(x) b_x((x), 16, 8) /* bus number */ | |
839 | #define b_ddddd(x) b_x((x), 11, 5) /* device number */ | |
840 | #define b_fff(x) b_x((x), 8, 3) /* function number */ | |
841 | #define b_rrrrrrrr(x) b_x((x), 0, 8) /* register number */ | |
842 | ||
843 | /* for 'reg'/'assigned-addresses' OF properties */ | |
844 | #define RESOURCE_CELLS_SIZE 2 | |
845 | #define RESOURCE_CELLS_ADDRESS 3 | |
846 | ||
847 | typedef struct ResourceFields { | |
848 | uint32_t phys_hi; | |
849 | uint32_t phys_mid; | |
850 | uint32_t phys_lo; | |
851 | uint32_t size_hi; | |
852 | uint32_t size_lo; | |
853 | } QEMU_PACKED ResourceFields; | |
854 | ||
855 | typedef struct ResourceProps { | |
856 | ResourceFields reg[8]; | |
857 | ResourceFields assigned[7]; | |
858 | uint32_t reg_len; | |
859 | uint32_t assigned_len; | |
860 | } ResourceProps; | |
861 | ||
862 | /* fill in the 'reg'/'assigned-resources' OF properties for | |
863 | * a PCI device. 'reg' describes resource requirements for a | |
864 | * device's IO/MEM regions, 'assigned-addresses' describes the | |
865 | * actual resource assignments. | |
866 | * | |
867 | * the properties are arrays of ('phys-addr', 'size') pairs describing | |
868 | * the addressable regions of the PCI device, where 'phys-addr' is a | |
869 | * RESOURCE_CELLS_ADDRESS-tuple of 32-bit integers corresponding to | |
870 | * (phys.hi, phys.mid, phys.lo), and 'size' is a | |
871 | * RESOURCE_CELLS_SIZE-tuple corresponding to (size.hi, size.lo). | |
872 | * | |
873 | * phys.hi = 0xYYXXXXZZ, where: | |
874 | * 0xYY = npt000ss | |
875 | * ||| | | |
72187935 ND |
876 | * ||| +-- space code |
877 | * ||| | | |
878 | * ||| + 00 if configuration space | |
879 | * ||| + 01 if IO region, | |
880 | * ||| + 10 if 32-bit MEM region | |
881 | * ||| + 11 if 64-bit MEM region | |
882 | * ||| | |
7454c7af MR |
883 | * ||+------ for non-relocatable IO: 1 if aliased |
884 | * || for relocatable IO: 1 if below 64KB | |
885 | * || for MEM: 1 if below 1MB | |
886 | * |+------- 1 if region is prefetchable | |
887 | * +-------- 1 if region is non-relocatable | |
888 | * 0xXXXX = bbbbbbbb dddddfff, encoding bus, slot, and function | |
889 | * bits respectively | |
890 | * 0xZZ = rrrrrrrr, the register number of the BAR corresponding | |
891 | * to the region | |
892 | * | |
893 | * phys.mid and phys.lo correspond respectively to the hi/lo portions | |
894 | * of the actual address of the region. | |
895 | * | |
896 | * how the phys-addr/size values are used differ slightly between | |
897 | * 'reg' and 'assigned-addresses' properties. namely, 'reg' has | |
898 | * an additional description for the config space region of the | |
899 | * device, and in the case of QEMU has n=0 and phys.mid=phys.lo=0 | |
900 | * to describe the region as relocatable, with an address-mapping | |
901 | * that corresponds directly to the PHB's address space for the | |
902 | * resource. 'assigned-addresses' always has n=1 set with an absolute | |
903 | * address assigned for the resource. in general, 'assigned-addresses' | |
904 | * won't be populated, since addresses for PCI devices are generally | |
905 | * unmapped initially and left to the guest to assign. | |
906 | * | |
907 | * note also that addresses defined in these properties are, at least | |
908 | * for PAPR guests, relative to the PHBs IO/MEM windows, and | |
909 | * correspond directly to the addresses in the BARs. | |
910 | * | |
911 | * in accordance with PCI Bus Binding to Open Firmware, | |
912 | * IEEE Std 1275-1994, section 4.1.1, as implemented by PAPR+ v2.7, | |
913 | * Appendix C. | |
914 | */ | |
915 | static void populate_resource_props(PCIDevice *d, ResourceProps *rp) | |
916 | { | |
917 | int bus_num = pci_bus_num(PCI_BUS(qdev_get_parent_bus(DEVICE(d)))); | |
918 | uint32_t dev_id = (b_bbbbbbbb(bus_num) | | |
919 | b_ddddd(PCI_SLOT(d->devfn)) | | |
920 | b_fff(PCI_FUNC(d->devfn))); | |
921 | ResourceFields *reg, *assigned; | |
922 | int i, reg_idx = 0, assigned_idx = 0; | |
923 | ||
924 | /* config space region */ | |
925 | reg = &rp->reg[reg_idx++]; | |
926 | reg->phys_hi = cpu_to_be32(dev_id); | |
927 | reg->phys_mid = 0; | |
928 | reg->phys_lo = 0; | |
929 | reg->size_hi = 0; | |
930 | reg->size_lo = 0; | |
931 | ||
932 | for (i = 0; i < PCI_NUM_REGIONS; i++) { | |
933 | if (!d->io_regions[i].size) { | |
934 | continue; | |
935 | } | |
936 | ||
937 | reg = &rp->reg[reg_idx++]; | |
938 | ||
939 | reg->phys_hi = cpu_to_be32(dev_id | b_rrrrrrrr(pci_bar(d, i))); | |
940 | if (d->io_regions[i].type & PCI_BASE_ADDRESS_SPACE_IO) { | |
941 | reg->phys_hi |= cpu_to_be32(b_ss(1)); | |
72187935 ND |
942 | } else if (d->io_regions[i].type & PCI_BASE_ADDRESS_MEM_TYPE_64) { |
943 | reg->phys_hi |= cpu_to_be32(b_ss(3)); | |
7454c7af MR |
944 | } else { |
945 | reg->phys_hi |= cpu_to_be32(b_ss(2)); | |
946 | } | |
947 | reg->phys_mid = 0; | |
948 | reg->phys_lo = 0; | |
949 | reg->size_hi = cpu_to_be32(d->io_regions[i].size >> 32); | |
950 | reg->size_lo = cpu_to_be32(d->io_regions[i].size); | |
951 | ||
952 | if (d->io_regions[i].addr == PCI_BAR_UNMAPPED) { | |
953 | continue; | |
954 | } | |
955 | ||
956 | assigned = &rp->assigned[assigned_idx++]; | |
382b6f22 | 957 | assigned->phys_hi = cpu_to_be32(be32_to_cpu(reg->phys_hi) | b_n(1)); |
7454c7af MR |
958 | assigned->phys_mid = cpu_to_be32(d->io_regions[i].addr >> 32); |
959 | assigned->phys_lo = cpu_to_be32(d->io_regions[i].addr); | |
960 | assigned->size_hi = reg->size_hi; | |
961 | assigned->size_lo = reg->size_lo; | |
962 | } | |
963 | ||
964 | rp->reg_len = reg_idx * sizeof(ResourceFields); | |
965 | rp->assigned_len = assigned_idx * sizeof(ResourceFields); | |
966 | } | |
967 | ||
2530a1a5 LV |
968 | typedef struct PCIClass PCIClass; |
969 | typedef struct PCISubClass PCISubClass; | |
970 | typedef struct PCIIFace PCIIFace; | |
971 | ||
972 | struct PCIIFace { | |
973 | int iface; | |
974 | const char *name; | |
975 | }; | |
976 | ||
977 | struct PCISubClass { | |
978 | int subclass; | |
979 | const char *name; | |
980 | const PCIIFace *iface; | |
981 | }; | |
982 | ||
983 | struct PCIClass { | |
984 | const char *name; | |
985 | const PCISubClass *subc; | |
986 | }; | |
987 | ||
988 | static const PCISubClass undef_subclass[] = { | |
989 | { PCI_CLASS_NOT_DEFINED_VGA, "display", NULL }, | |
990 | { 0xFF, NULL, NULL }, | |
991 | }; | |
992 | ||
993 | static const PCISubClass mass_subclass[] = { | |
994 | { PCI_CLASS_STORAGE_SCSI, "scsi", NULL }, | |
995 | { PCI_CLASS_STORAGE_IDE, "ide", NULL }, | |
996 | { PCI_CLASS_STORAGE_FLOPPY, "fdc", NULL }, | |
997 | { PCI_CLASS_STORAGE_IPI, "ipi", NULL }, | |
998 | { PCI_CLASS_STORAGE_RAID, "raid", NULL }, | |
999 | { PCI_CLASS_STORAGE_ATA, "ata", NULL }, | |
1000 | { PCI_CLASS_STORAGE_SATA, "sata", NULL }, | |
1001 | { PCI_CLASS_STORAGE_SAS, "sas", NULL }, | |
1002 | { 0xFF, NULL, NULL }, | |
1003 | }; | |
1004 | ||
1005 | static const PCISubClass net_subclass[] = { | |
1006 | { PCI_CLASS_NETWORK_ETHERNET, "ethernet", NULL }, | |
1007 | { PCI_CLASS_NETWORK_TOKEN_RING, "token-ring", NULL }, | |
1008 | { PCI_CLASS_NETWORK_FDDI, "fddi", NULL }, | |
1009 | { PCI_CLASS_NETWORK_ATM, "atm", NULL }, | |
1010 | { PCI_CLASS_NETWORK_ISDN, "isdn", NULL }, | |
1011 | { PCI_CLASS_NETWORK_WORLDFIP, "worldfip", NULL }, | |
1012 | { PCI_CLASS_NETWORK_PICMG214, "picmg", NULL }, | |
1013 | { 0xFF, NULL, NULL }, | |
1014 | }; | |
1015 | ||
1016 | static const PCISubClass displ_subclass[] = { | |
1017 | { PCI_CLASS_DISPLAY_VGA, "vga", NULL }, | |
1018 | { PCI_CLASS_DISPLAY_XGA, "xga", NULL }, | |
1019 | { PCI_CLASS_DISPLAY_3D, "3d-controller", NULL }, | |
1020 | { 0xFF, NULL, NULL }, | |
1021 | }; | |
1022 | ||
1023 | static const PCISubClass media_subclass[] = { | |
1024 | { PCI_CLASS_MULTIMEDIA_VIDEO, "video", NULL }, | |
1025 | { PCI_CLASS_MULTIMEDIA_AUDIO, "sound", NULL }, | |
1026 | { PCI_CLASS_MULTIMEDIA_PHONE, "telephony", NULL }, | |
1027 | { 0xFF, NULL, NULL }, | |
1028 | }; | |
1029 | ||
1030 | static const PCISubClass mem_subclass[] = { | |
1031 | { PCI_CLASS_MEMORY_RAM, "memory", NULL }, | |
1032 | { PCI_CLASS_MEMORY_FLASH, "flash", NULL }, | |
1033 | { 0xFF, NULL, NULL }, | |
1034 | }; | |
1035 | ||
1036 | static const PCISubClass bridg_subclass[] = { | |
1037 | { PCI_CLASS_BRIDGE_HOST, "host", NULL }, | |
1038 | { PCI_CLASS_BRIDGE_ISA, "isa", NULL }, | |
1039 | { PCI_CLASS_BRIDGE_EISA, "eisa", NULL }, | |
1040 | { PCI_CLASS_BRIDGE_MC, "mca", NULL }, | |
1041 | { PCI_CLASS_BRIDGE_PCI, "pci", NULL }, | |
1042 | { PCI_CLASS_BRIDGE_PCMCIA, "pcmcia", NULL }, | |
1043 | { PCI_CLASS_BRIDGE_NUBUS, "nubus", NULL }, | |
1044 | { PCI_CLASS_BRIDGE_CARDBUS, "cardbus", NULL }, | |
1045 | { PCI_CLASS_BRIDGE_RACEWAY, "raceway", NULL }, | |
1046 | { PCI_CLASS_BRIDGE_PCI_SEMITP, "semi-transparent-pci", NULL }, | |
1047 | { PCI_CLASS_BRIDGE_IB_PCI, "infiniband", NULL }, | |
1048 | { 0xFF, NULL, NULL }, | |
1049 | }; | |
1050 | ||
1051 | static const PCISubClass comm_subclass[] = { | |
1052 | { PCI_CLASS_COMMUNICATION_SERIAL, "serial", NULL }, | |
1053 | { PCI_CLASS_COMMUNICATION_PARALLEL, "parallel", NULL }, | |
1054 | { PCI_CLASS_COMMUNICATION_MULTISERIAL, "multiport-serial", NULL }, | |
1055 | { PCI_CLASS_COMMUNICATION_MODEM, "modem", NULL }, | |
1056 | { PCI_CLASS_COMMUNICATION_GPIB, "gpib", NULL }, | |
1057 | { PCI_CLASS_COMMUNICATION_SC, "smart-card", NULL }, | |
1058 | { 0xFF, NULL, NULL, }, | |
1059 | }; | |
1060 | ||
1061 | static const PCIIFace pic_iface[] = { | |
1062 | { PCI_CLASS_SYSTEM_PIC_IOAPIC, "io-apic" }, | |
1063 | { PCI_CLASS_SYSTEM_PIC_IOXAPIC, "io-xapic" }, | |
1064 | { 0xFF, NULL }, | |
1065 | }; | |
1066 | ||
1067 | static const PCISubClass sys_subclass[] = { | |
1068 | { PCI_CLASS_SYSTEM_PIC, "interrupt-controller", pic_iface }, | |
1069 | { PCI_CLASS_SYSTEM_DMA, "dma-controller", NULL }, | |
1070 | { PCI_CLASS_SYSTEM_TIMER, "timer", NULL }, | |
1071 | { PCI_CLASS_SYSTEM_RTC, "rtc", NULL }, | |
1072 | { PCI_CLASS_SYSTEM_PCI_HOTPLUG, "hot-plug-controller", NULL }, | |
1073 | { PCI_CLASS_SYSTEM_SDHCI, "sd-host-controller", NULL }, | |
1074 | { 0xFF, NULL, NULL }, | |
1075 | }; | |
1076 | ||
1077 | static const PCISubClass inp_subclass[] = { | |
1078 | { PCI_CLASS_INPUT_KEYBOARD, "keyboard", NULL }, | |
1079 | { PCI_CLASS_INPUT_PEN, "pen", NULL }, | |
1080 | { PCI_CLASS_INPUT_MOUSE, "mouse", NULL }, | |
1081 | { PCI_CLASS_INPUT_SCANNER, "scanner", NULL }, | |
1082 | { PCI_CLASS_INPUT_GAMEPORT, "gameport", NULL }, | |
1083 | { 0xFF, NULL, NULL }, | |
1084 | }; | |
1085 | ||
1086 | static const PCISubClass dock_subclass[] = { | |
1087 | { PCI_CLASS_DOCKING_GENERIC, "dock", NULL }, | |
1088 | { 0xFF, NULL, NULL }, | |
1089 | }; | |
1090 | ||
1091 | static const PCISubClass cpu_subclass[] = { | |
1092 | { PCI_CLASS_PROCESSOR_PENTIUM, "pentium", NULL }, | |
1093 | { PCI_CLASS_PROCESSOR_POWERPC, "powerpc", NULL }, | |
1094 | { PCI_CLASS_PROCESSOR_MIPS, "mips", NULL }, | |
1095 | { PCI_CLASS_PROCESSOR_CO, "co-processor", NULL }, | |
1096 | { 0xFF, NULL, NULL }, | |
1097 | }; | |
1098 | ||
1099 | static const PCIIFace usb_iface[] = { | |
1100 | { PCI_CLASS_SERIAL_USB_UHCI, "usb-uhci" }, | |
1101 | { PCI_CLASS_SERIAL_USB_OHCI, "usb-ohci", }, | |
1102 | { PCI_CLASS_SERIAL_USB_EHCI, "usb-ehci" }, | |
1103 | { PCI_CLASS_SERIAL_USB_XHCI, "usb-xhci" }, | |
1104 | { PCI_CLASS_SERIAL_USB_UNKNOWN, "usb-unknown" }, | |
1105 | { PCI_CLASS_SERIAL_USB_DEVICE, "usb-device" }, | |
1106 | { 0xFF, NULL }, | |
1107 | }; | |
1108 | ||
1109 | static const PCISubClass ser_subclass[] = { | |
1110 | { PCI_CLASS_SERIAL_FIREWIRE, "firewire", NULL }, | |
1111 | { PCI_CLASS_SERIAL_ACCESS, "access-bus", NULL }, | |
1112 | { PCI_CLASS_SERIAL_SSA, "ssa", NULL }, | |
1113 | { PCI_CLASS_SERIAL_USB, "usb", usb_iface }, | |
1114 | { PCI_CLASS_SERIAL_FIBER, "fibre-channel", NULL }, | |
1115 | { PCI_CLASS_SERIAL_SMBUS, "smb", NULL }, | |
1116 | { PCI_CLASS_SERIAL_IB, "infiniband", NULL }, | |
1117 | { PCI_CLASS_SERIAL_IPMI, "ipmi", NULL }, | |
1118 | { PCI_CLASS_SERIAL_SERCOS, "sercos", NULL }, | |
1119 | { PCI_CLASS_SERIAL_CANBUS, "canbus", NULL }, | |
1120 | { 0xFF, NULL, NULL }, | |
1121 | }; | |
1122 | ||
1123 | static const PCISubClass wrl_subclass[] = { | |
1124 | { PCI_CLASS_WIRELESS_IRDA, "irda", NULL }, | |
1125 | { PCI_CLASS_WIRELESS_CIR, "consumer-ir", NULL }, | |
1126 | { PCI_CLASS_WIRELESS_RF_CONTROLLER, "rf-controller", NULL }, | |
1127 | { PCI_CLASS_WIRELESS_BLUETOOTH, "bluetooth", NULL }, | |
1128 | { PCI_CLASS_WIRELESS_BROADBAND, "broadband", NULL }, | |
1129 | { 0xFF, NULL, NULL }, | |
1130 | }; | |
1131 | ||
1132 | static const PCISubClass sat_subclass[] = { | |
1133 | { PCI_CLASS_SATELLITE_TV, "satellite-tv", NULL }, | |
1134 | { PCI_CLASS_SATELLITE_AUDIO, "satellite-audio", NULL }, | |
1135 | { PCI_CLASS_SATELLITE_VOICE, "satellite-voice", NULL }, | |
1136 | { PCI_CLASS_SATELLITE_DATA, "satellite-data", NULL }, | |
1137 | { 0xFF, NULL, NULL }, | |
1138 | }; | |
1139 | ||
1140 | static const PCISubClass crypt_subclass[] = { | |
1141 | { PCI_CLASS_CRYPT_NETWORK, "network-encryption", NULL }, | |
1142 | { PCI_CLASS_CRYPT_ENTERTAINMENT, | |
1143 | "entertainment-encryption", NULL }, | |
1144 | { 0xFF, NULL, NULL }, | |
1145 | }; | |
1146 | ||
1147 | static const PCISubClass spc_subclass[] = { | |
1148 | { PCI_CLASS_SP_DPIO, "dpio", NULL }, | |
1149 | { PCI_CLASS_SP_PERF, "counter", NULL }, | |
1150 | { PCI_CLASS_SP_SYNCH, "measurement", NULL }, | |
1151 | { PCI_CLASS_SP_MANAGEMENT, "management-card", NULL }, | |
1152 | { 0xFF, NULL, NULL }, | |
1153 | }; | |
1154 | ||
1155 | static const PCIClass pci_classes[] = { | |
1156 | { "legacy-device", undef_subclass }, | |
1157 | { "mass-storage", mass_subclass }, | |
1158 | { "network", net_subclass }, | |
1159 | { "display", displ_subclass, }, | |
1160 | { "multimedia-device", media_subclass }, | |
1161 | { "memory-controller", mem_subclass }, | |
1162 | { "unknown-bridge", bridg_subclass }, | |
1163 | { "communication-controller", comm_subclass}, | |
1164 | { "system-peripheral", sys_subclass }, | |
1165 | { "input-controller", inp_subclass }, | |
1166 | { "docking-station", dock_subclass }, | |
1167 | { "cpu", cpu_subclass }, | |
1168 | { "serial-bus", ser_subclass }, | |
1169 | { "wireless-controller", wrl_subclass }, | |
1170 | { "intelligent-io", NULL }, | |
1171 | { "satellite-device", sat_subclass }, | |
1172 | { "encryption", crypt_subclass }, | |
1173 | { "data-processing-controller", spc_subclass }, | |
1174 | }; | |
1175 | ||
4782a8bb DG |
1176 | static const char *dt_name_from_class(uint8_t class, uint8_t subclass, |
1177 | uint8_t iface) | |
2530a1a5 LV |
1178 | { |
1179 | const PCIClass *pclass; | |
1180 | const PCISubClass *psubclass; | |
1181 | const PCIIFace *piface; | |
1182 | const char *name; | |
1183 | ||
1184 | if (class >= ARRAY_SIZE(pci_classes)) { | |
1185 | return "pci"; | |
1186 | } | |
1187 | ||
1188 | pclass = pci_classes + class; | |
1189 | name = pclass->name; | |
1190 | ||
1191 | if (pclass->subc == NULL) { | |
1192 | return name; | |
1193 | } | |
1194 | ||
1195 | psubclass = pclass->subc; | |
1196 | while ((psubclass->subclass & 0xff) != 0xff) { | |
1197 | if ((psubclass->subclass & 0xff) == subclass) { | |
1198 | name = psubclass->name; | |
1199 | break; | |
1200 | } | |
1201 | psubclass++; | |
1202 | } | |
1203 | ||
1204 | piface = psubclass->iface; | |
1205 | if (piface == NULL) { | |
1206 | return name; | |
1207 | } | |
1208 | while ((piface->iface & 0xff) != 0xff) { | |
1209 | if ((piface->iface & 0xff) == iface) { | |
1210 | name = piface->name; | |
1211 | break; | |
1212 | } | |
1213 | piface++; | |
1214 | } | |
1215 | ||
1216 | return name; | |
1217 | } | |
1218 | ||
a1ec25b2 DG |
1219 | /* |
1220 | * DRC helper functions | |
1221 | */ | |
1222 | ||
1223 | static uint32_t drc_id_from_devfn(SpaprPhbState *phb, | |
1224 | uint32_t busnr, | |
1225 | int32_t devfn) | |
1226 | { | |
1227 | return (phb->index << 16) | (busnr << 8) | devfn; | |
1228 | } | |
1229 | ||
1230 | static SpaprDrc *drc_from_devfn(SpaprPhbState *phb, | |
1231 | uint32_t busnr, int32_t devfn) | |
1232 | { | |
1233 | return spapr_drc_by_id(TYPE_SPAPR_DRC_PCI, | |
1234 | drc_id_from_devfn(phb, busnr, devfn)); | |
1235 | } | |
1236 | ||
1237 | static SpaprDrc *drc_from_dev(SpaprPhbState *phb, PCIDevice *dev) | |
1238 | { | |
1239 | uint32_t busnr = pci_bus_num(PCI_BUS(qdev_get_parent_bus(DEVICE(dev)))); | |
1240 | return drc_from_devfn(phb, busnr, dev->devfn); | |
1241 | } | |
1242 | ||
1243 | static void add_drcs(SpaprPhbState *phb) | |
1244 | { | |
1245 | int i; | |
1246 | ||
1247 | if (!phb->dr_enabled) { | |
1248 | return; | |
1249 | } | |
1250 | ||
1251 | for (i = 0; i < PCI_SLOT_MAX * PCI_FUNC_MAX; i++) { | |
1252 | spapr_dr_connector_new(OBJECT(phb), TYPE_SPAPR_DRC_PCI, | |
1253 | drc_id_from_devfn(phb, 0, i)); | |
1254 | } | |
1255 | } | |
1256 | ||
1257 | static void remove_drcs(SpaprPhbState *phb) | |
1258 | { | |
1259 | int i; | |
1260 | ||
1261 | if (!phb->dr_enabled) { | |
1262 | return; | |
1263 | } | |
1264 | ||
1265 | for (i = PCI_SLOT_MAX * PCI_FUNC_MAX - 1; i >= 0; i--) { | |
1266 | SpaprDrc *drc = drc_from_devfn(phb, 0, i); | |
1267 | ||
1268 | if (drc) { | |
1269 | object_unparent(OBJECT(drc)); | |
1270 | } | |
1271 | } | |
1272 | } | |
e634b89c | 1273 | |
466e8831 DG |
1274 | typedef struct PciWalkFdt { |
1275 | void *fdt; | |
1276 | int offset; | |
1277 | SpaprPhbState *sphb; | |
1278 | int err; | |
1279 | } PciWalkFdt; | |
1280 | ||
1281 | static int spapr_dt_pci_device(SpaprPhbState *sphb, PCIDevice *dev, | |
1282 | void *fdt, int parent_offset); | |
1283 | ||
1284 | static void spapr_dt_pci_device_cb(PCIBus *bus, PCIDevice *pdev, | |
1285 | void *opaque) | |
1286 | { | |
1287 | PciWalkFdt *p = opaque; | |
1288 | int err; | |
1289 | ||
1290 | if (p->err) { | |
1291 | /* Something's already broken, don't keep going */ | |
1292 | return; | |
1293 | } | |
1294 | ||
1295 | err = spapr_dt_pci_device(p->sphb, pdev, p->fdt, p->offset); | |
1296 | if (err < 0) { | |
1297 | p->err = err; | |
1298 | } | |
1299 | } | |
1300 | ||
1301 | /* Augment PCI device node with bridge specific information */ | |
1302 | static int spapr_dt_pci_bus(SpaprPhbState *sphb, PCIBus *bus, | |
1303 | void *fdt, int offset) | |
1304 | { | |
1305 | PciWalkFdt cbinfo = { | |
1306 | .fdt = fdt, | |
1307 | .offset = offset, | |
1308 | .sphb = sphb, | |
1309 | .err = 0, | |
1310 | }; | |
1311 | ||
1312 | _FDT(fdt_setprop_cell(fdt, offset, "#address-cells", | |
1313 | RESOURCE_CELLS_ADDRESS)); | |
1314 | _FDT(fdt_setprop_cell(fdt, offset, "#size-cells", | |
1315 | RESOURCE_CELLS_SIZE)); | |
1316 | ||
1317 | if (bus) { | |
1318 | pci_for_each_device_reverse(bus, pci_bus_num(bus), | |
1319 | spapr_dt_pci_device_cb, &cbinfo); | |
1320 | if (cbinfo.err) { | |
1321 | return cbinfo.err; | |
1322 | } | |
1323 | } | |
1324 | ||
1325 | return offset; | |
1326 | } | |
1327 | ||
9d2134d8 DG |
1328 | /* create OF node for pci device and required OF DT properties */ |
1329 | static int spapr_dt_pci_device(SpaprPhbState *sphb, PCIDevice *dev, | |
1330 | void *fdt, int parent_offset) | |
7454c7af | 1331 | { |
9d2134d8 DG |
1332 | int offset; |
1333 | const gchar *basename; | |
1334 | gchar *nodename; | |
1335 | int slot = PCI_SLOT(dev->devfn); | |
1336 | int func = PCI_FUNC(dev->devfn); | |
466e8831 | 1337 | PCIDeviceClass *pc = PCI_DEVICE_GET_CLASS(dev); |
7454c7af | 1338 | ResourceProps rp; |
a1ec25b2 | 1339 | SpaprDrc *drc = drc_from_dev(sphb, dev); |
9d2134d8 DG |
1340 | uint32_t vendor_id = pci_default_read_config(dev, PCI_VENDOR_ID, 2); |
1341 | uint32_t device_id = pci_default_read_config(dev, PCI_DEVICE_ID, 2); | |
1342 | uint32_t revision_id = pci_default_read_config(dev, PCI_REVISION_ID, 1); | |
2530a1a5 | 1343 | uint32_t ccode = pci_default_read_config(dev, PCI_CLASS_PROG, 3); |
9d2134d8 DG |
1344 | uint32_t irq_pin = pci_default_read_config(dev, PCI_INTERRUPT_PIN, 1); |
1345 | uint32_t subsystem_id = pci_default_read_config(dev, PCI_SUBSYSTEM_ID, 2); | |
1346 | uint32_t subsystem_vendor_id = | |
1347 | pci_default_read_config(dev, PCI_SUBSYSTEM_VENDOR_ID, 2); | |
1348 | uint32_t cache_line_size = | |
1349 | pci_default_read_config(dev, PCI_CACHE_LINE_SIZE, 1); | |
1350 | uint32_t pci_status = pci_default_read_config(dev, PCI_STATUS, 2); | |
1351 | gchar *loc_code; | |
7454c7af | 1352 | |
9d2134d8 DG |
1353 | basename = dt_name_from_class((ccode >> 16) & 0xff, (ccode >> 8) & 0xff, |
1354 | ccode & 0xff); | |
1355 | ||
1356 | if (func != 0) { | |
1357 | nodename = g_strdup_printf("%s@%x,%x", basename, slot, func); | |
1358 | } else { | |
1359 | nodename = g_strdup_printf("%s@%x", basename, slot); | |
7454c7af MR |
1360 | } |
1361 | ||
9d2134d8 DG |
1362 | _FDT(offset = fdt_add_subnode(fdt, parent_offset, nodename)); |
1363 | ||
1364 | g_free(nodename); | |
1365 | ||
7454c7af | 1366 | /* in accordance with PAPR+ v2.7 13.6.3, Table 181 */ |
9d2134d8 DG |
1367 | _FDT(fdt_setprop_cell(fdt, offset, "vendor-id", vendor_id)); |
1368 | _FDT(fdt_setprop_cell(fdt, offset, "device-id", device_id)); | |
1369 | _FDT(fdt_setprop_cell(fdt, offset, "revision-id", revision_id)); | |
1370 | ||
2530a1a5 | 1371 | _FDT(fdt_setprop_cell(fdt, offset, "class-code", ccode)); |
9d2134d8 DG |
1372 | if (irq_pin) { |
1373 | _FDT(fdt_setprop_cell(fdt, offset, "interrupts", irq_pin)); | |
7454c7af MR |
1374 | } |
1375 | ||
9d2134d8 DG |
1376 | if (subsystem_id) { |
1377 | _FDT(fdt_setprop_cell(fdt, offset, "subsystem-id", subsystem_id)); | |
7454c7af MR |
1378 | } |
1379 | ||
9d2134d8 | 1380 | if (subsystem_vendor_id) { |
7454c7af | 1381 | _FDT(fdt_setprop_cell(fdt, offset, "subsystem-vendor-id", |
9d2134d8 | 1382 | subsystem_vendor_id)); |
7454c7af MR |
1383 | } |
1384 | ||
9d2134d8 DG |
1385 | _FDT(fdt_setprop_cell(fdt, offset, "cache-line-size", cache_line_size)); |
1386 | ||
7454c7af MR |
1387 | |
1388 | /* the following fdt cells are masked off the pci status register */ | |
7454c7af MR |
1389 | _FDT(fdt_setprop_cell(fdt, offset, "devsel-speed", |
1390 | PCI_STATUS_DEVSEL_MASK & pci_status)); | |
1391 | ||
1392 | if (pci_status & PCI_STATUS_FAST_BACK) { | |
1393 | _FDT(fdt_setprop(fdt, offset, "fast-back-to-back", NULL, 0)); | |
1394 | } | |
1395 | if (pci_status & PCI_STATUS_66MHZ) { | |
1396 | _FDT(fdt_setprop(fdt, offset, "66mhz-capable", NULL, 0)); | |
1397 | } | |
1398 | if (pci_status & PCI_STATUS_UDF) { | |
1399 | _FDT(fdt_setprop(fdt, offset, "udf-supported", NULL, 0)); | |
1400 | } | |
1401 | ||
9d2134d8 DG |
1402 | loc_code = spapr_phb_get_loc_code(sphb, dev); |
1403 | _FDT(fdt_setprop_string(fdt, offset, "ibm,loc-code", loc_code)); | |
1404 | g_free(loc_code); | |
16b0ea1d | 1405 | |
a1ec25b2 DG |
1406 | if (drc) { |
1407 | _FDT(fdt_setprop_cell(fdt, offset, "ibm,my-drc-index", | |
1408 | spapr_drc_index(drc))); | |
e634b89c | 1409 | } |
7454c7af | 1410 | |
9cbe305b | 1411 | if (msi_present(dev)) { |
9d2134d8 | 1412 | uint32_t max_msi = msi_nr_vectors_allocated(dev); |
9cbe305b GK |
1413 | if (max_msi) { |
1414 | _FDT(fdt_setprop_cell(fdt, offset, "ibm,req#msi", max_msi)); | |
1415 | } | |
a8ad731a | 1416 | } |
9cbe305b | 1417 | if (msix_present(dev)) { |
9d2134d8 | 1418 | uint32_t max_msix = dev->msix_entries_nr; |
9cbe305b GK |
1419 | if (max_msix) { |
1420 | _FDT(fdt_setprop_cell(fdt, offset, "ibm,req#msi-x", max_msix)); | |
1421 | } | |
a8ad731a | 1422 | } |
7454c7af MR |
1423 | |
1424 | populate_resource_props(dev, &rp); | |
1425 | _FDT(fdt_setprop(fdt, offset, "reg", (uint8_t *)rp.reg, rp.reg_len)); | |
1426 | _FDT(fdt_setprop(fdt, offset, "assigned-addresses", | |
1427 | (uint8_t *)rp.assigned, rp.assigned_len)); | |
1428 | ||
82516263 | 1429 | if (sphb->pcie_ecs && pci_is_express(dev)) { |
bb998645 DG |
1430 | _FDT(fdt_setprop_cell(fdt, offset, "ibm,pci-config-space-type", 0x1)); |
1431 | } | |
ec132efa AK |
1432 | |
1433 | spapr_phb_nvgpu_populate_pcidev_dt(dev, fdt, offset, sphb); | |
e634b89c | 1434 | |
466e8831 DG |
1435 | if (!pc->is_bridge) { |
1436 | /* Properties only for non-bridges */ | |
1437 | uint32_t min_grant = pci_default_read_config(dev, PCI_MIN_GNT, 1); | |
1438 | uint32_t max_latency = pci_default_read_config(dev, PCI_MAX_LAT, 1); | |
1439 | _FDT(fdt_setprop_cell(fdt, offset, "min-grant", min_grant)); | |
1440 | _FDT(fdt_setprop_cell(fdt, offset, "max-latency", max_latency)); | |
1441 | return offset; | |
1442 | } else { | |
1443 | PCIBus *sec_bus = pci_bridge_get_sec_bus(PCI_BRIDGE(dev)); | |
1444 | ||
1445 | return spapr_dt_pci_bus(sphb, sec_bus, fdt, offset); | |
1446 | } | |
7454c7af MR |
1447 | } |
1448 | ||
31834723 DHB |
1449 | /* Callback to be called during DRC release. */ |
1450 | void spapr_phb_remove_pci_device_cb(DeviceState *dev) | |
7454c7af | 1451 | { |
27c1da51 DH |
1452 | HotplugHandler *hotplug_ctrl = qdev_get_hotplug_handler(dev); |
1453 | ||
1454 | hotplug_handler_unplug(hotplug_ctrl, dev, &error_abort); | |
07578b0a | 1455 | object_unparent(OBJECT(dev)); |
7454c7af MR |
1456 | } |
1457 | ||
ce2918cb | 1458 | int spapr_pci_dt_populate(SpaprDrc *drc, SpaprMachineState *spapr, |
46fd0299 GK |
1459 | void *fdt, int *fdt_start_offset, Error **errp) |
1460 | { | |
1461 | HotplugHandler *plug_handler = qdev_get_hotplug_handler(drc->dev); | |
ce2918cb | 1462 | SpaprPhbState *sphb = SPAPR_PCI_HOST_BRIDGE(plug_handler); |
46fd0299 GK |
1463 | PCIDevice *pdev = PCI_DEVICE(drc->dev); |
1464 | ||
9d2134d8 | 1465 | *fdt_start_offset = spapr_dt_pci_device(sphb, pdev, fdt, 0); |
46fd0299 GK |
1466 | return 0; |
1467 | } | |
1468 | ||
3340e5c4 DG |
1469 | static void spapr_pci_plug(HotplugHandler *plug_handler, |
1470 | DeviceState *plugged_dev, Error **errp) | |
7454c7af | 1471 | { |
ce2918cb | 1472 | SpaprPhbState *phb = SPAPR_PCI_HOST_BRIDGE(DEVICE(plug_handler)); |
7454c7af | 1473 | PCIDevice *pdev = PCI_DEVICE(plugged_dev); |
a1ec25b2 | 1474 | SpaprDrc *drc = drc_from_dev(phb, pdev); |
7454c7af | 1475 | Error *local_err = NULL; |
788d2599 MR |
1476 | PCIBus *bus = PCI_BUS(qdev_get_parent_bus(DEVICE(pdev))); |
1477 | uint32_t slotnr = PCI_SLOT(pdev->devfn); | |
7454c7af MR |
1478 | |
1479 | /* if DR is disabled we don't need to do anything in the case of | |
1480 | * hotplug or coldplug callbacks | |
1481 | */ | |
1482 | if (!phb->dr_enabled) { | |
1483 | /* if this is a hotplug operation initiated by the user | |
1484 | * we need to let them know it's not enabled | |
1485 | */ | |
1486 | if (plugged_dev->hotplugged) { | |
6304fd27 | 1487 | error_setg(&local_err, QERR_BUS_NO_HOTPLUG, |
c6bd8c70 | 1488 | object_get_typename(OBJECT(phb))); |
7454c7af | 1489 | } |
6304fd27 | 1490 | goto out; |
7454c7af MR |
1491 | } |
1492 | ||
1493 | g_assert(drc); | |
1494 | ||
788d2599 MR |
1495 | /* Following the QEMU convention used for PCIe multifunction |
1496 | * hotplug, we do not allow functions to be hotplugged to a | |
1497 | * slot that already has function 0 present | |
1498 | */ | |
1499 | if (plugged_dev->hotplugged && bus->devices[PCI_DEVFN(slotnr, 0)] && | |
1500 | PCI_FUNC(pdev->devfn) != 0) { | |
6304fd27 | 1501 | error_setg(&local_err, "PCI: slot %d function 0 already ocuppied by %s," |
788d2599 MR |
1502 | " additional functions can no longer be exposed to guest.", |
1503 | slotnr, bus->devices[PCI_DEVFN(slotnr, 0)]->name); | |
6304fd27 DG |
1504 | goto out; |
1505 | } | |
1506 | ||
09d876ce | 1507 | spapr_drc_attach(drc, DEVICE(pdev), &local_err); |
7454c7af | 1508 | if (local_err) { |
6304fd27 | 1509 | goto out; |
7454c7af | 1510 | } |
788d2599 MR |
1511 | |
1512 | /* If this is function 0, signal hotplug for all the device functions. | |
1513 | * Otherwise defer sending the hotplug event. | |
1514 | */ | |
94fd9cba LV |
1515 | if (!spapr_drc_hotplugged(plugged_dev)) { |
1516 | spapr_drc_reset(drc); | |
1517 | } else if (PCI_FUNC(pdev->devfn) == 0) { | |
788d2599 MR |
1518 | int i; |
1519 | ||
1520 | for (i = 0; i < 8; i++) { | |
ce2918cb DG |
1521 | SpaprDrc *func_drc; |
1522 | SpaprDrcClass *func_drck; | |
1523 | SpaprDREntitySense state; | |
788d2599 | 1524 | |
a1ec25b2 DG |
1525 | func_drc = drc_from_devfn(phb, pci_bus_num(bus), |
1526 | PCI_DEVFN(slotnr, i)); | |
788d2599 | 1527 | func_drck = SPAPR_DR_CONNECTOR_GET_CLASS(func_drc); |
f224d35b | 1528 | state = func_drck->dr_entity_sense(func_drc); |
788d2599 MR |
1529 | |
1530 | if (state == SPAPR_DR_ENTITY_SENSE_PRESENT) { | |
1531 | spapr_hotplug_req_add_by_index(func_drc); | |
1532 | } | |
1533 | } | |
c5bc152b | 1534 | } |
6304fd27 DG |
1535 | |
1536 | out: | |
e366d181 | 1537 | error_propagate(errp, local_err); |
7454c7af MR |
1538 | } |
1539 | ||
27c1da51 DH |
1540 | static void spapr_pci_unplug(HotplugHandler *plug_handler, |
1541 | DeviceState *plugged_dev, Error **errp) | |
1542 | { | |
1543 | /* some version guests do not wait for completion of a device | |
1544 | * cleanup (generally done asynchronously by the kernel) before | |
1545 | * signaling to QEMU that the device is safe, but instead sleep | |
1546 | * for some 'safe' period of time. unfortunately on a busy host | |
1547 | * this sleep isn't guaranteed to be long enough, resulting in | |
1548 | * bad things like IRQ lines being left asserted during final | |
1549 | * device removal. to deal with this we call reset just prior | |
1550 | * to finalizing the device, which will put the device back into | |
1551 | * an 'idle' state, as the device cleanup code expects. | |
1552 | */ | |
1553 | pci_device_reset(PCI_DEVICE(plugged_dev)); | |
07578b0a | 1554 | object_property_set_bool(OBJECT(plugged_dev), false, "realized", NULL); |
27c1da51 DH |
1555 | } |
1556 | ||
3340e5c4 DG |
1557 | static void spapr_pci_unplug_request(HotplugHandler *plug_handler, |
1558 | DeviceState *plugged_dev, Error **errp) | |
7454c7af | 1559 | { |
ce2918cb | 1560 | SpaprPhbState *phb = SPAPR_PCI_HOST_BRIDGE(DEVICE(plug_handler)); |
7454c7af | 1561 | PCIDevice *pdev = PCI_DEVICE(plugged_dev); |
a1ec25b2 | 1562 | SpaprDrc *drc = drc_from_dev(phb, pdev); |
7454c7af MR |
1563 | |
1564 | if (!phb->dr_enabled) { | |
c6bd8c70 MA |
1565 | error_setg(errp, QERR_BUS_NO_HOTPLUG, |
1566 | object_get_typename(OBJECT(phb))); | |
7454c7af MR |
1567 | return; |
1568 | } | |
1569 | ||
1570 | g_assert(drc); | |
3340e5c4 | 1571 | g_assert(drc->dev == plugged_dev); |
7454c7af | 1572 | |
f1c52354 | 1573 | if (!spapr_drc_unplug_requested(drc)) { |
788d2599 MR |
1574 | PCIBus *bus = PCI_BUS(qdev_get_parent_bus(DEVICE(pdev))); |
1575 | uint32_t slotnr = PCI_SLOT(pdev->devfn); | |
ce2918cb DG |
1576 | SpaprDrc *func_drc; |
1577 | SpaprDrcClass *func_drck; | |
1578 | SpaprDREntitySense state; | |
788d2599 MR |
1579 | int i; |
1580 | ||
1581 | /* ensure any other present functions are pending unplug */ | |
1582 | if (PCI_FUNC(pdev->devfn) == 0) { | |
1583 | for (i = 1; i < 8; i++) { | |
a1ec25b2 DG |
1584 | func_drc = drc_from_devfn(phb, pci_bus_num(bus), |
1585 | PCI_DEVFN(slotnr, i)); | |
788d2599 | 1586 | func_drck = SPAPR_DR_CONNECTOR_GET_CLASS(func_drc); |
f224d35b | 1587 | state = func_drck->dr_entity_sense(func_drc); |
788d2599 | 1588 | if (state == SPAPR_DR_ENTITY_SENSE_PRESENT |
f1c52354 | 1589 | && !spapr_drc_unplug_requested(func_drc)) { |
788d2599 MR |
1590 | error_setg(errp, |
1591 | "PCI: slot %d, function %d still present. " | |
1592 | "Must unplug all non-0 functions first.", | |
1593 | slotnr, i); | |
1594 | return; | |
1595 | } | |
1596 | } | |
1597 | } | |
1598 | ||
a8dc47fd | 1599 | spapr_drc_detach(drc); |
788d2599 MR |
1600 | |
1601 | /* if this isn't func 0, defer unplug event. otherwise signal removal | |
1602 | * for all present functions | |
1603 | */ | |
1604 | if (PCI_FUNC(pdev->devfn) == 0) { | |
1605 | for (i = 7; i >= 0; i--) { | |
a1ec25b2 DG |
1606 | func_drc = drc_from_devfn(phb, pci_bus_num(bus), |
1607 | PCI_DEVFN(slotnr, i)); | |
788d2599 | 1608 | func_drck = SPAPR_DR_CONNECTOR_GET_CLASS(func_drc); |
f224d35b | 1609 | state = func_drck->dr_entity_sense(func_drc); |
788d2599 MR |
1610 | if (state == SPAPR_DR_ENTITY_SENSE_PRESENT) { |
1611 | spapr_hotplug_req_remove_by_index(func_drc); | |
1612 | } | |
1613 | } | |
1614 | } | |
7454c7af MR |
1615 | } |
1616 | } | |
1617 | ||
ef28b98d GK |
1618 | static void spapr_phb_finalizefn(Object *obj) |
1619 | { | |
ce2918cb | 1620 | SpaprPhbState *sphb = SPAPR_PCI_HOST_BRIDGE(obj); |
ef28b98d GK |
1621 | |
1622 | g_free(sphb->dtbusname); | |
1623 | sphb->dtbusname = NULL; | |
1624 | } | |
1625 | ||
1626 | static void spapr_phb_unrealize(DeviceState *dev, Error **errp) | |
1627 | { | |
ce2918cb | 1628 | SpaprMachineState *spapr = SPAPR_MACHINE(qdev_get_machine()); |
ef28b98d GK |
1629 | SysBusDevice *s = SYS_BUS_DEVICE(dev); |
1630 | PCIHostState *phb = PCI_HOST_BRIDGE(s); | |
ce2918cb DG |
1631 | SpaprPhbState *sphb = SPAPR_PCI_HOST_BRIDGE(phb); |
1632 | SpaprTceTable *tcet; | |
ef28b98d GK |
1633 | int i; |
1634 | const unsigned windows_supported = spapr_phb_windows_supported(sphb); | |
1635 | ||
ec132efa AK |
1636 | spapr_phb_nvgpu_free(sphb); |
1637 | ||
ef28b98d GK |
1638 | if (sphb->msi) { |
1639 | g_hash_table_unref(sphb->msi); | |
1640 | sphb->msi = NULL; | |
1641 | } | |
1642 | ||
1643 | /* | |
1644 | * Remove IO/MMIO subregions and aliases, rest should get cleaned | |
1645 | * via PHB's unrealize->object_finalize | |
1646 | */ | |
1647 | for (i = windows_supported - 1; i >= 0; i--) { | |
1648 | tcet = spapr_tce_find_by_liobn(sphb->dma_liobn[i]); | |
1649 | if (tcet) { | |
1650 | memory_region_del_subregion(&sphb->iommu_root, | |
1651 | spapr_tce_get_iommu(tcet)); | |
1652 | } | |
1653 | } | |
1654 | ||
a1ec25b2 | 1655 | remove_drcs(sphb); |
ef28b98d GK |
1656 | |
1657 | for (i = PCI_NUM_PINS - 1; i >= 0; i--) { | |
1658 | if (sphb->lsi_table[i].irq) { | |
1659 | spapr_irq_free(spapr, sphb->lsi_table[i].irq, 1); | |
1660 | sphb->lsi_table[i].irq = 0; | |
1661 | } | |
1662 | } | |
1663 | ||
1664 | QLIST_REMOVE(sphb, list); | |
1665 | ||
1666 | memory_region_del_subregion(&sphb->iommu_root, &sphb->msiwindow); | |
1667 | ||
1668 | address_space_destroy(&sphb->iommu_as); | |
1669 | ||
1670 | qbus_set_hotplug_handler(BUS(phb->bus), NULL, &error_abort); | |
1671 | pci_unregister_root_bus(phb->bus); | |
1672 | ||
1673 | memory_region_del_subregion(get_system_memory(), &sphb->iowindow); | |
1674 | if (sphb->mem64_win_pciaddr != (hwaddr)-1) { | |
1675 | memory_region_del_subregion(get_system_memory(), &sphb->mem64window); | |
1676 | } | |
1677 | memory_region_del_subregion(get_system_memory(), &sphb->mem32window); | |
1678 | } | |
1679 | ||
c6ba42f6 | 1680 | static void spapr_phb_realize(DeviceState *dev, Error **errp) |
3384f95c | 1681 | { |
f7d6bfcd GK |
1682 | /* We don't use SPAPR_MACHINE() in order to exit gracefully if the user |
1683 | * tries to add a sPAPR PHB to a non-pseries machine. | |
1684 | */ | |
ce2918cb DG |
1685 | SpaprMachineState *spapr = |
1686 | (SpaprMachineState *) object_dynamic_cast(qdev_get_machine(), | |
f7d6bfcd | 1687 | TYPE_SPAPR_MACHINE); |
ce2918cb | 1688 | SpaprMachineClass *smc = spapr ? SPAPR_MACHINE_GET_CLASS(spapr) : NULL; |
c6ba42f6 | 1689 | SysBusDevice *s = SYS_BUS_DEVICE(dev); |
ce2918cb | 1690 | SpaprPhbState *sphb = SPAPR_PCI_HOST_BRIDGE(s); |
8558d942 | 1691 | PCIHostState *phb = PCI_HOST_BRIDGE(s); |
298a9710 DG |
1692 | char *namebuf; |
1693 | int i; | |
3384f95c | 1694 | PCIBus *bus; |
8c46f7ec | 1695 | uint64_t msi_window_size = 4096; |
ce2918cb | 1696 | SpaprTceTable *tcet; |
ef28b98d | 1697 | const unsigned windows_supported = spapr_phb_windows_supported(sphb); |
3384f95c | 1698 | |
f7d6bfcd GK |
1699 | if (!spapr) { |
1700 | error_setg(errp, TYPE_SPAPR_PCI_HOST_BRIDGE " needs a pseries machine"); | |
1701 | return; | |
1702 | } | |
1703 | ||
bb2bdd81 | 1704 | assert(sphb->index != (uint32_t)-1); /* checked in spapr_phb_pre_plug() */ |
caae58cb | 1705 | |
daa23699 | 1706 | if (sphb->mem64_win_size != 0) { |
daa23699 DG |
1707 | if (sphb->mem_win_size > SPAPR_PCI_MEM32_WIN_SIZE) { |
1708 | error_setg(errp, "32-bit memory window of size 0x%"HWADDR_PRIx | |
1709 | " (max 2 GiB)", sphb->mem_win_size); | |
1710 | return; | |
1711 | } | |
1712 | ||
30b3bc5a GK |
1713 | /* 64-bit window defaults to identity mapping */ |
1714 | sphb->mem64_win_pciaddr = sphb->mem64_win_addr; | |
daa23699 DG |
1715 | } else if (sphb->mem_win_size > SPAPR_PCI_MEM32_WIN_SIZE) { |
1716 | /* | |
1717 | * For compatibility with old configuration, if no 64-bit MMIO | |
1718 | * window is specified, but the ordinary (32-bit) memory | |
1719 | * window is specified as > 2GiB, we treat it as a 2GiB 32-bit | |
1720 | * window, with a 64-bit MMIO window following on immediately | |
1721 | * afterwards | |
1722 | */ | |
1723 | sphb->mem64_win_size = sphb->mem_win_size - SPAPR_PCI_MEM32_WIN_SIZE; | |
1724 | sphb->mem64_win_addr = sphb->mem_win_addr + SPAPR_PCI_MEM32_WIN_SIZE; | |
1725 | sphb->mem64_win_pciaddr = | |
1726 | SPAPR_PCI_MEM_WIN_BUS_OFFSET + SPAPR_PCI_MEM32_WIN_SIZE; | |
1727 | sphb->mem_win_size = SPAPR_PCI_MEM32_WIN_SIZE; | |
1728 | } | |
1729 | ||
46c5874e | 1730 | if (spapr_pci_find_phb(spapr, sphb->buid)) { |
70282930 GK |
1731 | SpaprPhbState *s; |
1732 | ||
1733 | error_setg(errp, "PCI host bridges must have unique indexes"); | |
1734 | error_append_hint(errp, "The following indexes are already in use:"); | |
1735 | QLIST_FOREACH(s, &spapr->phbs, list) { | |
1736 | error_append_hint(errp, " %d", s->index); | |
1737 | } | |
1738 | error_append_hint(errp, "\nTry another value for the index property\n"); | |
c6ba42f6 | 1739 | return; |
caae58cb DG |
1740 | } |
1741 | ||
4bcfa56c MR |
1742 | if (sphb->numa_node != -1 && |
1743 | (sphb->numa_node >= MAX_NODES || !numa_info[sphb->numa_node].present)) { | |
1744 | error_setg(errp, "Invalid NUMA node ID for PCI host bridge"); | |
1745 | return; | |
1746 | } | |
1747 | ||
8c9f64df | 1748 | sphb->dtbusname = g_strdup_printf("pci@%" PRIx64, sphb->buid); |
caae58cb | 1749 | |
298a9710 | 1750 | /* Initialize memory regions */ |
1d36da76 | 1751 | namebuf = g_strdup_printf("%s.mmio", sphb->dtbusname); |
92b8e39c | 1752 | memory_region_init(&sphb->memspace, OBJECT(sphb), namebuf, UINT64_MAX); |
1d36da76 | 1753 | g_free(namebuf); |
3384f95c | 1754 | |
1d36da76 | 1755 | namebuf = g_strdup_printf("%s.mmio32-alias", sphb->dtbusname); |
daa23699 | 1756 | memory_region_init_alias(&sphb->mem32window, OBJECT(sphb), |
40c5dce9 | 1757 | namebuf, &sphb->memspace, |
8c9f64df | 1758 | SPAPR_PCI_MEM_WIN_BUS_OFFSET, sphb->mem_win_size); |
1d36da76 | 1759 | g_free(namebuf); |
8c9f64df | 1760 | memory_region_add_subregion(get_system_memory(), sphb->mem_win_addr, |
daa23699 DG |
1761 | &sphb->mem32window); |
1762 | ||
30b3bc5a | 1763 | if (sphb->mem64_win_size != 0) { |
96dbc9af GK |
1764 | namebuf = g_strdup_printf("%s.mmio64-alias", sphb->dtbusname); |
1765 | memory_region_init_alias(&sphb->mem64window, OBJECT(sphb), | |
1766 | namebuf, &sphb->memspace, | |
1767 | sphb->mem64_win_pciaddr, sphb->mem64_win_size); | |
1768 | g_free(namebuf); | |
1769 | ||
30b3bc5a GK |
1770 | memory_region_add_subregion(get_system_memory(), |
1771 | sphb->mem64_win_addr, | |
1772 | &sphb->mem64window); | |
96dbc9af | 1773 | } |
3384f95c | 1774 | |
fabe9ee1 | 1775 | /* Initialize IO regions */ |
1d36da76 | 1776 | namebuf = g_strdup_printf("%s.io", sphb->dtbusname); |
40c5dce9 PB |
1777 | memory_region_init(&sphb->iospace, OBJECT(sphb), |
1778 | namebuf, SPAPR_PCI_IO_WIN_SIZE); | |
1d36da76 | 1779 | g_free(namebuf); |
3384f95c | 1780 | |
1d36da76 | 1781 | namebuf = g_strdup_printf("%s.io-alias", sphb->dtbusname); |
66aab867 | 1782 | memory_region_init_alias(&sphb->iowindow, OBJECT(sphb), namebuf, |
fabe9ee1 | 1783 | &sphb->iospace, 0, SPAPR_PCI_IO_WIN_SIZE); |
1d36da76 | 1784 | g_free(namebuf); |
8c9f64df | 1785 | memory_region_add_subregion(get_system_memory(), sphb->io_win_addr, |
a3cfa18e | 1786 | &sphb->iowindow); |
1b8601b0 | 1787 | |
4560116e | 1788 | bus = pci_register_root_bus(dev, NULL, |
e8ec4adf | 1789 | pci_spapr_set_irq, pci_swizzle_map_irq_fn, sphb, |
1115ff6d | 1790 | &sphb->memspace, &sphb->iospace, |
5cf0d326 | 1791 | PCI_DEVFN(0, 0), PCI_NUM_PINS, |
2f57db8a DG |
1792 | TYPE_PCI_BUS); |
1793 | ||
1794 | /* | |
1795 | * Despite resembling a vanilla PCI bus in most ways, the PAPR | |
1796 | * para-virtualized PCI bus *does* permit PCI-E extended config | |
1797 | * space access | |
1798 | */ | |
1799 | if (sphb->pcie_ecs) { | |
1800 | bus->flags |= PCI_BUS_EXTENDED_CONFIG_SPACE; | |
1801 | } | |
8c9f64df | 1802 | phb->bus = bus; |
94d1cc5f | 1803 | qbus_set_hotplug_handler(BUS(phb->bus), OBJECT(sphb), NULL); |
298a9710 | 1804 | |
cca7fad5 AK |
1805 | /* |
1806 | * Initialize PHB address space. | |
1807 | * By default there will be at least one subregion for default | |
1808 | * 32bit DMA window. | |
1809 | * Later the guest might want to create another DMA window | |
1810 | * which will become another memory subregion. | |
1811 | */ | |
1d36da76 | 1812 | namebuf = g_strdup_printf("%s.iommu-root", sphb->dtbusname); |
cca7fad5 AK |
1813 | memory_region_init(&sphb->iommu_root, OBJECT(sphb), |
1814 | namebuf, UINT64_MAX); | |
1d36da76 | 1815 | g_free(namebuf); |
cca7fad5 AK |
1816 | address_space_init(&sphb->iommu_as, &sphb->iommu_root, |
1817 | sphb->dtbusname); | |
1818 | ||
8c46f7ec GK |
1819 | /* |
1820 | * As MSI/MSIX interrupts trigger by writing at MSI/MSIX vectors, | |
1821 | * we need to allocate some memory to catch those writes coming | |
1822 | * from msi_notify()/msix_notify(). | |
1823 | * As MSIMessage:addr is going to be the same and MSIMessage:data | |
1824 | * is going to be a VIRQ number, 4 bytes of the MSI MR will only | |
1825 | * be used. | |
1826 | * | |
1827 | * For KVM we want to ensure that this memory is a full page so that | |
1828 | * our memory slot is of page size granularity. | |
1829 | */ | |
1830 | #ifdef CONFIG_KVM | |
1831 | if (kvm_enabled()) { | |
1832 | msi_window_size = getpagesize(); | |
1833 | } | |
1834 | #endif | |
1835 | ||
dba95ebb | 1836 | memory_region_init_io(&sphb->msiwindow, OBJECT(sphb), &spapr_msi_ops, spapr, |
8c46f7ec GK |
1837 | "msi", msi_window_size); |
1838 | memory_region_add_subregion(&sphb->iommu_root, SPAPR_PCI_MSI_WINDOW, | |
1839 | &sphb->msiwindow); | |
1840 | ||
e00387d5 | 1841 | pci_setup_iommu(bus, spapr_pci_dma_iommu, sphb); |
edded454 | 1842 | |
5cc7a967 AK |
1843 | pci_bus_set_route_irq_fn(bus, spapr_route_intx_pin_to_irq); |
1844 | ||
8c9f64df | 1845 | QLIST_INSERT_HEAD(&spapr->phbs, sphb, list); |
298a9710 DG |
1846 | |
1847 | /* Initialize the LSI table */ | |
7fb0bd34 | 1848 | for (i = 0; i < PCI_NUM_PINS; i++) { |
82cffa2e | 1849 | uint32_t irq = SPAPR_IRQ_PCI_LSI + sphb->index * PCI_NUM_PINS + i; |
a005b3ef | 1850 | Error *local_err = NULL; |
298a9710 | 1851 | |
2c88b098 | 1852 | if (smc->legacy_irq_allocation) { |
82cffa2e CLG |
1853 | irq = spapr_irq_findone(spapr, &local_err); |
1854 | if (local_err) { | |
4b576648 MA |
1855 | error_propagate_prepend(errp, local_err, |
1856 | "can't allocate LSIs: "); | |
ef28b98d GK |
1857 | /* |
1858 | * Older machines will never support PHB hotplug, ie, this is an | |
1859 | * init only path and QEMU will terminate. No need to rollback. | |
1860 | */ | |
82cffa2e CLG |
1861 | return; |
1862 | } | |
4fe75a8c CLG |
1863 | } |
1864 | ||
1865 | spapr_irq_claim(spapr, irq, true, &local_err); | |
a005b3ef | 1866 | if (local_err) { |
4b576648 | 1867 | error_propagate_prepend(errp, local_err, "can't allocate LSIs: "); |
ef28b98d | 1868 | goto unrealize; |
298a9710 DG |
1869 | } |
1870 | ||
8c9f64df | 1871 | sphb->lsi_table[i].irq = irq; |
298a9710 | 1872 | } |
da6ccee4 | 1873 | |
62083979 | 1874 | /* allocate connectors for child PCI devices */ |
a1ec25b2 | 1875 | add_drcs(sphb); |
62083979 | 1876 | |
ae4de14c AK |
1877 | /* DMA setup */ |
1878 | for (i = 0; i < windows_supported; ++i) { | |
1879 | tcet = spapr_tce_new_table(DEVICE(sphb), sphb->dma_liobn[i]); | |
1880 | if (!tcet) { | |
1881 | error_setg(errp, "Creating window#%d failed for %s", | |
1882 | i, sphb->dtbusname); | |
ef28b98d | 1883 | goto unrealize; |
ae4de14c | 1884 | } |
5c3d70e9 GK |
1885 | memory_region_add_subregion(&sphb->iommu_root, 0, |
1886 | spapr_tce_get_iommu(tcet)); | |
da6ccee4 | 1887 | } |
cca7fad5 | 1888 | |
a36304fd | 1889 | sphb->msi = g_hash_table_new_full(g_int_hash, g_int_equal, g_free, g_free); |
ef28b98d GK |
1890 | return; |
1891 | ||
1892 | unrealize: | |
1893 | spapr_phb_unrealize(dev, NULL); | |
298a9710 DG |
1894 | } |
1895 | ||
e28c16f6 | 1896 | static int spapr_phb_children_reset(Object *child, void *opaque) |
eddeed26 | 1897 | { |
e28c16f6 AK |
1898 | DeviceState *dev = (DeviceState *) object_dynamic_cast(child, TYPE_DEVICE); |
1899 | ||
1900 | if (dev) { | |
1901 | device_reset(dev); | |
1902 | } | |
eddeed26 | 1903 | |
e28c16f6 AK |
1904 | return 0; |
1905 | } | |
1906 | ||
ce2918cb | 1907 | void spapr_phb_dma_reset(SpaprPhbState *sphb) |
e28c16f6 | 1908 | { |
ae4de14c | 1909 | int i; |
ce2918cb | 1910 | SpaprTceTable *tcet; |
ae4de14c AK |
1911 | |
1912 | for (i = 0; i < SPAPR_PCI_DMA_MAX_WINDOWS; ++i) { | |
1913 | tcet = spapr_tce_find_by_liobn(sphb->dma_liobn[i]); | |
acf1b6dd | 1914 | |
ae4de14c AK |
1915 | if (tcet && tcet->nb_table) { |
1916 | spapr_tce_table_disable(tcet); | |
1917 | } | |
acf1b6dd AK |
1918 | } |
1919 | ||
1920 | /* Register default 32bit DMA window */ | |
ae4de14c | 1921 | tcet = spapr_tce_find_by_liobn(sphb->dma_liobn[0]); |
acf1b6dd AK |
1922 | spapr_tce_table_enable(tcet, SPAPR_TCE_PAGE_SHIFT, sphb->dma_win_addr, |
1923 | sphb->dma_win_size >> SPAPR_TCE_PAGE_SHIFT); | |
b3162f22 AK |
1924 | } |
1925 | ||
1926 | static void spapr_phb_reset(DeviceState *qdev) | |
1927 | { | |
ce2918cb | 1928 | SpaprPhbState *sphb = SPAPR_PCI_HOST_BRIDGE(qdev); |
ec132efa | 1929 | Error *errp = NULL; |
b3162f22 AK |
1930 | |
1931 | spapr_phb_dma_reset(sphb); | |
ec132efa AK |
1932 | spapr_phb_nvgpu_free(sphb); |
1933 | spapr_phb_nvgpu_setup(sphb, &errp); | |
1934 | if (errp) { | |
1935 | error_report_err(errp); | |
1936 | } | |
acf1b6dd | 1937 | |
eddeed26 | 1938 | /* Reset the IOMMU state */ |
e28c16f6 | 1939 | object_child_foreach(OBJECT(qdev), spapr_phb_children_reset, NULL); |
fbb4e983 DG |
1940 | |
1941 | if (spapr_phb_eeh_available(SPAPR_PCI_HOST_BRIDGE(qdev))) { | |
1942 | spapr_phb_vfio_reset(qdev); | |
1943 | } | |
eddeed26 DG |
1944 | } |
1945 | ||
298a9710 | 1946 | static Property spapr_phb_properties[] = { |
ce2918cb DG |
1947 | DEFINE_PROP_UINT32("index", SpaprPhbState, index, -1), |
1948 | DEFINE_PROP_UINT64("mem_win_size", SpaprPhbState, mem_win_size, | |
357d1e3b | 1949 | SPAPR_PCI_MEM32_WIN_SIZE), |
ce2918cb | 1950 | DEFINE_PROP_UINT64("mem64_win_size", SpaprPhbState, mem64_win_size, |
357d1e3b | 1951 | SPAPR_PCI_MEM64_WIN_SIZE), |
ce2918cb | 1952 | DEFINE_PROP_UINT64("io_win_size", SpaprPhbState, io_win_size, |
c7bcc85d | 1953 | SPAPR_PCI_IO_WIN_SIZE), |
ce2918cb | 1954 | DEFINE_PROP_BOOL("dynamic-reconfiguration", SpaprPhbState, dr_enabled, |
7619c7b0 | 1955 | true), |
f93caaac | 1956 | /* Default DMA window is 0..1GB */ |
ce2918cb DG |
1957 | DEFINE_PROP_UINT64("dma_win_addr", SpaprPhbState, dma_win_addr, 0), |
1958 | DEFINE_PROP_UINT64("dma_win_size", SpaprPhbState, dma_win_size, 0x40000000), | |
1959 | DEFINE_PROP_UINT64("dma64_win_addr", SpaprPhbState, dma64_win_addr, | |
ae4de14c | 1960 | 0x800000000000000ULL), |
ce2918cb DG |
1961 | DEFINE_PROP_BOOL("ddw", SpaprPhbState, ddw_enabled, true), |
1962 | DEFINE_PROP_UINT64("pgsz", SpaprPhbState, page_size_mask, | |
ae4de14c | 1963 | (1ULL << 12) | (1ULL << 16)), |
ce2918cb DG |
1964 | DEFINE_PROP_UINT32("numa_node", SpaprPhbState, numa_node, -1), |
1965 | DEFINE_PROP_BOOL("pre-2.8-migration", SpaprPhbState, | |
5c4537bd | 1966 | pre_2_8_migration, false), |
ce2918cb | 1967 | DEFINE_PROP_BOOL("pcie-extended-configuration-space", SpaprPhbState, |
82516263 | 1968 | pcie_ecs, true), |
ec132efa AK |
1969 | DEFINE_PROP_UINT64("gpa", SpaprPhbState, nv2_gpa_win_addr, 0), |
1970 | DEFINE_PROP_UINT64("atsd", SpaprPhbState, nv2_atsd_win_addr, 0), | |
298a9710 DG |
1971 | DEFINE_PROP_END_OF_LIST(), |
1972 | }; | |
1973 | ||
1112cf94 DG |
1974 | static const VMStateDescription vmstate_spapr_pci_lsi = { |
1975 | .name = "spapr_pci/lsi", | |
1976 | .version_id = 1, | |
1977 | .minimum_version_id = 1, | |
3aff6c2f | 1978 | .fields = (VMStateField[]) { |
d2164ad3 | 1979 | VMSTATE_UINT32_EQUAL(irq, struct spapr_pci_lsi, NULL), |
1112cf94 DG |
1980 | |
1981 | VMSTATE_END_OF_LIST() | |
1982 | }, | |
1983 | }; | |
1984 | ||
1985 | static const VMStateDescription vmstate_spapr_pci_msi = { | |
9a321e92 | 1986 | .name = "spapr_pci/msi", |
1112cf94 DG |
1987 | .version_id = 1, |
1988 | .minimum_version_id = 1, | |
9a321e92 AK |
1989 | .fields = (VMStateField []) { |
1990 | VMSTATE_UINT32(key, spapr_pci_msi_mig), | |
1991 | VMSTATE_UINT32(value.first_irq, spapr_pci_msi_mig), | |
1992 | VMSTATE_UINT32(value.num, spapr_pci_msi_mig), | |
1112cf94 DG |
1993 | VMSTATE_END_OF_LIST() |
1994 | }, | |
1995 | }; | |
1996 | ||
44b1ff31 | 1997 | static int spapr_pci_pre_save(void *opaque) |
9a321e92 | 1998 | { |
ce2918cb | 1999 | SpaprPhbState *sphb = opaque; |
708414f0 MA |
2000 | GHashTableIter iter; |
2001 | gpointer key, value; | |
2002 | int i; | |
9a321e92 | 2003 | |
5c4537bd DG |
2004 | if (sphb->pre_2_8_migration) { |
2005 | sphb->mig_liobn = sphb->dma_liobn[0]; | |
2006 | sphb->mig_mem_win_addr = sphb->mem_win_addr; | |
2007 | sphb->mig_mem_win_size = sphb->mem_win_size; | |
2008 | sphb->mig_io_win_addr = sphb->io_win_addr; | |
2009 | sphb->mig_io_win_size = sphb->io_win_size; | |
2010 | ||
2011 | if ((sphb->mem64_win_size != 0) | |
2012 | && (sphb->mem64_win_addr | |
2013 | == (sphb->mem_win_addr + sphb->mem_win_size))) { | |
2014 | sphb->mig_mem_win_size += sphb->mem64_win_size; | |
2015 | } | |
2016 | } | |
e806b4db LV |
2017 | |
2018 | g_free(sphb->msi_devs); | |
2019 | sphb->msi_devs = NULL; | |
2020 | sphb->msi_devs_num = g_hash_table_size(sphb->msi); | |
2021 | if (!sphb->msi_devs_num) { | |
44b1ff31 | 2022 | return 0; |
e806b4db | 2023 | } |
4fc4c6a5 | 2024 | sphb->msi_devs = g_new(spapr_pci_msi_mig, sphb->msi_devs_num); |
e806b4db LV |
2025 | |
2026 | g_hash_table_iter_init(&iter, sphb->msi); | |
2027 | for (i = 0; g_hash_table_iter_next(&iter, &key, &value); ++i) { | |
2028 | sphb->msi_devs[i].key = *(uint32_t *) key; | |
2029 | sphb->msi_devs[i].value = *(spapr_pci_msi *) value; | |
2030 | } | |
44b1ff31 DDAG |
2031 | |
2032 | return 0; | |
9a321e92 AK |
2033 | } |
2034 | ||
2035 | static int spapr_pci_post_load(void *opaque, int version_id) | |
2036 | { | |
ce2918cb | 2037 | SpaprPhbState *sphb = opaque; |
9a321e92 AK |
2038 | gpointer key, value; |
2039 | int i; | |
2040 | ||
2041 | for (i = 0; i < sphb->msi_devs_num; ++i) { | |
2042 | key = g_memdup(&sphb->msi_devs[i].key, | |
2043 | sizeof(sphb->msi_devs[i].key)); | |
2044 | value = g_memdup(&sphb->msi_devs[i].value, | |
2045 | sizeof(sphb->msi_devs[i].value)); | |
2046 | g_hash_table_insert(sphb->msi, key, value); | |
2047 | } | |
012aef07 MA |
2048 | g_free(sphb->msi_devs); |
2049 | sphb->msi_devs = NULL; | |
9a321e92 AK |
2050 | sphb->msi_devs_num = 0; |
2051 | ||
2052 | return 0; | |
2053 | } | |
2054 | ||
5c4537bd DG |
2055 | static bool pre_2_8_migration(void *opaque, int version_id) |
2056 | { | |
ce2918cb | 2057 | SpaprPhbState *sphb = opaque; |
5c4537bd DG |
2058 | |
2059 | return sphb->pre_2_8_migration; | |
2060 | } | |
2061 | ||
1112cf94 DG |
2062 | static const VMStateDescription vmstate_spapr_pci = { |
2063 | .name = "spapr_pci", | |
5a78b821 | 2064 | .version_id = 2, |
9a321e92 AK |
2065 | .minimum_version_id = 2, |
2066 | .pre_save = spapr_pci_pre_save, | |
2067 | .post_load = spapr_pci_post_load, | |
3aff6c2f | 2068 | .fields = (VMStateField[]) { |
ce2918cb DG |
2069 | VMSTATE_UINT64_EQUAL(buid, SpaprPhbState, NULL), |
2070 | VMSTATE_UINT32_TEST(mig_liobn, SpaprPhbState, pre_2_8_migration), | |
2071 | VMSTATE_UINT64_TEST(mig_mem_win_addr, SpaprPhbState, pre_2_8_migration), | |
2072 | VMSTATE_UINT64_TEST(mig_mem_win_size, SpaprPhbState, pre_2_8_migration), | |
2073 | VMSTATE_UINT64_TEST(mig_io_win_addr, SpaprPhbState, pre_2_8_migration), | |
2074 | VMSTATE_UINT64_TEST(mig_io_win_size, SpaprPhbState, pre_2_8_migration), | |
2075 | VMSTATE_STRUCT_ARRAY(lsi_table, SpaprPhbState, PCI_NUM_PINS, 0, | |
1112cf94 | 2076 | vmstate_spapr_pci_lsi, struct spapr_pci_lsi), |
ce2918cb DG |
2077 | VMSTATE_INT32(msi_devs_num, SpaprPhbState), |
2078 | VMSTATE_STRUCT_VARRAY_ALLOC(msi_devs, SpaprPhbState, msi_devs_num, 0, | |
9a321e92 | 2079 | vmstate_spapr_pci_msi, spapr_pci_msi_mig), |
1112cf94 DG |
2080 | VMSTATE_END_OF_LIST() |
2081 | }, | |
2082 | }; | |
2083 | ||
568f0690 DG |
2084 | static const char *spapr_phb_root_bus_path(PCIHostState *host_bridge, |
2085 | PCIBus *rootbus) | |
2086 | { | |
ce2918cb | 2087 | SpaprPhbState *sphb = SPAPR_PCI_HOST_BRIDGE(host_bridge); |
568f0690 DG |
2088 | |
2089 | return sphb->dtbusname; | |
2090 | } | |
2091 | ||
298a9710 DG |
2092 | static void spapr_phb_class_init(ObjectClass *klass, void *data) |
2093 | { | |
568f0690 | 2094 | PCIHostBridgeClass *hc = PCI_HOST_BRIDGE_CLASS(klass); |
298a9710 | 2095 | DeviceClass *dc = DEVICE_CLASS(klass); |
7454c7af | 2096 | HotplugHandlerClass *hp = HOTPLUG_HANDLER_CLASS(klass); |
298a9710 | 2097 | |
568f0690 | 2098 | hc->root_bus_path = spapr_phb_root_bus_path; |
c6ba42f6 | 2099 | dc->realize = spapr_phb_realize; |
ef28b98d | 2100 | dc->unrealize = spapr_phb_unrealize; |
298a9710 | 2101 | dc->props = spapr_phb_properties; |
eddeed26 | 2102 | dc->reset = spapr_phb_reset; |
1112cf94 | 2103 | dc->vmsd = &vmstate_spapr_pci; |
e4f4fb1e EH |
2104 | /* Supported by TYPE_SPAPR_MACHINE */ |
2105 | dc->user_creatable = true; | |
09aa9a52 | 2106 | set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories); |
3340e5c4 | 2107 | hp->plug = spapr_pci_plug; |
27c1da51 | 2108 | hp->unplug = spapr_pci_unplug; |
3340e5c4 | 2109 | hp->unplug_request = spapr_pci_unplug_request; |
298a9710 | 2110 | } |
3384f95c | 2111 | |
4240abff | 2112 | static const TypeInfo spapr_phb_info = { |
8c9f64df | 2113 | .name = TYPE_SPAPR_PCI_HOST_BRIDGE, |
8558d942 | 2114 | .parent = TYPE_PCI_HOST_BRIDGE, |
ce2918cb | 2115 | .instance_size = sizeof(SpaprPhbState), |
ef28b98d | 2116 | .instance_finalize = spapr_phb_finalizefn, |
298a9710 | 2117 | .class_init = spapr_phb_class_init, |
7454c7af MR |
2118 | .interfaces = (InterfaceInfo[]) { |
2119 | { TYPE_HOTPLUG_HANDLER }, | |
2120 | { } | |
2121 | } | |
298a9710 DG |
2122 | }; |
2123 | ||
1d2d9742 ND |
2124 | static void spapr_phb_pci_enumerate_bridge(PCIBus *bus, PCIDevice *pdev, |
2125 | void *opaque) | |
2126 | { | |
2127 | unsigned int *bus_no = opaque; | |
1d2d9742 ND |
2128 | PCIBus *sec_bus = NULL; |
2129 | ||
2130 | if ((pci_default_read_config(pdev, PCI_HEADER_TYPE, 1) != | |
2131 | PCI_HEADER_TYPE_BRIDGE)) { | |
2132 | return; | |
2133 | } | |
2134 | ||
2135 | (*bus_no)++; | |
d8e81d6e | 2136 | pci_default_write_config(pdev, PCI_PRIMARY_BUS, pci_dev_bus_num(pdev), 1); |
1d2d9742 ND |
2137 | pci_default_write_config(pdev, PCI_SECONDARY_BUS, *bus_no, 1); |
2138 | pci_default_write_config(pdev, PCI_SUBORDINATE_BUS, *bus_no, 1); | |
2139 | ||
2140 | sec_bus = pci_bridge_get_sec_bus(PCI_BRIDGE(pdev)); | |
2141 | if (!sec_bus) { | |
2142 | return; | |
2143 | } | |
2144 | ||
1d2d9742 ND |
2145 | pci_for_each_device(sec_bus, pci_bus_num(sec_bus), |
2146 | spapr_phb_pci_enumerate_bridge, bus_no); | |
2147 | pci_default_write_config(pdev, PCI_SUBORDINATE_BUS, *bus_no, 1); | |
2148 | } | |
2149 | ||
ce2918cb | 2150 | static void spapr_phb_pci_enumerate(SpaprPhbState *phb) |
1d2d9742 ND |
2151 | { |
2152 | PCIBus *bus = PCI_HOST_BRIDGE(phb)->bus; | |
2153 | unsigned int bus_no = 0; | |
2154 | ||
2155 | pci_for_each_device(bus, pci_bus_num(bus), | |
2156 | spapr_phb_pci_enumerate_bridge, | |
2157 | &bus_no); | |
2158 | ||
2159 | } | |
2160 | ||
466e8831 DG |
2161 | int spapr_dt_phb(SpaprPhbState *phb, uint32_t intc_phandle, void *fdt, |
2162 | uint32_t nr_msis, int *node_offset) | |
3384f95c | 2163 | { |
62083979 | 2164 | int bus_off, i, j, ret; |
3384f95c DG |
2165 | uint32_t bus_range[] = { cpu_to_be32(0), cpu_to_be32(0xff) }; |
2166 | struct { | |
2167 | uint32_t hi; | |
2168 | uint64_t child; | |
2169 | uint64_t parent; | |
2170 | uint64_t size; | |
c4889f54 | 2171 | } QEMU_PACKED ranges[] = { |
3384f95c DG |
2172 | { |
2173 | cpu_to_be32(b_ss(1)), cpu_to_be64(0), | |
2174 | cpu_to_be64(phb->io_win_addr), | |
2175 | cpu_to_be64(memory_region_size(&phb->iospace)), | |
2176 | }, | |
2177 | { | |
2178 | cpu_to_be32(b_ss(2)), cpu_to_be64(SPAPR_PCI_MEM_WIN_BUS_OFFSET), | |
2179 | cpu_to_be64(phb->mem_win_addr), | |
daa23699 | 2180 | cpu_to_be64(phb->mem_win_size), |
b194df47 AK |
2181 | }, |
2182 | { | |
daa23699 DG |
2183 | cpu_to_be32(b_ss(3)), cpu_to_be64(phb->mem64_win_pciaddr), |
2184 | cpu_to_be64(phb->mem64_win_addr), | |
2185 | cpu_to_be64(phb->mem64_win_size), | |
3384f95c DG |
2186 | }, |
2187 | }; | |
daa23699 DG |
2188 | const unsigned sizeof_ranges = |
2189 | (phb->mem64_win_size ? 3 : 2) * sizeof(ranges[0]); | |
3384f95c DG |
2190 | uint64_t bus_reg[] = { cpu_to_be64(phb->buid), 0 }; |
2191 | uint32_t interrupt_map_mask[] = { | |
7fb0bd34 DG |
2192 | cpu_to_be32(b_ddddd(-1)|b_fff(0)), 0x0, 0x0, cpu_to_be32(-1)}; |
2193 | uint32_t interrupt_map[PCI_SLOT_MAX * PCI_NUM_PINS][7]; | |
ae4de14c AK |
2194 | uint32_t ddw_applicable[] = { |
2195 | cpu_to_be32(RTAS_IBM_QUERY_PE_DMA_WINDOW), | |
2196 | cpu_to_be32(RTAS_IBM_CREATE_PE_DMA_WINDOW), | |
2197 | cpu_to_be32(RTAS_IBM_REMOVE_PE_DMA_WINDOW) | |
2198 | }; | |
2199 | uint32_t ddw_extensions[] = { | |
2200 | cpu_to_be32(1), | |
2201 | cpu_to_be32(RTAS_IBM_RESET_PE_DMA_WINDOW) | |
2202 | }; | |
4814401f AK |
2203 | uint32_t associativity[] = {cpu_to_be32(0x4), |
2204 | cpu_to_be32(0x0), | |
2205 | cpu_to_be32(0x0), | |
2206 | cpu_to_be32(0x0), | |
2207 | cpu_to_be32(phb->numa_node)}; | |
ce2918cb | 2208 | SpaprTceTable *tcet; |
ce2918cb | 2209 | SpaprDrc *drc; |
ec132efa | 2210 | Error *errp = NULL; |
3384f95c DG |
2211 | |
2212 | /* Start populating the FDT */ | |
c413605b | 2213 | _FDT(bus_off = fdt_add_subnode(fdt, 0, phb->dtbusname)); |
0a0a66cd MR |
2214 | if (node_offset) { |
2215 | *node_offset = bus_off; | |
2216 | } | |
3384f95c | 2217 | |
3384f95c DG |
2218 | /* Write PHB properties */ |
2219 | _FDT(fdt_setprop_string(fdt, bus_off, "device_type", "pci")); | |
2220 | _FDT(fdt_setprop_string(fdt, bus_off, "compatible", "IBM,Logical_PHB")); | |
3384f95c DG |
2221 | _FDT(fdt_setprop_cell(fdt, bus_off, "#interrupt-cells", 0x1)); |
2222 | _FDT(fdt_setprop(fdt, bus_off, "used-by-rtas", NULL, 0)); | |
2223 | _FDT(fdt_setprop(fdt, bus_off, "bus-range", &bus_range, sizeof(bus_range))); | |
b194df47 | 2224 | _FDT(fdt_setprop(fdt, bus_off, "ranges", &ranges, sizeof_ranges)); |
3384f95c | 2225 | _FDT(fdt_setprop(fdt, bus_off, "reg", &bus_reg, sizeof(bus_reg))); |
3f7565c9 | 2226 | _FDT(fdt_setprop_cell(fdt, bus_off, "ibm,pci-config-space-type", 0x1)); |
0976efd5 | 2227 | _FDT(fdt_setprop_cell(fdt, bus_off, "ibm,pe-total-#msi", nr_msis)); |
3384f95c | 2228 | |
ae4de14c AK |
2229 | /* Dynamic DMA window */ |
2230 | if (phb->ddw_enabled) { | |
2231 | _FDT(fdt_setprop(fdt, bus_off, "ibm,ddw-applicable", &ddw_applicable, | |
2232 | sizeof(ddw_applicable))); | |
2233 | _FDT(fdt_setprop(fdt, bus_off, "ibm,ddw-extensions", | |
2234 | &ddw_extensions, sizeof(ddw_extensions))); | |
2235 | } | |
2236 | ||
4814401f | 2237 | /* Advertise NUMA via ibm,associativity */ |
4bcfa56c | 2238 | if (phb->numa_node != -1) { |
4814401f AK |
2239 | _FDT(fdt_setprop(fdt, bus_off, "ibm,associativity", associativity, |
2240 | sizeof(associativity))); | |
2241 | } | |
2242 | ||
4d8d5467 | 2243 | /* Build the interrupt-map, this must matches what is done |
e8ec4adf | 2244 | * in pci_swizzle_map_irq_fn |
4d8d5467 BH |
2245 | */ |
2246 | _FDT(fdt_setprop(fdt, bus_off, "interrupt-map-mask", | |
2247 | &interrupt_map_mask, sizeof(interrupt_map_mask))); | |
7fb0bd34 DG |
2248 | for (i = 0; i < PCI_SLOT_MAX; i++) { |
2249 | for (j = 0; j < PCI_NUM_PINS; j++) { | |
2250 | uint32_t *irqmap = interrupt_map[i*PCI_NUM_PINS + j]; | |
e8ec4adf | 2251 | int lsi_num = pci_swizzle(i, j); |
7fb0bd34 DG |
2252 | |
2253 | irqmap[0] = cpu_to_be32(b_ddddd(i)|b_fff(0)); | |
2254 | irqmap[1] = 0; | |
2255 | irqmap[2] = 0; | |
2256 | irqmap[3] = cpu_to_be32(j+1); | |
5c7adcf4 GK |
2257 | irqmap[4] = cpu_to_be32(intc_phandle); |
2258 | spapr_dt_irq(&irqmap[5], phb->lsi_table[lsi_num].irq, true); | |
7fb0bd34 | 2259 | } |
3384f95c | 2260 | } |
3384f95c DG |
2261 | /* Write interrupt map */ |
2262 | _FDT(fdt_setprop(fdt, bus_off, "interrupt-map", &interrupt_map, | |
7fb0bd34 | 2263 | sizeof(interrupt_map))); |
3384f95c | 2264 | |
ae4de14c | 2265 | tcet = spapr_tce_find_by_liobn(phb->dma_liobn[0]); |
da34fed7 TH |
2266 | if (!tcet) { |
2267 | return -1; | |
2268 | } | |
ccf9ff85 AK |
2269 | spapr_dma_dt(fdt, bus_off, "ibm,dma-window", |
2270 | tcet->liobn, tcet->bus_offset, | |
2271 | tcet->nb_table << tcet->page_shift); | |
edded454 | 2272 | |
f130928d MR |
2273 | drc = spapr_drc_by_id(TYPE_SPAPR_DRC_PHB, phb->index); |
2274 | if (drc) { | |
2275 | uint32_t drc_index = cpu_to_be32(spapr_drc_index(drc)); | |
2276 | ||
2277 | _FDT(fdt_setprop(fdt, bus_off, "ibm,my-drc-index", &drc_index, | |
2278 | sizeof(drc_index))); | |
2279 | } | |
2280 | ||
1d2d9742 ND |
2281 | /* Walk the bridges and program the bus numbers*/ |
2282 | spapr_phb_pci_enumerate(phb); | |
2283 | _FDT(fdt_setprop_cell(fdt, bus_off, "qemu,phb-enumerated", 0x1)); | |
2284 | ||
466e8831 DG |
2285 | /* Walk the bridge and subordinate buses */ |
2286 | ret = spapr_dt_pci_bus(phb, PCI_HOST_BRIDGE(phb)->bus, fdt, bus_off); | |
2287 | if (ret < 0) { | |
2288 | return ret; | |
2289 | } | |
1d2d9742 | 2290 | |
9e7d38e8 | 2291 | ret = spapr_dt_drc(fdt, bus_off, OBJECT(phb), SPAPR_DR_CONNECTOR_TYPE_PCI); |
62083979 MR |
2292 | if (ret) { |
2293 | return ret; | |
2294 | } | |
2295 | ||
ec132efa AK |
2296 | spapr_phb_nvgpu_populate_dt(phb, fdt, bus_off, &errp); |
2297 | if (errp) { | |
2298 | error_report_err(errp); | |
2299 | } | |
2300 | spapr_phb_nvgpu_ram_populate_dt(phb, fdt); | |
2301 | ||
3384f95c DG |
2302 | return 0; |
2303 | } | |
298a9710 | 2304 | |
fa28f71b AK |
2305 | void spapr_pci_rtas_init(void) |
2306 | { | |
3a3b8502 AK |
2307 | spapr_rtas_register(RTAS_READ_PCI_CONFIG, "read-pci-config", |
2308 | rtas_read_pci_config); | |
2309 | spapr_rtas_register(RTAS_WRITE_PCI_CONFIG, "write-pci-config", | |
2310 | rtas_write_pci_config); | |
2311 | spapr_rtas_register(RTAS_IBM_READ_PCI_CONFIG, "ibm,read-pci-config", | |
2312 | rtas_ibm_read_pci_config); | |
2313 | spapr_rtas_register(RTAS_IBM_WRITE_PCI_CONFIG, "ibm,write-pci-config", | |
2314 | rtas_ibm_write_pci_config); | |
226419d6 | 2315 | if (msi_nonbroken) { |
3a3b8502 AK |
2316 | spapr_rtas_register(RTAS_IBM_QUERY_INTERRUPT_SOURCE_NUMBER, |
2317 | "ibm,query-interrupt-source-number", | |
0ee2c058 | 2318 | rtas_ibm_query_interrupt_source_number); |
3a3b8502 AK |
2319 | spapr_rtas_register(RTAS_IBM_CHANGE_MSI, "ibm,change-msi", |
2320 | rtas_ibm_change_msi); | |
0ee2c058 | 2321 | } |
ee954280 GS |
2322 | |
2323 | spapr_rtas_register(RTAS_IBM_SET_EEH_OPTION, | |
2324 | "ibm,set-eeh-option", | |
2325 | rtas_ibm_set_eeh_option); | |
2326 | spapr_rtas_register(RTAS_IBM_GET_CONFIG_ADDR_INFO2, | |
2327 | "ibm,get-config-addr-info2", | |
2328 | rtas_ibm_get_config_addr_info2); | |
2329 | spapr_rtas_register(RTAS_IBM_READ_SLOT_RESET_STATE2, | |
2330 | "ibm,read-slot-reset-state2", | |
2331 | rtas_ibm_read_slot_reset_state2); | |
2332 | spapr_rtas_register(RTAS_IBM_SET_SLOT_RESET, | |
2333 | "ibm,set-slot-reset", | |
2334 | rtas_ibm_set_slot_reset); | |
2335 | spapr_rtas_register(RTAS_IBM_CONFIGURE_PE, | |
2336 | "ibm,configure-pe", | |
2337 | rtas_ibm_configure_pe); | |
2338 | spapr_rtas_register(RTAS_IBM_SLOT_ERROR_DETAIL, | |
2339 | "ibm,slot-error-detail", | |
2340 | rtas_ibm_slot_error_detail); | |
fa28f71b AK |
2341 | } |
2342 | ||
8c9f64df | 2343 | static void spapr_pci_register_types(void) |
298a9710 DG |
2344 | { |
2345 | type_register_static(&spapr_phb_info); | |
2346 | } | |
8c9f64df AF |
2347 | |
2348 | type_init(spapr_pci_register_types) | |
eefaccc0 DG |
2349 | |
2350 | static int spapr_switch_one_vga(DeviceState *dev, void *opaque) | |
2351 | { | |
2352 | bool be = *(bool *)opaque; | |
2353 | ||
2354 | if (object_dynamic_cast(OBJECT(dev), "VGA") | |
2355 | || object_dynamic_cast(OBJECT(dev), "secondary-vga")) { | |
2356 | object_property_set_bool(OBJECT(dev), be, "big-endian-framebuffer", | |
2357 | &error_abort); | |
2358 | } | |
2359 | return 0; | |
2360 | } | |
2361 | ||
2362 | void spapr_pci_switch_vga(bool big_endian) | |
2363 | { | |
ce2918cb DG |
2364 | SpaprMachineState *spapr = SPAPR_MACHINE(qdev_get_machine()); |
2365 | SpaprPhbState *sphb; | |
eefaccc0 DG |
2366 | |
2367 | /* | |
2368 | * For backward compatibility with existing guests, we switch | |
2369 | * the endianness of the VGA controller when changing the guest | |
2370 | * interrupt mode | |
2371 | */ | |
2372 | QLIST_FOREACH(sphb, &spapr->phbs, list) { | |
2373 | BusState *bus = &PCI_HOST_BRIDGE(sphb)->bus->qbus; | |
2374 | qbus_walk_children(bus, spapr_switch_one_vga, NULL, NULL, NULL, | |
2375 | &big_endian); | |
2376 | } | |
2377 | } |